]>
Commit | Line | Data |
---|---|---|
12f34241 | 1 | /* |
414eec35 WD |
2 | * (C) Copyright 2003-2005 |
3 | * Wolfgang Denk, DENX Software Engineering, <[email protected]> | |
4 | * | |
fbe4b5cb WD |
5 | * (C) Copyright 2003 |
6 | * DAVE Srl | |
12f34241 | 7 | * |
fbe4b5cb WD |
8 | * http://www.dave-tech.it |
9 | * http://www.wawnet.biz | |
10 | * mailto:[email protected] | |
11 | * | |
12 | * Credits: Stefan Roese, Wolfgang Denk | |
12f34241 WD |
13 | * |
14 | * This program is free software; you can redistribute it and/or | |
15 | * modify it under the terms of the GNU General Public License as | |
16 | * published by the Free Software Foundation; either version 2 of | |
17 | * the License, or (at your option) any later version. | |
18 | * | |
19 | * This program is distributed in the hope that it will be useful, | |
20 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
21 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
22 | * GNU General Public License for more details. | |
23 | * | |
24 | * You should have received a copy of the GNU General Public License | |
25 | * along with this program; if not, write to the Free Software | |
26 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, | |
27 | * MA 02111-1307 USA | |
28 | */ | |
29 | ||
30 | /* | |
31 | * board/config.h - configuration options, board specific | |
32 | */ | |
33 | ||
34 | #ifndef __CONFIG_H | |
35 | #define __CONFIG_H | |
36 | ||
42d1f039 | 37 | #define CONFIG_PPCHAMELEON_MODULE_BA 0 /* Basic Model */ |
fbe4b5cb WD |
38 | #define CONFIG_PPCHAMELEON_MODULE_ME 1 /* Medium Model */ |
39 | #define CONFIG_PPCHAMELEON_MODULE_HI 2 /* High-End Model */ | |
c837dcb1 WD |
40 | #ifndef CONFIG_PPCHAMELEON_MODULE_MODEL |
41 | #define CONFIG_PPCHAMELEON_MODULE_MODEL CONFIG_PPCHAMELEON_MODULE_BA | |
fbe4b5cb WD |
42 | #endif |
43 | ||
e55ca7e2 WD |
44 | |
45 | /* Only one of the following two symbols must be defined (default is 25 MHz) | |
46 | * CONFIG_PPCHAMELEON_CLK_25 | |
47 | * CONFIG_PPCHAMELEON_CLK_33 | |
48 | */ | |
281e00a3 | 49 | #if (!defined(CONFIG_PPCHAMELEON_CLK_25) && !defined(CONFIG_PPCHAMELEON_CLK_33)) |
0f18cb6e | 50 | #define CONFIG_PPCHAMELEON_CLK_25 |
281e00a3 | 51 | #endif |
e55ca7e2 WD |
52 | |
53 | #if (defined(CONFIG_PPCHAMELEON_CLK_25) && defined(CONFIG_PPCHAMELEON_CLK_33)) | |
54 | #error "* Two external frequencies (SysClk) are defined! *" | |
55 | #endif | |
56 | ||
57 | #undef CONFIG_PPCHAMELEON_SMI712 | |
58 | ||
12f34241 WD |
59 | /* |
60 | * Debug stuff | |
61 | */ | |
c837dcb1 | 62 | #undef __DEBUG_START_FROM_SRAM__ |
12f34241 WD |
63 | #define __DISABLE_MACHINE_EXCEPTION__ |
64 | ||
65 | #ifdef __DEBUG_START_FROM_SRAM__ | |
6d0f6bcf | 66 | #define CONFIG_SYS_DUMMY_FLASH_SIZE 1024*1024*4 |
12f34241 WD |
67 | #endif |
68 | ||
69 | /* | |
70 | * High Level Configuration Options | |
71 | * (easy to change) | |
72 | */ | |
73 | ||
74 | #define CONFIG_405EP 1 /* This is a PPC405 CPU */ | |
c837dcb1 WD |
75 | #define CONFIG_4xx 1 /* ...member of PPC4xx family */ |
76 | #define CONFIG_PPCHAMELEONEVB 1 /* ...on a PPChameleonEVB board */ | |
12f34241 | 77 | |
2ae18241 | 78 | #define CONFIG_SYS_TEXT_BASE 0xFFFB0000 /* Reserve 320 kB for Monitor */ |
aa72d8ba | 79 | #define CONFIG_SYS_LDSCRIPT "board/dave/PPChameleonEVB/u-boot.lds" |
2ae18241 | 80 | |
c837dcb1 WD |
81 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */ |
82 | #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */ | |
12f34241 | 83 | |
e55ca7e2 WD |
84 | |
85 | #ifdef CONFIG_PPCHAMELEON_CLK_25 | |
281e00a3 | 86 | # define CONFIG_SYS_CLK_FREQ 25000000 /* external frequency to pll */ |
e55ca7e2 | 87 | #elif (defined (CONFIG_PPCHAMELEON_CLK_33)) |
281e00a3 | 88 | # define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */ |
e55ca7e2 | 89 | #else |
281e00a3 | 90 | # error "* External frequency (SysClk) not defined! *" |
e55ca7e2 | 91 | #endif |
12f34241 | 92 | |
12f34241 | 93 | #define CONFIG_BAUDRATE 115200 |
4d816774 | 94 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
12f34241 | 95 | |
12f34241 | 96 | #undef CONFIG_BOOTARGS |
12f34241 | 97 | |
200f8c7a WD |
98 | /* Ethernet stuff */ |
99 | #define CONFIG_ENV_OVERWRITE /* Let the user to change the Ethernet MAC addresses */ | |
100 | #define CONFIG_ETHADDR 00:50:c2:1e:af:fe | |
e2ffd59b | 101 | #define CONFIG_HAS_ETH1 |
c837dcb1 | 102 | #define CONFIG_ETH1ADDR 00:50:c2:1e:af:fd |
12f34241 WD |
103 | |
104 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ | |
6d0f6bcf | 105 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
12f34241 | 106 | |
12f34241 | 107 | #undef CONFIG_EXT_PHY |
4d816774 | 108 | |
96e21f86 | 109 | #define CONFIG_PPC4xx_EMAC |
12f34241 | 110 | #define CONFIG_MII 1 /* MII PHY management */ |
c837dcb1 | 111 | #ifndef CONFIG_EXT_PHY |
bf41886f SR |
112 | #define CONFIG_PHY_ADDR 1 /* EMAC0 PHY address */ |
113 | #define CONFIG_PHY1_ADDR 2 /* EMAC1 PHY address */ | |
12f34241 | 114 | #else |
c837dcb1 | 115 | #define CONFIG_PHY_ADDR 2 /* PHY address */ |
12f34241 | 116 | #endif |
c837dcb1 | 117 | #define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ |
12f34241 | 118 | |
acf02697 | 119 | |
a1aa0bb5 JL |
120 | /* |
121 | * BOOTP options | |
122 | */ | |
123 | #define CONFIG_BOOTP_BOOTFILESIZE | |
124 | #define CONFIG_BOOTP_BOOTPATH | |
125 | #define CONFIG_BOOTP_GATEWAY | |
126 | #define CONFIG_BOOTP_HOSTNAME | |
127 | ||
128 | ||
acf02697 JL |
129 | /* |
130 | * Command line configuration. | |
131 | */ | |
132 | #include <config_cmd_default.h> | |
133 | ||
134 | #define CONFIG_CMD_DATE | |
135 | #define CONFIG_CMD_DHCP | |
136 | #define CONFIG_CMD_ELF | |
137 | #define CONFIG_CMD_EEPROM | |
138 | #define CONFIG_CMD_I2C | |
139 | #define CONFIG_CMD_IRQ | |
140 | #define CONFIG_CMD_JFFS2 | |
141 | #define CONFIG_CMD_MII | |
142 | #define CONFIG_CMD_NAND | |
143 | #define CONFIG_CMD_NFS | |
144 | #define CONFIG_CMD_PCI | |
145 | #define CONFIG_CMD_SNTP | |
146 | ||
12f34241 WD |
147 | |
148 | #define CONFIG_MAC_PARTITION | |
149 | #define CONFIG_DOS_PARTITION | |
150 | ||
c837dcb1 | 151 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
12f34241 | 152 | |
e6325153 | 153 | #define CONFIG_RTC_M41T11 1 /* uses a M41T00 RTC */ |
6d0f6bcf JCPV |
154 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 |
155 | #define CONFIG_SYS_M41T11_BASE_YEAR 1900 | |
12f34241 | 156 | |
62534beb SR |
157 | /* |
158 | * SDRAM configuration (please see cpu/ppc/sdram.[ch]) | |
159 | */ | |
c837dcb1 | 160 | #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */ |
12f34241 | 161 | |
62534beb | 162 | /* SDRAM timings used in datasheet */ |
6d0f6bcf JCPV |
163 | #define CONFIG_SYS_SDRAM_CL 2 |
164 | #define CONFIG_SYS_SDRAM_tRP 20 | |
165 | #define CONFIG_SYS_SDRAM_tRC 65 | |
166 | #define CONFIG_SYS_SDRAM_tRCD 20 | |
167 | #undef CONFIG_SYS_SDRAM_tRFC | |
62534beb | 168 | |
12f34241 WD |
169 | /* |
170 | * Miscellaneous configurable options | |
171 | */ | |
6d0f6bcf JCPV |
172 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
173 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ | |
12f34241 | 174 | |
6d0f6bcf | 175 | #undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ |
12f34241 | 176 | |
acf02697 | 177 | #if defined(CONFIG_CMD_KGDB) |
6d0f6bcf | 178 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
12f34241 | 179 | #else |
6d0f6bcf | 180 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
12f34241 | 181 | #endif |
6d0f6bcf JCPV |
182 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
183 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ | |
184 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ | |
12f34241 | 185 | |
6d0f6bcf | 186 | #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */ |
12f34241 | 187 | |
6d0f6bcf | 188 | #define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/ |
12f34241 | 189 | |
6d0f6bcf JCPV |
190 | #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */ |
191 | #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ | |
12f34241 | 192 | |
550650dd SR |
193 | #define CONFIG_CONS_INDEX 1 /* Use UART0 */ |
194 | #define CONFIG_SYS_NS16550 | |
195 | #define CONFIG_SYS_NS16550_SERIAL | |
196 | #define CONFIG_SYS_NS16550_REG_SIZE 1 | |
197 | #define CONFIG_SYS_NS16550_CLK get_serial_clock() | |
198 | ||
6d0f6bcf | 199 | #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */ |
6d0f6bcf | 200 | #define CONFIG_SYS_BASE_BAUD 691200 |
12f34241 WD |
201 | |
202 | /* The following table includes the supported baudrates */ | |
6d0f6bcf | 203 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
42d1f039 WD |
204 | { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \ |
205 | 57600, 115200, 230400, 460800, 921600 } | |
12f34241 | 206 | |
6d0f6bcf JCPV |
207 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
208 | #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */ | |
12f34241 | 209 | |
6d0f6bcf | 210 | #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */ |
12f34241 WD |
211 | |
212 | #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */ | |
213 | ||
214 | /*----------------------------------------------------------------------- | |
215 | * NAND-FLASH stuff | |
216 | *----------------------------------------------------------------------- | |
217 | */ | |
170c1972 | 218 | |
addb2e16 BS |
219 | /* |
220 | * nand device 1 on dave (PPChameleonEVB) needs more time, | |
221 | * so we just introduce additional wait in nand_wait(), | |
222 | * effectively for both devices. | |
223 | */ | |
224 | #define PPCHAMELON_NAND_TIMER_HACK | |
038ccac5 | 225 | |
6d0f6bcf JCPV |
226 | #define CONFIG_SYS_NAND0_BASE 0xFF400000 |
227 | #define CONFIG_SYS_NAND1_BASE 0xFF000000 | |
228 | #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND0_BASE, CONFIG_SYS_NAND1_BASE } | |
038ccac5 | 229 | #define NAND_BIG_DELAY_US 25 |
6d0f6bcf | 230 | #define CONFIG_SYS_MAX_NAND_DEVICE 2 /* Max number of NAND devices */ |
12f34241 | 231 | |
6d0f6bcf JCPV |
232 | #define CONFIG_SYS_NAND0_CE (0x80000000 >> 1) /* our CE is GPIO1 */ |
233 | #define CONFIG_SYS_NAND0_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */ | |
234 | #define CONFIG_SYS_NAND0_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */ | |
235 | #define CONFIG_SYS_NAND0_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */ | |
12f34241 | 236 | |
6d0f6bcf JCPV |
237 | #define CONFIG_SYS_NAND1_CE (0x80000000 >> 14) /* our CE is GPIO14 */ |
238 | #define CONFIG_SYS_NAND1_RDY (0x80000000 >> 31) /* our RDY is GPIO31 */ | |
239 | #define CONFIG_SYS_NAND1_CLE (0x80000000 >> 15) /* our CLE is GPIO15 */ | |
240 | #define CONFIG_SYS_NAND1_ALE (0x80000000 >> 16) /* our ALE is GPIO16 */ | |
12f34241 | 241 | |
038ccac5 BS |
242 | #define MACRO_NAND_DISABLE_CE(nandptr) do \ |
243 | { \ | |
244 | switch((unsigned long)nandptr) \ | |
245 | { \ | |
6d0f6bcf JCPV |
246 | case CONFIG_SYS_NAND0_BASE: \ |
247 | out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND0_CE); \ | |
038ccac5 | 248 | break; \ |
6d0f6bcf JCPV |
249 | case CONFIG_SYS_NAND1_BASE: \ |
250 | out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND1_CE); \ | |
038ccac5 BS |
251 | break; \ |
252 | } \ | |
253 | } while(0) | |
254 | ||
255 | #define MACRO_NAND_ENABLE_CE(nandptr) do \ | |
256 | { \ | |
257 | switch((unsigned long)nandptr) \ | |
258 | { \ | |
6d0f6bcf JCPV |
259 | case CONFIG_SYS_NAND0_BASE: \ |
260 | out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND0_CE); \ | |
038ccac5 | 261 | break; \ |
6d0f6bcf JCPV |
262 | case CONFIG_SYS_NAND1_BASE: \ |
263 | out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND1_CE); \ | |
038ccac5 BS |
264 | break; \ |
265 | } \ | |
266 | } while(0) | |
267 | ||
268 | #define MACRO_NAND_CTL_CLRALE(nandptr) do \ | |
269 | { \ | |
270 | switch((unsigned long)nandptr) \ | |
271 | { \ | |
6d0f6bcf JCPV |
272 | case CONFIG_SYS_NAND0_BASE: \ |
273 | out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND0_ALE); \ | |
038ccac5 | 274 | break; \ |
6d0f6bcf JCPV |
275 | case CONFIG_SYS_NAND1_BASE: \ |
276 | out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND1_ALE); \ | |
038ccac5 BS |
277 | break; \ |
278 | } \ | |
279 | } while(0) | |
280 | ||
281 | #define MACRO_NAND_CTL_SETALE(nandptr) do \ | |
282 | { \ | |
283 | switch((unsigned long)nandptr) \ | |
284 | { \ | |
6d0f6bcf JCPV |
285 | case CONFIG_SYS_NAND0_BASE: \ |
286 | out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND0_ALE); \ | |
038ccac5 | 287 | break; \ |
6d0f6bcf JCPV |
288 | case CONFIG_SYS_NAND1_BASE: \ |
289 | out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND1_ALE); \ | |
038ccac5 BS |
290 | break; \ |
291 | } \ | |
292 | } while(0) | |
293 | ||
294 | #define MACRO_NAND_CTL_CLRCLE(nandptr) do \ | |
295 | { \ | |
296 | switch((unsigned long)nandptr) \ | |
297 | { \ | |
6d0f6bcf JCPV |
298 | case CONFIG_SYS_NAND0_BASE: \ |
299 | out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND0_CLE); \ | |
038ccac5 | 300 | break; \ |
6d0f6bcf JCPV |
301 | case CONFIG_SYS_NAND1_BASE: \ |
302 | out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND1_CLE); \ | |
038ccac5 BS |
303 | break; \ |
304 | } \ | |
305 | } while(0) | |
306 | ||
307 | #define MACRO_NAND_CTL_SETCLE(nandptr) do { \ | |
308 | switch((unsigned long)nandptr) { \ | |
6d0f6bcf JCPV |
309 | case CONFIG_SYS_NAND0_BASE: \ |
310 | out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND0_CLE); \ | |
038ccac5 | 311 | break; \ |
6d0f6bcf JCPV |
312 | case CONFIG_SYS_NAND1_BASE: \ |
313 | out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND1_CLE); \ | |
038ccac5 BS |
314 | break; \ |
315 | } \ | |
316 | } while(0) | |
12f34241 | 317 | |
12f34241 WD |
318 | /*----------------------------------------------------------------------- |
319 | * PCI stuff | |
320 | *----------------------------------------------------------------------- | |
321 | */ | |
c837dcb1 WD |
322 | #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */ |
323 | #define PCI_HOST_FORCE 1 /* configure as pci host */ | |
324 | #define PCI_HOST_AUTO 2 /* detected via arbiter enable */ | |
325 | ||
326 | #define CONFIG_PCI /* include pci support */ | |
842033e6 | 327 | #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */ |
c837dcb1 WD |
328 | #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */ |
329 | #undef CONFIG_PCI_PNP /* do pci plug-and-play */ | |
330 | /* resource configuration */ | |
331 | ||
332 | #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */ | |
333 | ||
6d0f6bcf JCPV |
334 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* PCI Vendor ID: IBM */ |
335 | #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: --- */ | |
336 | #define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/ | |
e55ca7e2 | 337 | |
6d0f6bcf JCPV |
338 | #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */ |
339 | #define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */ | |
340 | #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */ | |
341 | #define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */ | |
342 | #define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */ | |
343 | #define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */ | |
12f34241 WD |
344 | |
345 | /*----------------------------------------------------------------------- | |
346 | * Start addresses for the final memory configuration | |
347 | * (Set up by the startup code) | |
6d0f6bcf | 348 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
12f34241 | 349 | */ |
6d0f6bcf | 350 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
700a0c64 WD |
351 | |
352 | /* Reserve 256 kB for Monitor */ | |
038ccac5 | 353 | /* |
6d0f6bcf JCPV |
354 | #define CONFIG_SYS_FLASH_BASE 0xFFFC0000 |
355 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE | |
356 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) | |
038ccac5 | 357 | */ |
700a0c64 WD |
358 | |
359 | /* Reserve 320 kB for Monitor */ | |
6d0f6bcf JCPV |
360 | #define CONFIG_SYS_FLASH_BASE 0xFFFB0000 |
361 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE | |
362 | #define CONFIG_SYS_MONITOR_LEN (320 * 1024) | |
700a0c64 | 363 | |
6d0f6bcf | 364 | #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */ |
12f34241 WD |
365 | |
366 | /* | |
367 | * For booting Linux, the board info and command line data | |
368 | * have to be in the first 8 MB of memory, since this is | |
369 | * the maximum mapped by the Linux kernel during initialization. | |
370 | */ | |
6d0f6bcf | 371 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
12f34241 WD |
372 | /*----------------------------------------------------------------------- |
373 | * FLASH organization | |
374 | */ | |
6d0f6bcf JCPV |
375 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
376 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */ | |
12f34241 | 377 | |
6d0f6bcf JCPV |
378 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
379 | #define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */ | |
12f34241 | 380 | |
6d0f6bcf JCPV |
381 | #define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */ |
382 | #define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */ | |
383 | #define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */ | |
12f34241 WD |
384 | /* |
385 | * The following defines are added for buggy IOP480 byte interface. | |
386 | * All other boards should use the standard values (CPCI405 etc.) | |
387 | */ | |
6d0f6bcf JCPV |
388 | #define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */ |
389 | #define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */ | |
390 | #define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */ | |
12f34241 | 391 | |
6d0f6bcf | 392 | #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ |
12f34241 | 393 | |
12f34241 WD |
394 | /*----------------------------------------------------------------------- |
395 | * Environment Variable setup | |
396 | */ | |
e55ca7e2 WD |
397 | #ifdef ENVIRONMENT_IN_EEPROM |
398 | ||
bb1f8b4f | 399 | #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */ |
0e8d1586 JCPV |
400 | #define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */ |
401 | #define CONFIG_ENV_SIZE 0x700 /* 2048-256 bytes may be used for env vars (total size of a CAT24WC16 is 2048 bytes)*/ | |
e55ca7e2 WD |
402 | |
403 | #else /* DEFAULT: environment in flash, using redundand flash sectors */ | |
404 | ||
5a1aceb0 | 405 | #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */ |
0e8d1586 JCPV |
406 | #define CONFIG_ENV_ADDR 0xFFFF8000 /* environment starts at the first small sector */ |
407 | #define CONFIG_ENV_SECT_SIZE 0x2000 /* 8196 bytes may be used for env vars*/ | |
408 | #define CONFIG_ENV_ADDR_REDUND 0xFFFFA000 | |
409 | #define CONFIG_ENV_SIZE_REDUND 0x2000 | |
12f34241 | 410 | |
6d0f6bcf | 411 | #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */ |
67c31036 | 412 | |
e55ca7e2 WD |
413 | #endif /* ENVIRONMENT_IN_EEPROM */ |
414 | ||
415 | ||
6d0f6bcf JCPV |
416 | #define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */ |
417 | #define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */ | |
12f34241 WD |
418 | |
419 | /*----------------------------------------------------------------------- | |
420 | * I2C EEPROM (CAT24WC16) for environment | |
421 | */ | |
422 | #define CONFIG_HARD_I2C /* I2c with hardware support */ | |
d0b0dcaa | 423 | #define CONFIG_PPC4XX_I2C /* use PPC4xx driver */ |
6d0f6bcf JCPV |
424 | #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ |
425 | #define CONFIG_SYS_I2C_SLAVE 0x7F | |
12f34241 | 426 | |
6d0f6bcf JCPV |
427 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */ |
428 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */ | |
c837dcb1 | 429 | /* mask of address bits that overflow into the "EEPROM chip address" */ |
6d0f6bcf JCPV |
430 | /*#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07*/ |
431 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */ | |
12f34241 | 432 | /* 16 byte page write mode using*/ |
c837dcb1 | 433 | /* last 4 bits of the address */ |
6d0f6bcf | 434 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */ |
12f34241 | 435 | |
12f34241 WD |
436 | /* |
437 | * Init Memory Controller: | |
438 | * | |
439 | * BR0/1 and OR0/1 (FLASH) | |
440 | */ | |
441 | ||
442 | #define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */ | |
443 | ||
444 | /*----------------------------------------------------------------------- | |
445 | * External Bus Controller (EBC) Setup | |
446 | */ | |
447 | ||
c837dcb1 | 448 | /* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */ |
6d0f6bcf JCPV |
449 | #define CONFIG_SYS_EBC_PB0AP 0x92015480 |
450 | #define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */ | |
12f34241 | 451 | |
c837dcb1 | 452 | /* Memory Bank 1 (External SRAM) initialization */ |
12f34241 | 453 | /* Since this must replace NOR Flash, we use the same settings for CS0 */ |
6d0f6bcf JCPV |
454 | #define CONFIG_SYS_EBC_PB1AP 0x92015480 |
455 | #define CONFIG_SYS_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=8bit */ | |
12f34241 | 456 | |
c837dcb1 | 457 | /* Memory Bank 2 (Flash Bank 1, NAND-FLASH) initialization */ |
6d0f6bcf JCPV |
458 | #define CONFIG_SYS_EBC_PB2AP 0x92015480 |
459 | #define CONFIG_SYS_EBC_PB2CR 0xFF458000 /* BAS=0xFF4,BS=4MB,BU=R/W,BW=8bit */ | |
12f34241 | 460 | |
c837dcb1 | 461 | /* Memory Bank 3 (Flash Bank 2, NAND-FLASH) initialization */ |
6d0f6bcf JCPV |
462 | #define CONFIG_SYS_EBC_PB3AP 0x92015480 |
463 | #define CONFIG_SYS_EBC_PB3CR 0xFF058000 /* BAS=0xFF0,BS=4MB,BU=R/W,BW=8bit */ | |
12f34241 | 464 | |
e55ca7e2 WD |
465 | #ifdef CONFIG_PPCHAMELEON_SMI712 |
466 | /* | |
467 | * Video console (graphic: SMI LynxEM) | |
468 | */ | |
469 | #define CONFIG_VIDEO | |
470 | #define CONFIG_CFB_CONSOLE | |
471 | #define CONFIG_VIDEO_SMI_LYNXEM | |
472 | #define CONFIG_VIDEO_LOGO | |
473 | /*#define CONFIG_VIDEO_BMP_LOGO*/ | |
474 | #define CONFIG_CONSOLE_EXTRA_INFO | |
475 | #define CONFIG_VGA_AS_SINGLE_DEVICE | |
476 | /* This is the base address (on 405EP-side) used to generate I/O accesses on PCI bus */ | |
6d0f6bcf | 477 | #define CONFIG_SYS_ISA_IO 0xE8000000 |
7817cb20 | 478 | /* see also drivers/video/videomodes.c */ |
6d0f6bcf | 479 | #define CONFIG_SYS_DEFAULT_VIDEO_MODE 0x303 |
12f34241 WD |
480 | #endif |
481 | ||
482 | /*----------------------------------------------------------------------- | |
483 | * FPGA stuff | |
484 | */ | |
485 | /* FPGA internal regs */ | |
6d0f6bcf JCPV |
486 | #define CONFIG_SYS_FPGA_MODE 0x00 |
487 | #define CONFIG_SYS_FPGA_STATUS 0x02 | |
488 | #define CONFIG_SYS_FPGA_TS 0x04 | |
489 | #define CONFIG_SYS_FPGA_TS_LOW 0x06 | |
490 | #define CONFIG_SYS_FPGA_TS_CAP0 0x10 | |
491 | #define CONFIG_SYS_FPGA_TS_CAP0_LOW 0x12 | |
492 | #define CONFIG_SYS_FPGA_TS_CAP1 0x14 | |
493 | #define CONFIG_SYS_FPGA_TS_CAP1_LOW 0x16 | |
494 | #define CONFIG_SYS_FPGA_TS_CAP2 0x18 | |
495 | #define CONFIG_SYS_FPGA_TS_CAP2_LOW 0x1a | |
496 | #define CONFIG_SYS_FPGA_TS_CAP3 0x1c | |
497 | #define CONFIG_SYS_FPGA_TS_CAP3_LOW 0x1e | |
12f34241 WD |
498 | |
499 | /* FPGA Mode Reg */ | |
6d0f6bcf JCPV |
500 | #define CONFIG_SYS_FPGA_MODE_CF_RESET 0x0001 |
501 | #define CONFIG_SYS_FPGA_MODE_TS_IRQ_ENABLE 0x0100 | |
502 | #define CONFIG_SYS_FPGA_MODE_TS_IRQ_CLEAR 0x1000 | |
503 | #define CONFIG_SYS_FPGA_MODE_TS_CLEAR 0x2000 | |
12f34241 WD |
504 | |
505 | /* FPGA Status Reg */ | |
6d0f6bcf JCPV |
506 | #define CONFIG_SYS_FPGA_STATUS_DIP0 0x0001 |
507 | #define CONFIG_SYS_FPGA_STATUS_DIP1 0x0002 | |
508 | #define CONFIG_SYS_FPGA_STATUS_DIP2 0x0004 | |
509 | #define CONFIG_SYS_FPGA_STATUS_FLASH 0x0008 | |
510 | #define CONFIG_SYS_FPGA_STATUS_TS_IRQ 0x1000 | |
12f34241 | 511 | |
6d0f6bcf JCPV |
512 | #define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */ |
513 | #define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/ | |
12f34241 WD |
514 | |
515 | /* FPGA program pin configuration */ | |
6d0f6bcf JCPV |
516 | #define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */ |
517 | #define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */ | |
518 | #define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */ | |
519 | #define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */ | |
520 | #define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */ | |
12f34241 WD |
521 | |
522 | /*----------------------------------------------------------------------- | |
523 | * Definitions for initial stack pointer and data area (in data cache) | |
524 | */ | |
12f34241 | 525 | /* use on chip memory ( OCM ) for temperary stack until sdram is tested */ |
6d0f6bcf | 526 | #define CONFIG_SYS_TEMP_STACK_OCM 1 |
12f34241 WD |
527 | |
528 | /* On Chip Memory location */ | |
6d0f6bcf JCPV |
529 | #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000 |
530 | #define CONFIG_SYS_OCM_DATA_SIZE 0x1000 | |
531 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */ | |
553f0982 | 532 | #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */ |
12f34241 | 533 | |
25ddd1fb | 534 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
6d0f6bcf | 535 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
12f34241 WD |
536 | |
537 | /*----------------------------------------------------------------------- | |
538 | * Definitions for GPIO setup (PPC405EP specific) | |
539 | * | |
c837dcb1 WD |
540 | * GPIO0[0] - External Bus Controller BLAST output |
541 | * GPIO0[1-9] - Instruction trace outputs -> GPIO | |
12f34241 WD |
542 | * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs |
543 | * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO | |
544 | * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs | |
545 | * GPIO0[24-27] - UART0 control signal inputs/outputs | |
546 | * GPIO0[28-29] - UART1 data signal input/output | |
c837dcb1 WD |
547 | * GPIO0[30] - EMAC0 input |
548 | * GPIO0[31] - EMAC1 reject packet as output | |
12f34241 | 549 | */ |
afabb498 SR |
550 | #define CONFIG_SYS_GPIO0_OSRL 0x40000550 |
551 | #define CONFIG_SYS_GPIO0_OSRH 0x00000110 | |
552 | #define CONFIG_SYS_GPIO0_ISR1L 0x00000000 | |
553 | /*#define CONFIG_SYS_GPIO0_ISR1H 0x15555445*/ | |
554 | #define CONFIG_SYS_GPIO0_ISR1H 0x15555444 | |
6d0f6bcf | 555 | #define CONFIG_SYS_GPIO0_TSRL 0x00000000 |
afabb498 | 556 | #define CONFIG_SYS_GPIO0_TSRH 0x00000000 |
6d0f6bcf | 557 | #define CONFIG_SYS_GPIO0_TCR 0xF7FF8014 |
12f34241 | 558 | |
12f34241 | 559 | #define CONFIG_NO_SERIAL_EEPROM |
1d6f9720 | 560 | |
200f8c7a | 561 | /*--------------------------------------------------------------------*/ |
1d6f9720 | 562 | |
12f34241 WD |
563 | #ifdef CONFIG_NO_SERIAL_EEPROM |
564 | ||
12f34241 | 565 | /* |
200f8c7a | 566 | !----------------------------------------------------------------------- |
12f34241 WD |
567 | ! Defines for entry options. |
568 | ! Note: Because the 405EP SDRAM controller does not support ECC, ECC DIMMs that | |
c837dcb1 | 569 | ! are plugged in the board will be utilized as non-ECC DIMMs. |
200f8c7a | 570 | !----------------------------------------------------------------------- |
12f34241 | 571 | */ |
10767ccb WD |
572 | #undef AUTO_MEMORY_CONFIG |
573 | #define DIMM_READ_ADDR 0xAB | |
574 | #define DIMM_WRITE_ADDR 0xAA | |
575 | ||
12f34241 | 576 | /* Defines for CPC0_PLLMR1 Register fields */ |
10767ccb WD |
577 | #define PLL_ACTIVE 0x80000000 |
578 | #define CPC0_PLLMR1_SSCS 0x80000000 | |
579 | #define PLL_RESET 0x40000000 | |
580 | #define CPC0_PLLMR1_PLLR 0x40000000 | |
12f34241 | 581 | /* Feedback multiplier */ |
10767ccb WD |
582 | #define PLL_FBKDIV 0x00F00000 |
583 | #define CPC0_PLLMR1_FBDV 0x00F00000 | |
584 | #define PLL_FBKDIV_16 0x00000000 | |
585 | #define PLL_FBKDIV_1 0x00100000 | |
586 | #define PLL_FBKDIV_2 0x00200000 | |
587 | #define PLL_FBKDIV_3 0x00300000 | |
588 | #define PLL_FBKDIV_4 0x00400000 | |
589 | #define PLL_FBKDIV_5 0x00500000 | |
590 | #define PLL_FBKDIV_6 0x00600000 | |
591 | #define PLL_FBKDIV_7 0x00700000 | |
592 | #define PLL_FBKDIV_8 0x00800000 | |
593 | #define PLL_FBKDIV_9 0x00900000 | |
594 | #define PLL_FBKDIV_10 0x00A00000 | |
595 | #define PLL_FBKDIV_11 0x00B00000 | |
596 | #define PLL_FBKDIV_12 0x00C00000 | |
597 | #define PLL_FBKDIV_13 0x00D00000 | |
598 | #define PLL_FBKDIV_14 0x00E00000 | |
599 | #define PLL_FBKDIV_15 0x00F00000 | |
12f34241 | 600 | /* Forward A divisor */ |
10767ccb WD |
601 | #define PLL_FWDDIVA 0x00070000 |
602 | #define CPC0_PLLMR1_FWDVA 0x00070000 | |
603 | #define PLL_FWDDIVA_8 0x00000000 | |
604 | #define PLL_FWDDIVA_7 0x00010000 | |
605 | #define PLL_FWDDIVA_6 0x00020000 | |
606 | #define PLL_FWDDIVA_5 0x00030000 | |
607 | #define PLL_FWDDIVA_4 0x00040000 | |
608 | #define PLL_FWDDIVA_3 0x00050000 | |
609 | #define PLL_FWDDIVA_2 0x00060000 | |
610 | #define PLL_FWDDIVA_1 0x00070000 | |
12f34241 | 611 | /* Forward B divisor */ |
10767ccb WD |
612 | #define PLL_FWDDIVB 0x00007000 |
613 | #define CPC0_PLLMR1_FWDVB 0x00007000 | |
614 | #define PLL_FWDDIVB_8 0x00000000 | |
615 | #define PLL_FWDDIVB_7 0x00001000 | |
616 | #define PLL_FWDDIVB_6 0x00002000 | |
617 | #define PLL_FWDDIVB_5 0x00003000 | |
618 | #define PLL_FWDDIVB_4 0x00004000 | |
619 | #define PLL_FWDDIVB_3 0x00005000 | |
620 | #define PLL_FWDDIVB_2 0x00006000 | |
621 | #define PLL_FWDDIVB_1 0x00007000 | |
12f34241 | 622 | /* PLL tune bits */ |
10767ccb WD |
623 | #define PLL_TUNE_MASK 0x000003FF |
624 | #define PLL_TUNE_2_M_3 0x00000133 /* 2 <= M <= 3 */ | |
625 | #define PLL_TUNE_4_M_6 0x00000134 /* 3 < M <= 6 */ | |
626 | #define PLL_TUNE_7_M_10 0x00000138 /* 6 < M <= 10 */ | |
627 | #define PLL_TUNE_11_M_14 0x0000013C /* 10 < M <= 14 */ | |
628 | #define PLL_TUNE_15_M_40 0x0000023E /* 14 < M <= 40 */ | |
629 | #define PLL_TUNE_VCO_LOW 0x00000000 /* 500MHz <= VCO <= 800MHz */ | |
630 | #define PLL_TUNE_VCO_HI 0x00000080 /* 800MHz < VCO <= 1000MHz */ | |
12f34241 WD |
631 | |
632 | /* Defines for CPC0_PLLMR0 Register fields */ | |
633 | /* CPU divisor */ | |
10767ccb WD |
634 | #define PLL_CPUDIV 0x00300000 |
635 | #define CPC0_PLLMR0_CCDV 0x00300000 | |
636 | #define PLL_CPUDIV_1 0x00000000 | |
637 | #define PLL_CPUDIV_2 0x00100000 | |
638 | #define PLL_CPUDIV_3 0x00200000 | |
639 | #define PLL_CPUDIV_4 0x00300000 | |
12f34241 | 640 | /* PLB divisor */ |
10767ccb WD |
641 | #define PLL_PLBDIV 0x00030000 |
642 | #define CPC0_PLLMR0_CBDV 0x00030000 | |
643 | #define PLL_PLBDIV_1 0x00000000 | |
644 | #define PLL_PLBDIV_2 0x00010000 | |
645 | #define PLL_PLBDIV_3 0x00020000 | |
646 | #define PLL_PLBDIV_4 0x00030000 | |
12f34241 | 647 | /* OPB divisor */ |
10767ccb WD |
648 | #define PLL_OPBDIV 0x00003000 |
649 | #define CPC0_PLLMR0_OPDV 0x00003000 | |
650 | #define PLL_OPBDIV_1 0x00000000 | |
651 | #define PLL_OPBDIV_2 0x00001000 | |
652 | #define PLL_OPBDIV_3 0x00002000 | |
653 | #define PLL_OPBDIV_4 0x00003000 | |
12f34241 | 654 | /* EBC divisor */ |
10767ccb WD |
655 | #define PLL_EXTBUSDIV 0x00000300 |
656 | #define CPC0_PLLMR0_EPDV 0x00000300 | |
657 | #define PLL_EXTBUSDIV_2 0x00000000 | |
658 | #define PLL_EXTBUSDIV_3 0x00000100 | |
659 | #define PLL_EXTBUSDIV_4 0x00000200 | |
660 | #define PLL_EXTBUSDIV_5 0x00000300 | |
12f34241 | 661 | /* MAL divisor */ |
10767ccb WD |
662 | #define PLL_MALDIV 0x00000030 |
663 | #define CPC0_PLLMR0_MPDV 0x00000030 | |
664 | #define PLL_MALDIV_1 0x00000000 | |
665 | #define PLL_MALDIV_2 0x00000010 | |
666 | #define PLL_MALDIV_3 0x00000020 | |
667 | #define PLL_MALDIV_4 0x00000030 | |
12f34241 | 668 | /* PCI divisor */ |
10767ccb WD |
669 | #define PLL_PCIDIV 0x00000003 |
670 | #define CPC0_PLLMR0_PPFD 0x00000003 | |
671 | #define PLL_PCIDIV_1 0x00000000 | |
672 | #define PLL_PCIDIV_2 0x00000001 | |
673 | #define PLL_PCIDIV_3 0x00000002 | |
674 | #define PLL_PCIDIV_4 0x00000003 | |
12f34241 | 675 | |
e55ca7e2 WD |
676 | #ifdef CONFIG_PPCHAMELEON_CLK_25 |
677 | /* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 25.0 MHz input clock to the 405EP) */ | |
678 | #define PPCHAMELEON_PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \ | |
679 | PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \ | |
680 | PLL_MALDIV_1 | PLL_PCIDIV_4) | |
681 | #define PPCHAMELEON_PLLMR1_133_133_33_66_33 (PLL_FBKDIV_8 | \ | |
682 | PLL_FWDDIVA_6 | PLL_FWDDIVB_4 | \ | |
683 | PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW) | |
684 | ||
685 | #define PPCHAMELEON_PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \ | |
686 | PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \ | |
687 | PLL_MALDIV_1 | PLL_PCIDIV_4) | |
688 | #define PPCHAMELEON_PLLMR1_200_100_50_33 (PLL_FBKDIV_8 | \ | |
689 | PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \ | |
690 | PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW) | |
691 | ||
692 | #define PPCHAMELEON_PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \ | |
693 | PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \ | |
694 | PLL_MALDIV_1 | PLL_PCIDIV_4) | |
695 | #define PPCHAMELEON_PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \ | |
696 | PLL_FWDDIVA_3 | PLL_FWDDIVB_4 | \ | |
697 | PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW) | |
698 | ||
699 | #define PPCHAMELEON_PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \ | |
700 | PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \ | |
701 | PLL_MALDIV_1 | PLL_PCIDIV_2) | |
702 | #define PPCHAMELEON_PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \ | |
703 | PLL_FWDDIVA_3 | PLL_FWDDIVB_4 | \ | |
704 | PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI) | |
705 | ||
706 | #elif (defined (CONFIG_PPCHAMELEON_CLK_33)) | |
707 | ||
180d3f74 | 708 | /* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 33.3MHz input clock to the 405EP) */ |
e55ca7e2 | 709 | #define PPCHAMELEON_PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \ |
10767ccb WD |
710 | PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \ |
711 | PLL_MALDIV_1 | PLL_PCIDIV_4) | |
e55ca7e2 | 712 | #define PPCHAMELEON_PLLMR1_133_133_33_66_33 (PLL_FBKDIV_4 | \ |
10767ccb WD |
713 | PLL_FWDDIVA_6 | PLL_FWDDIVB_6 | \ |
714 | PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW) | |
e55ca7e2 WD |
715 | |
716 | #define PPCHAMELEON_PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \ | |
10767ccb WD |
717 | PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \ |
718 | PLL_MALDIV_1 | PLL_PCIDIV_4) | |
e55ca7e2 | 719 | #define PPCHAMELEON_PLLMR1_200_100_50_33 (PLL_FBKDIV_6 | \ |
10767ccb WD |
720 | PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \ |
721 | PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW) | |
e55ca7e2 WD |
722 | |
723 | #define PPCHAMELEON_PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \ | |
10767ccb WD |
724 | PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \ |
725 | PLL_MALDIV_1 | PLL_PCIDIV_4) | |
e55ca7e2 | 726 | #define PPCHAMELEON_PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \ |
10767ccb WD |
727 | PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \ |
728 | PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW) | |
e55ca7e2 WD |
729 | |
730 | #define PPCHAMELEON_PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \ | |
10767ccb WD |
731 | PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \ |
732 | PLL_MALDIV_1 | PLL_PCIDIV_2) | |
e55ca7e2 | 733 | #define PPCHAMELEON_PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \ |
10767ccb WD |
734 | PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \ |
735 | PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI) | |
180d3f74 | 736 | |
e55ca7e2 WD |
737 | #else |
738 | #error "* External frequency (SysClk) not defined! *" | |
739 | #endif | |
740 | ||
180d3f74 WD |
741 | #if (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_HI) |
742 | /* Model HI */ | |
1d6f9720 WD |
743 | #define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_333_111_37_55_55 |
744 | #define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_333_111_37_55_55 | |
6d0f6bcf | 745 | #define CONFIG_SYS_OPB_FREQ 55555555 |
180d3f74 WD |
746 | /* Model ME */ |
747 | #elif (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_ME) | |
1d6f9720 WD |
748 | #define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_266_133_33_66_33 |
749 | #define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_266_133_33_66_33 | |
6d0f6bcf | 750 | #define CONFIG_SYS_OPB_FREQ 66666666 |
180d3f74 WD |
751 | #else |
752 | /* Model BA (default) */ | |
1d6f9720 WD |
753 | #define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_133_133_33_66_33 |
754 | #define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_133_133_33_66_33 | |
6d0f6bcf | 755 | #define CONFIG_SYS_OPB_FREQ 66666666 |
12f34241 | 756 | #endif |
180d3f74 | 757 | |
1d6f9720 | 758 | #endif /* CONFIG_NO_SERIAL_EEPROM */ |
12f34241 | 759 | |
1d6f9720 | 760 | #define CONFIG_JFFS2_NAND 1 /* jffs2 on nand support */ |
998eaaec WD |
761 | #define NAND_CACHE_PAGES 16 /* size of nand cache in 512 bytes pages */ |
762 | ||
700a0c64 WD |
763 | /* |
764 | * JFFS2 partitions | |
765 | */ | |
766 | ||
767 | /* No command line, one static partition */ | |
68d7d651 | 768 | #undef CONFIG_CMD_MTDPARTS |
700a0c64 WD |
769 | #define CONFIG_JFFS2_DEV "nand0" |
770 | #define CONFIG_JFFS2_PART_SIZE 0x00400000 | |
771 | #define CONFIG_JFFS2_PART_OFFSET 0x00000000 | |
772 | ||
773 | /* mtdparts command line support */ | |
774 | /* | |
68d7d651 | 775 | #define CONFIG_CMD_MTDPARTS |
700a0c64 WD |
776 | #define MTDIDS_DEFAULT "nor0=PPChameleon-0,nand0=ppchameleonevb-nand" |
777 | */ | |
778 | ||
779 | /* 256 kB U-boot image */ | |
780 | /* | |
781 | #define MTDPARTS_DEFAULT "mtdparts=PPChameleon-0:1m(kernel1),1m(kernel2)," \ | |
782 | "1792k(user),256k(u-boot);" \ | |
783 | "ppchameleonevb-nand:-(nand)" | |
784 | */ | |
785 | ||
786 | /* 320 kB U-boot image */ | |
787 | /* | |
788 | #define MTDPARTS_DEFAULT "mtdparts=PPChameleon-0:1m(kernel1),1m(kernel2)," \ | |
789 | "1728k(user),320k(u-boot);" \ | |
790 | "ppchameleonevb-nand:-(nand)" | |
791 | */ | |
792 | ||
12f34241 | 793 | #endif /* __CONFIG_H */ |