]>
Commit | Line | Data |
---|---|---|
c609719b WD |
1 | /* |
2 | * (C) Copyright 2001 | |
3 | * Wolfgang Denk, DENX Software Engineering, [email protected]. | |
4 | * | |
5 | * See file CREDITS for list of people who contributed to this | |
6 | * project. | |
7 | * | |
8 | * This program is free software; you can redistribute it and/or | |
9 | * modify it under the terms of the GNU General Public License as | |
10 | * published by the Free Software Foundation; either version 2 of | |
11 | * the License, or (at your option) any later version. | |
12 | * | |
13 | * This program is distributed in the hope that it will be useful, | |
14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
16 | * GNU General Public License for more details. | |
17 | * | |
18 | * You should have received a copy of the GNU General Public License | |
19 | * along with this program; if not, write to the Free Software | |
20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, | |
21 | * MA 02111-1307 USA | |
22 | */ | |
23 | ||
24 | /* | |
25 | * board/config.h - configuration options, board specific | |
26 | */ | |
27 | ||
28 | #ifndef __CONFIG_H | |
29 | #define __CONFIG_H | |
30 | ||
31 | /*********************************************************** | |
32 | * High Level Configuration Options | |
33 | * (easy to change) | |
34 | ***********************************************************/ | |
35 | #define CONFIG_405GP 1 /* This is a PPC405 CPU */ | |
36 | #define CONFIG_4xx 1 /* ...member of PPC4xx family */ | |
37 | #define CONFIG_PIP405 1 /* ...on a PIP405 board */ | |
2ae18241 WD |
38 | |
39 | #define CONFIG_SYS_TEXT_BASE 0xFFF80000 | |
40 | ||
c609719b WD |
41 | /*********************************************************** |
42 | * Clock | |
43 | ***********************************************************/ | |
44 | #define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */ | |
45 | ||
acf02697 | 46 | |
a1aa0bb5 JL |
47 | /* |
48 | * BOOTP options | |
49 | */ | |
50 | #define CONFIG_BOOTP_BOOTFILESIZE | |
51 | #define CONFIG_BOOTP_BOOTPATH | |
52 | #define CONFIG_BOOTP_GATEWAY | |
53 | #define CONFIG_BOOTP_HOSTNAME | |
54 | ||
55 | ||
acf02697 JL |
56 | /* |
57 | * Command line configuration. | |
58 | */ | |
59 | #include <config_cmd_default.h> | |
60 | ||
61 | #define CONFIG_CMD_IDE | |
62 | #define CONFIG_CMD_DHCP | |
63 | #define CONFIG_CMD_PCI | |
64 | #define CONFIG_CMD_CACHE | |
65 | #define CONFIG_CMD_IRQ | |
66 | #define CONFIG_CMD_EEPROM | |
67 | #define CONFIG_CMD_I2C | |
68 | #define CONFIG_CMD_REGINFO | |
69 | #define CONFIG_CMD_FDC | |
70 | #define CONFIG_CMD_SCSI | |
71 | #define CONFIG_CMD_FAT | |
72 | #define CONFIG_CMD_DATE | |
73 | #define CONFIG_CMD_ELF | |
74 | #define CONFIG_CMD_USB | |
75 | #define CONFIG_CMD_MII | |
76 | #define CONFIG_CMD_SDRAM | |
acf02697 JL |
77 | #define CONFIG_CMD_PING |
78 | #define CONFIG_CMD_SAVES | |
79 | #define CONFIG_CMD_BSP | |
80 | ||
6d0f6bcf | 81 | #define CONFIG_SYS_HUSH_PARSER |
c609719b WD |
82 | /************************************************************** |
83 | * I2C Stuff: | |
84 | * the PIP405 is equiped with an Atmel 24C128/256 EEPROM at address | |
85 | * 0x53. | |
86 | * Caution: on the same bus is the SPD (Serial Presens Detect | |
87 | * EEPROM of the SDRAM | |
88 | * The Atmel EEPROM uses 16Bit addressing. | |
89 | ***************************************************************/ | |
90 | #define CONFIG_HARD_I2C /* I2c with hardware support */ | |
d0b0dcaa | 91 | #define CONFIG_PPC4XX_I2C /* use PPC4xx driver */ |
6d0f6bcf JCPV |
92 | #define CONFIG_SYS_I2C_SPEED 50000 /* I2C speed and slave address */ |
93 | #define CONFIG_SYS_I2C_SLAVE 0x7F | |
c609719b | 94 | |
6d0f6bcf JCPV |
95 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x53 |
96 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 | |
bb1f8b4f | 97 | #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */ |
0e8d1586 JCPV |
98 | #define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */ |
99 | #define CONFIG_ENV_SIZE 0x800 /* 2 kBytes may be used for env vars */ | |
c609719b | 100 | |
6d0f6bcf JCPV |
101 | #undef CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW |
102 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* The Atmel 24C128/256 has */ | |
c609719b WD |
103 | /* 64 byte page write mode using*/ |
104 | /* last 6 bits of the address */ | |
6d0f6bcf | 105 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */ |
c609719b WD |
106 | |
107 | ||
108 | /*************************************************************** | |
109 | * Definitions for Serial Presence Detect EEPROM address | |
110 | * (to get SDRAM settings) | |
111 | ***************************************************************/ | |
112 | #define SPD_EEPROM_ADDRESS 0x50 | |
113 | ||
c837dcb1 | 114 | #define CONFIG_BOARD_EARLY_INIT_F |
21be309b DM |
115 | #define CONFIG_BOARD_EARLY_INIT_R |
116 | ||
c609719b WD |
117 | /************************************************************** |
118 | * Environment definitions | |
119 | **************************************************************/ | |
120 | #define CONFIG_BAUDRATE 9600 /* STD Baudrate */ | |
121 | ||
122 | ||
123 | #define CONFIG_BOOTDELAY 5 | |
124 | /* autoboot (do NOT change this set environment variable "bootdelay" to -1 instead) */ | |
2afbe4ed | 125 | /* #define CONFIG_BOOT_RETRY_TIME -10 /XXX* feature is available but not enabled */ |
53677ef1 | 126 | #define CONFIG_ZERO_BOOTDELAY_CHECK /* check console even if bootdelay = 0 */ |
c609719b WD |
127 | |
128 | ||
3e38691e | 129 | #define CONFIG_BOOTCOMMAND "diskboot 400000 0:1; bootm" /* autoboot command */ |
c609719b WD |
130 | #define CONFIG_BOOTARGS "console=ttyS0,9600 root=/dev/hda5" /* boot arguments */ |
131 | ||
132 | #define CONFIG_IPADDR 10.0.0.100 | |
133 | #define CONFIG_SERVERIP 10.0.0.1 | |
134 | #define CONFIG_PREBOOT | |
135 | /*************************************************************** | |
136 | * defines if the console is stored in the environment | |
137 | ***************************************************************/ | |
6d0f6bcf | 138 | #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* stdin, stdout and stderr are in evironment */ |
c609719b WD |
139 | /*************************************************************** |
140 | * defines if an overwrite_console function exists | |
141 | *************************************************************/ | |
6d0f6bcf JCPV |
142 | #define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE |
143 | #define CONFIG_SYS_CONSOLE_INFO_QUIET | |
c609719b WD |
144 | /*************************************************************** |
145 | * defines if the overwrite_console should be stored in the | |
146 | * environment | |
147 | **************************************************************/ | |
6d0f6bcf | 148 | #undef CONFIG_SYS_CONSOLE_ENV_OVERWRITE |
c609719b WD |
149 | |
150 | /************************************************************** | |
151 | * loads config | |
152 | *************************************************************/ | |
153 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ | |
6d0f6bcf | 154 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
c609719b | 155 | |
7205e407 | 156 | #define CONFIG_MISC_INIT_R |
c609719b WD |
157 | /*********************************************************** |
158 | * Miscellaneous configurable options | |
159 | **********************************************************/ | |
6d0f6bcf JCPV |
160 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
161 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ | |
acf02697 | 162 | #if defined(CONFIG_CMD_KGDB) |
6d0f6bcf | 163 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
c609719b | 164 | #else |
6d0f6bcf | 165 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
c609719b | 166 | #endif |
6d0f6bcf JCPV |
167 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
168 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ | |
169 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ | |
c609719b | 170 | |
6d0f6bcf JCPV |
171 | #define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */ |
172 | #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 1 ... 12 MB in DRAM */ | |
c609719b | 173 | |
550650dd SR |
174 | #define CONFIG_CONS_INDEX 1 /* Use UART0 */ |
175 | #define CONFIG_SYS_NS16550 | |
176 | #define CONFIG_SYS_NS16550_SERIAL | |
177 | #define CONFIG_SYS_NS16550_REG_SIZE 1 | |
178 | #define CONFIG_SYS_NS16550_CLK get_serial_clock() | |
179 | ||
6d0f6bcf JCPV |
180 | #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */ |
181 | #define CONFIG_SYS_BASE_BAUD 691200 | |
c609719b WD |
182 | |
183 | /* The following table includes the supported baudrates */ | |
6d0f6bcf | 184 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
c609719b WD |
185 | { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \ |
186 | 57600, 115200, 230400, 460800, 921600 } | |
187 | ||
6d0f6bcf JCPV |
188 | #define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */ |
189 | #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */ | |
c609719b | 190 | |
6d0f6bcf | 191 | #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */ |
c609719b WD |
192 | |
193 | /*----------------------------------------------------------------------- | |
194 | * PCI stuff | |
195 | *----------------------------------------------------------------------- | |
196 | */ | |
197 | #define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */ | |
198 | #define PCI_HOST_FORCE 1 /* configure as pci host */ | |
199 | #define PCI_HOST_AUTO 2 /* detected via arbiter enable */ | |
200 | ||
201 | #define CONFIG_PCI /* include pci support */ | |
842033e6 | 202 | #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */ |
c609719b WD |
203 | #define CONFIG_PCI_HOST PCI_HOST_FORCE /* configure as pci-host */ |
204 | #define CONFIG_PCI_PNP /* pci plug-and-play */ | |
205 | /* resource configuration */ | |
6d0f6bcf JCPV |
206 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */ |
207 | #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */ | |
208 | #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */ | |
209 | #define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */ | |
210 | #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */ | |
211 | #define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */ | |
212 | #define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */ | |
213 | #define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */ | |
c609719b WD |
214 | |
215 | /*----------------------------------------------------------------------- | |
216 | * Start addresses for the final memory configuration | |
217 | * (Set up by the startup code) | |
6d0f6bcf | 218 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
c609719b | 219 | */ |
6d0f6bcf JCPV |
220 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
221 | #define CONFIG_SYS_FLASH_BASE 0xFFF80000 | |
222 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE | |
223 | #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */ | |
224 | #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserve 1024 kB for malloc() */ | |
c609719b WD |
225 | |
226 | /* | |
227 | * For booting Linux, the board info and command line data | |
228 | * have to be in the first 8 MB of memory, since this is | |
229 | * the maximum mapped by the Linux kernel during initialization. | |
230 | */ | |
6d0f6bcf | 231 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
c609719b WD |
232 | /*----------------------------------------------------------------------- |
233 | * FLASH organization | |
234 | */ | |
21be309b DM |
235 | #define CONFIG_SYS_UPDATE_FLASH_SIZE |
236 | #define CONFIG_SYS_FLASH_PROTECTION | |
237 | #define CONFIG_SYS_FLASH_EMPTY_INFO | |
238 | ||
239 | #define CONFIG_SYS_FLASH_CFI | |
240 | #define CONFIG_FLASH_CFI_DRIVER | |
241 | ||
242 | #define CONFIG_FLASH_SHOW_PROGRESS 45 | |
c609719b | 243 | |
21be309b DM |
244 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 |
245 | #define CONFIG_SYS_MAX_FLASH_SECT 256 | |
c609719b | 246 | |
c609719b WD |
247 | /* |
248 | * Init Memory Controller: | |
249 | */ | |
7205e407 WD |
250 | #define FLASH_MAX_SIZE 0x00800000 /* 8MByte max */ |
251 | #define FLASH_BASE_PRELIM 0xFF800000 /* open the flash CS */ | |
252 | /* Size: 0=1MB, 1=2MB, 2=4MB, 3=8MB, 4=16MB, 5=32MB, 6=64MB, 7=128MB */ | |
253 | #define FLASH_SIZE_PRELIM 3 /* maximal flash FLASH size bank #0 */ | |
c609719b | 254 | |
c837dcb1 | 255 | #define CONFIG_BOARD_EARLY_INIT_F |
c609719b WD |
256 | |
257 | /* Configuration Port location */ | |
258 | #define CONFIG_PORT_ADDR 0xF4000000 | |
259 | #define MULTI_PURPOSE_SOCKET_ADDR 0xF8000000 | |
260 | ||
261 | ||
c609719b WD |
262 | /*----------------------------------------------------------------------- |
263 | * Definitions for initial stack pointer and data area (in On Chip SRAM) | |
264 | */ | |
6d0f6bcf JCPV |
265 | #define CONFIG_SYS_TEMP_STACK_OCM 1 |
266 | #define CONFIG_SYS_OCM_DATA_ADDR 0xF0000000 | |
267 | #define CONFIG_SYS_OCM_DATA_SIZE 0x1000 | |
268 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of On Chip SRAM */ | |
553f0982 | 269 | #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of On Chip SRAM */ |
25ddd1fb | 270 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
6d0f6bcf | 271 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
c609719b | 272 | |
c609719b WD |
273 | /*********************************************************************** |
274 | * External peripheral base address | |
275 | ***********************************************************************/ | |
6d0f6bcf | 276 | #define CONFIG_SYS_ISA_IO_BASE_ADDRESS 0xE8000000 |
c609719b WD |
277 | |
278 | /*********************************************************************** | |
279 | * Last Stage Init | |
280 | ***********************************************************************/ | |
281 | #define CONFIG_LAST_STAGE_INIT | |
282 | /************************************************************ | |
283 | * Ethernet Stuff | |
284 | ***********************************************************/ | |
96e21f86 | 285 | #define CONFIG_PPC4xx_EMAC |
c609719b WD |
286 | #define CONFIG_MII 1 /* MII PHY management */ |
287 | #define CONFIG_PHY_ADDR 1 /* PHY address */ | |
c609719b WD |
288 | /************************************************************ |
289 | * RTC | |
290 | ***********************************************************/ | |
291 | #define CONFIG_RTC_MC146818 | |
292 | #undef CONFIG_WATCHDOG /* watchdog disabled */ | |
293 | ||
294 | /************************************************************ | |
295 | * IDE/ATA stuff | |
296 | ************************************************************/ | |
6d0f6bcf JCPV |
297 | #define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE busses */ |
298 | #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */ | |
c609719b | 299 | |
6d0f6bcf JCPV |
300 | #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_ISA_IO_BASE_ADDRESS /* base address */ |
301 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0x01F0 /* ide0 offste */ | |
302 | #define CONFIG_SYS_ATA_IDE1_OFFSET 0x0170 /* ide1 offset */ | |
303 | #define CONFIG_SYS_ATA_DATA_OFFSET 0 /* data reg offset */ | |
304 | #define CONFIG_SYS_ATA_REG_OFFSET 0 /* reg offset */ | |
305 | #define CONFIG_SYS_ATA_ALT_OFFSET 0x200 /* alternate register offset */ | |
c609719b WD |
306 | |
307 | #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */ | |
308 | #undef CONFIG_IDE_LED /* no led for ide supported */ | |
309 | #define CONFIG_IDE_RESET /* reset for ide supported... */ | |
310 | #define CONFIG_IDE_RESET_ROUTINE /* with a special reset function */ | |
7205e407 | 311 | #define CONFIG_SUPPORT_VFAT |
c609719b WD |
312 | |
313 | /************************************************************ | |
314 | * ATAPI support (experimental) | |
315 | ************************************************************/ | |
316 | #define CONFIG_ATAPI /* enable ATAPI Support */ | |
317 | ||
318 | /************************************************************ | |
319 | * SCSI support (experimental) only SYM53C8xx supported | |
320 | ************************************************************/ | |
321 | #define CONFIG_SCSI_SYM53C8XX | |
6d0f6bcf JCPV |
322 | #define CONFIG_SYS_SCSI_MAX_LUN 8 /* number of supported LUNs */ |
323 | #define CONFIG_SYS_SCSI_MAX_SCSI_ID 7 /* maximum SCSI ID (0..6) */ | |
324 | #define CONFIG_SYS_SCSI_MAX_DEVICE CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN /* maximum Target devices */ | |
325 | #define CONFIG_SYS_SCSI_SPIN_UP_TIME 2 | |
c609719b WD |
326 | |
327 | /************************************************************ | |
328 | * Disk-On-Chip configuration | |
329 | ************************************************************/ | |
6d0f6bcf JCPV |
330 | #define CONFIG_SYS_MAX_DOC_DEVICE 1 /* Max number of DOC devices */ |
331 | #define CONFIG_SYS_DOC_SHORT_TIMEOUT | |
332 | #define CONFIG_SYS_DOC_SUPPORT_2000 | |
333 | #define CONFIG_SYS_DOC_SUPPORT_MILLENNIUM | |
c609719b WD |
334 | |
335 | /************************************************************ | |
336 | * DISK Partition support | |
337 | ************************************************************/ | |
338 | #define CONFIG_DOS_PARTITION | |
339 | #define CONFIG_MAC_PARTITION | |
340 | #define CONFIG_ISO_PARTITION /* Experimental */ | |
341 | ||
342 | /************************************************************ | |
343 | * Keyboard support | |
344 | ************************************************************/ | |
345 | #define CONFIG_ISA_KEYBOARD | |
346 | ||
347 | /************************************************************ | |
348 | * Video support | |
349 | ************************************************************/ | |
350 | #define CONFIG_VIDEO /*To enable video controller support */ | |
351 | #define CONFIG_VIDEO_CT69000 | |
352 | #define CONFIG_CFB_CONSOLE | |
353 | #define CONFIG_VIDEO_LOGO | |
354 | #define CONFIG_CONSOLE_EXTRA_INFO | |
355 | #define CONFIG_VGA_AS_SINGLE_DEVICE | |
356 | #define CONFIG_VIDEO_SW_CURSOR | |
357 | #define CONFIG_VIDEO_ONBOARD /* Video controller is on-board */ | |
358 | ||
359 | /************************************************************ | |
360 | * USB support | |
361 | ************************************************************/ | |
362 | #define CONFIG_USB_UHCI | |
363 | #define CONFIG_USB_KEYBOARD | |
364 | #define CONFIG_USB_STORAGE | |
365 | ||
366 | /* Enable needed helper functions */ | |
52cb4d4f | 367 | #define CONFIG_SYS_STDIO_DEREGISTER /* needs stdio_deregister */ |
c609719b WD |
368 | |
369 | /************************************************************ | |
370 | * Debug support | |
371 | ************************************************************/ | |
acf02697 | 372 | #if defined(CONFIG_CMD_KGDB) |
c609719b WD |
373 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
374 | #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ | |
375 | #endif | |
376 | ||
a2663ea4 WD |
377 | /************************************************************ |
378 | * support BZIP2 compression | |
379 | ************************************************************/ | |
380 | #define CONFIG_BZIP2 1 | |
381 | ||
c609719b WD |
382 | /************************************************************ |
383 | * Ident | |
384 | ************************************************************/ | |
385 | #define VERSION_TAG "released" | |
f3e0de60 WD |
386 | #define CONFIG_ISO_STRING "MEV-10066-001" |
387 | #define CONFIG_IDENT_STRING "\n(c) 2002 by MPL AG Switzerland, " CONFIG_ISO_STRING " " VERSION_TAG | |
c609719b WD |
388 | |
389 | ||
390 | #endif /* __CONFIG_H */ |