]> Git Repo - J-u-boot.git/blame - include/configs/cmi_mpc5xx.h
microblaze: Enable netconsole
[J-u-boot.git] / include / configs / cmi_mpc5xx.h
CommitLineData
0db5bca8
WD
1/*
2 * (C) Copyright 2003
3 * Martin Winistoerfer, [email protected].
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
8bde7f77 20 * Foundation,
0db5bca8
WD
21 */
22
23/*
24 * File: cmi_mpc5xx.h
8bde7f77
WD
25 *
26 * Discription: Config header file for cmi
53677ef1 27 * board using an MPC5xx CPU
0db5bca8
WD
28 *
29 */
30
31#ifndef __CONFIG_H
32#define __CONFIG_H
33
34/*
35 * High Level Configuration Options
36 */
37
38#define CONFIG_MPC555 1 /* This is an MPC555 CPU */
53677ef1 39#define CONFIG_CMI 1 /* Using the customized cmi board */
0db5bca8 40
2ae18241
WD
41#define CONFIG_SYS_TEXT_BASE 0x02000000 /* Boot from flash at location 0x00000000 */
42
0db5bca8
WD
43/* Serial Console Configuration */
44#define CONFIG_5xx_CONS_SCI1
45#undef CONFIG_5xx_CONS_SCI2
46
47#define CONFIG_BAUDRATE 57600
48
0db5bca8 49
80ff4f99
JL
50/*
51 * BOOTP options
52 */
53#define CONFIG_BOOTP_BOOTFILESIZE
54#define CONFIG_BOOTP_BOOTPATH
55#define CONFIG_BOOTP_GATEWAY
56#define CONFIG_BOOTP_HOSTNAME
57
58
b730cda8
JL
59/*
60 * Command line configuration.
61 */
62#include <config_cmd_default.h>
63
2d1f23aa 64#undef CONFIG_CMD_NET /* disabeled - causes compile errors */
53f378fe 65#undef CONFIG_CMD_NFS
2d1f23aa 66
b730cda8
JL
67#define CONFIG_CMD_MEMORY
68#define CONFIG_CMD_LOADB
69#define CONFIG_CMD_REGINFO
70#define CONFIG_CMD_FLASH
71#define CONFIG_CMD_LOADS
72#define CONFIG_CMD_ASKENV
73#define CONFIG_CMD_BDI
74#define CONFIG_CMD_CONSOLE
bdab39d3 75#define CONFIG_CMD_SAVEENV
b730cda8
JL
76#define CONFIG_CMD_RUN
77#define CONFIG_CMD_IMI
78
0db5bca8
WD
79
80#if 0
81#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
82#else
83#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
84#endif
53677ef1 85#define CONFIG_BOOTCOMMAND "go 02034004" /* autoboot command */
0db5bca8
WD
86
87#define CONFIG_BOOTARGS "" /* Assuming OS Image in 4 flash sector at offset 4004 */
88
53677ef1 89#define CONFIG_WATCHDOG /* turn on platform specific watchdog */
0db5bca8 90
8bde7f77 91#define CONFIG_STATUS_LED 1 /* Enable status led */
0db5bca8
WD
92
93#define CONFIG_LOADS_ECHO 1 /* Echo on for serial download */
94
95/*
8bde7f77 96 * Miscellaneous configurable options
0db5bca8
WD
97 */
98
6d0f6bcf
JCPV
99#define CONFIG_SYS_LONGHELP /* undef to save memory */
100#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
b730cda8 101#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 102#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
0db5bca8 103#else
6d0f6bcf 104#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
0db5bca8 105#endif
6d0f6bcf
JCPV
106#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
107#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
108#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
0db5bca8 109
6d0f6bcf
JCPV
110#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
111#define CONFIG_SYS_MEMTEST_END 0x000fa000 /* 1 MB in SRAM */
0db5bca8 112
6d0f6bcf 113#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
0db5bca8 114
6d0f6bcf 115#define CONFIG_SYS_HZ 1000 /* Decrementer freq: 1 ms ticks */
0db5bca8 116
6d0f6bcf 117#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 1250000 }
0db5bca8
WD
118
119
120/*
121 * Low Level Configuration Settings
122 */
123
124/*
125 * Internal Memory Mapped (This is not the IMMR content)
126 */
6d0f6bcf 127#define CONFIG_SYS_IMMR 0x01000000 /* Physical start adress of internal memory map */
0db5bca8
WD
128
129/*
130 * Definitions for initial stack pointer and data area
131 */
6d0f6bcf 132#define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_IMMR + 0x003f9800) /* Physical start adress of internal MPC555 writable RAM */
553f0982 133#define CONFIG_SYS_INIT_RAM_SIZE (CONFIG_SYS_IMMR + 0x003fffff) /* Physical end adress of internal MPC555 used RAM area */
25ddd1fb 134#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_INIT_RAM_ADDR) - GENERATED_GBL_DATA_SIZE) /* Offset from the beginning of ram */
6d0f6bcf 135#define CONFIG_SYS_INIT_SP_ADDR 0x013fa000 /* Physical start adress of inital stack */
0db5bca8
WD
136
137/*
138 * Start addresses for the final memory configuration
6d0f6bcf 139 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
0db5bca8 140 */
6d0f6bcf
JCPV
141#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* Monitor won't change memory map */
142#define CONFIG_SYS_FLASH_BASE 0x02000000 /* External flash */
0db5bca8
WD
143#define PLD_BASE 0x03000000 /* PLD */
144#define ANYBUS_BASE 0x03010000 /* Anybus Module */
145
6d0f6bcf 146#define CONFIG_SYS_RESET_ADRESS 0x01000000 /* Adress which causes reset */
14d0a02a 147#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE /* CONFIG_SYS_TEXT_BASE is defined in the board config.mk file. */
53677ef1
WD
148 /* This adress is given to the linker with -Ttext to */
149 /* locate the text section at this adress. */
6d0f6bcf
JCPV
150#define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
151#define CONFIG_SYS_MALLOC_LEN (64 << 10) /* Reserve 128 kB for malloc() */
0db5bca8
WD
152
153/*
154 * For booting Linux, the board info and command line data
155 * have to be in the first 8 MB of memory, since this is
156 * the maximum mapped by the Linux kernel during initialization.
157 */
6d0f6bcf 158#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
0db5bca8
WD
159
160
161/*-----------------------------------------------------------------------
8bde7f77 162 * FLASH organization
0db5bca8 163 *-----------------------------------------------------------------------
8bde7f77 164 *
0db5bca8
WD
165 */
166
6d0f6bcf
JCPV
167#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Max number of memory banks */
168#define CONFIG_SYS_MAX_FLASH_SECT 64 /* Max number of sectors on one chip */
169#define CONFIG_SYS_FLASH_ERASE_TOUT 180000 /* Timeout for Flash Erase (in ms) */
170#define CONFIG_SYS_FLASH_WRITE_TOUT 600 /* Timeout for Flash Write (in ms) */
171#define CONFIG_SYS_FLASH_PROTECTION 1 /* Physically section protection on */
0db5bca8 172
5a1aceb0 173#define CONFIG_ENV_IS_IN_FLASH 1
0db5bca8 174
5a1aceb0 175#ifdef CONFIG_ENV_IS_IN_FLASH
0e8d1586
JCPV
176#define CONFIG_ENV_OFFSET 0x00020000 /* Environment starts at this adress */
177#define CONFIG_ENV_SIZE 0x00010000 /* Set whole sector as env */
6d0f6bcf 178#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
0db5bca8
WD
179#endif
180
181/*-----------------------------------------------------------------------
8bde7f77 182 * SYPCR - System Protection Control
0db5bca8
WD
183 * SYPCR can only be written once after reset!
184 *-----------------------------------------------------------------------
185 * SW Watchdog freeze
186 */
187#if defined(CONFIG_WATCHDOG)
6d0f6bcf 188#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
0db5bca8
WD
189 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
190#else
6d0f6bcf 191#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
8bde7f77 192 SYPCR_SWP)
0db5bca8
WD
193#endif /* CONFIG_WATCHDOG */
194
195/*-----------------------------------------------------------------------
196 * TBSCR - Time Base Status and Control
197 *-----------------------------------------------------------------------
198 * Clear Reference Interrupt Status, Timebase freezing enabled
199 */
6d0f6bcf 200#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
0db5bca8
WD
201
202/*-----------------------------------------------------------------------
203 * PISCR - Periodic Interrupt Status and Control
204 *-----------------------------------------------------------------------
205 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
206 */
6d0f6bcf 207#define CONFIG_SYS_PISCR (PISCR_PITF)
0db5bca8
WD
208
209/*-----------------------------------------------------------------------
210 * SCCR - System Clock and reset Control Register
211 *-----------------------------------------------------------------------
212 * Set clock output, timebase and RTC source and divider,
213 * power management and some other internal clocks
214 */
215#define SCCR_MASK SCCR_EBDF00
6d0f6bcf 216#define CONFIG_SYS_SCCR (SCCR_TBS | SCCR_RTDIV | SCCR_RTSEL | \
0db5bca8
WD
217 SCCR_COM00 | SCCR_DFNL000 | SCCR_DFNH000)
218
219/*-----------------------------------------------------------------------
220 * SIUMCR - SIU Module Configuration
221 *-----------------------------------------------------------------------
222 * Data show cycle
223 */
6d0f6bcf 224#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00) /* Disable data show cycle */
0db5bca8
WD
225
226/*-----------------------------------------------------------------------
227 * PLPRCR - PLL, Low-Power, and Reset Control Register
228 *-----------------------------------------------------------------------
229 * Set all bits to 40 Mhz
8bde7f77 230 *
0db5bca8 231 */
6d0f6bcf
JCPV
232#define CONFIG_SYS_OSC_CLK ((uint)4000000) /* Oscillator clock is 4MHz */
233#define CONFIG_SYS_PLPRCR (PLPRCR_MF_9 | PLPRCR_DIVF_0)
8bde7f77 234
0db5bca8
WD
235
236/*-----------------------------------------------------------------------
237 * UMCR - UIMB Module Configuration Register
238 *-----------------------------------------------------------------------
8bde7f77 239 *
0db5bca8 240 */
6d0f6bcf 241#define CONFIG_SYS_UMCR (UMCR_FSPEED) /* IMB clock same as U-bus */
0db5bca8
WD
242
243/*-----------------------------------------------------------------------
244 * ICTRL - I-Bus Support Control Register
245 */
6d0f6bcf 246#define CONFIG_SYS_ICTRL (ICTRL_ISCT_SER_7) /* Take out of serialized mode */
0db5bca8
WD
247
248/*-----------------------------------------------------------------------
249 * USIU - Memory Controller Register
8bde7f77 250 *-----------------------------------------------------------------------
0db5bca8
WD
251 */
252
6d0f6bcf
JCPV
253#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | BR_V | BR_BI | BR_PS_16)
254#define CONFIG_SYS_OR0_PRELIM (OR_ADDR_MK_FF | OR_SCY_3)
255#define CONFIG_SYS_BR1_PRELIM (ANYBUS_BASE)
256#define CONFIG_SYS_OR1_PRELIM (OR_ADDR_MK_FFFF | OR_SCY_1 | OR_ETHR)
257#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_SDRAM_BASE | BR_V | BR_PS_32)
258#define CONFIG_SYS_OR2_PRELIM (OR_ADDR_MK_FF)
259#define CONFIG_SYS_BR3_PRELIM (PLD_BASE | BR_V | BR_BI | BR_LBDIR | BR_PS_8)
260#define CONFIG_SYS_OR3_PRELIM (OR_ADDR_MK_FF | OR_TRLX | OR_BSCY | OR_SCY_8 | \
53677ef1 261 OR_ACS_10 | OR_ETHR | OR_CSNT)
0db5bca8 262
6d0f6bcf 263#define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* We don't realign the flash */
0db5bca8
WD
264
265/*-----------------------------------------------------------------------
8bde7f77 266 * DER - Timer Decrementer
0db5bca8
WD
267 *-----------------------------------------------------------------------
268 * Initialise to zero
269 */
6d0f6bcf 270#define CONFIG_SYS_DER 0x00000000
0db5bca8 271
0db5bca8 272#endif /* __CONFIG_H */
This page took 0.415895 seconds and 4 git commands to generate.