]>
Commit | Line | Data |
---|---|---|
d5dae85f MS |
1 | /* |
2 | * (C) Copyright 2012-2013, Xilinx, Michal Simek | |
3 | * | |
4 | * (C) Copyright 2012 | |
5 | * Joe Hershberger <[email protected]> | |
6 | * | |
1a459660 | 7 | * SPDX-License-Identifier: GPL-2.0+ |
d5dae85f MS |
8 | */ |
9 | ||
10 | #ifndef _ZYNQPL_H_ | |
11 | #define _ZYNQPL_H_ | |
12 | ||
13 | #include <xilinx.h> | |
14 | ||
345f9e19 | 15 | #if defined(CONFIG_FPGA_ZYNQPL) |
14cfc4f3 | 16 | extern struct xilinx_fpga_op zynq_op; |
345f9e19 MS |
17 | # define FPGA_ZYNQPL_OPS &zynq_op |
18 | #else | |
19 | # define FPGA_ZYNQPL_OPS NULL | |
20 | #endif | |
d5dae85f MS |
21 | |
22 | #define XILINX_ZYNQ_7010 0x2 | |
31993d6a | 23 | #define XILINX_ZYNQ_7015 0x1b |
d5dae85f MS |
24 | #define XILINX_ZYNQ_7020 0x7 |
25 | #define XILINX_ZYNQ_7030 0xc | |
b9103809 | 26 | #define XILINX_ZYNQ_7035 0x12 |
d5dae85f | 27 | #define XILINX_ZYNQ_7045 0x11 |
fd2b10b6 | 28 | #define XILINX_ZYNQ_7100 0x16 |
d5dae85f MS |
29 | |
30 | /* Device Image Sizes */ | |
31 | #define XILINX_XC7Z010_SIZE 16669920/8 | |
31993d6a | 32 | #define XILINX_XC7Z015_SIZE 28085344/8 |
d5dae85f MS |
33 | #define XILINX_XC7Z020_SIZE 32364512/8 |
34 | #define XILINX_XC7Z030_SIZE 47839328/8 | |
b9103809 | 35 | #define XILINX_XC7Z035_SIZE 106571232/8 |
d5dae85f | 36 | #define XILINX_XC7Z045_SIZE 106571232/8 |
fd2b10b6 | 37 | #define XILINX_XC7Z100_SIZE 139330784/8 |
d5dae85f MS |
38 | |
39 | /* Descriptor Macros */ | |
40 | #define XILINX_XC7Z010_DESC(cookie) \ | |
345f9e19 MS |
41 | { xilinx_zynq, devcfg, XILINX_XC7Z010_SIZE, NULL, cookie, FPGA_ZYNQPL_OPS, \ |
42 | "7z010" } | |
d5dae85f | 43 | |
31993d6a | 44 | #define XILINX_XC7Z015_DESC(cookie) \ |
345f9e19 MS |
45 | { xilinx_zynq, devcfg, XILINX_XC7Z015_SIZE, NULL, cookie, FPGA_ZYNQPL_OPS, \ |
46 | "7z015" } | |
31993d6a | 47 | |
d5dae85f | 48 | #define XILINX_XC7Z020_DESC(cookie) \ |
345f9e19 MS |
49 | { xilinx_zynq, devcfg, XILINX_XC7Z020_SIZE, NULL, cookie, FPGA_ZYNQPL_OPS, \ |
50 | "7z020" } | |
d5dae85f MS |
51 | |
52 | #define XILINX_XC7Z030_DESC(cookie) \ | |
345f9e19 MS |
53 | { xilinx_zynq, devcfg, XILINX_XC7Z030_SIZE, NULL, cookie, FPGA_ZYNQPL_OPS, \ |
54 | "7z030" } | |
d5dae85f | 55 | |
b9103809 SDPP |
56 | #define XILINX_XC7Z035_DESC(cookie) \ |
57 | { xilinx_zynq, devcfg, XILINX_XC7Z035_SIZE, NULL, cookie, FPGA_ZYNQPL_OPS, \ | |
58 | "7z035" } | |
59 | ||
d5dae85f | 60 | #define XILINX_XC7Z045_DESC(cookie) \ |
345f9e19 MS |
61 | { xilinx_zynq, devcfg, XILINX_XC7Z045_SIZE, NULL, cookie, FPGA_ZYNQPL_OPS, \ |
62 | "7z045" } | |
d5dae85f | 63 | |
fd2b10b6 | 64 | #define XILINX_XC7Z100_DESC(cookie) \ |
345f9e19 MS |
65 | { xilinx_zynq, devcfg, XILINX_XC7Z100_SIZE, NULL, cookie, FPGA_ZYNQPL_OPS, \ |
66 | "7z100" } | |
fd2b10b6 | 67 | |
d5dae85f | 68 | #endif /* _ZYNQPL_H_ */ |