]>
Commit | Line | Data |
---|---|---|
2ad6b513 | 1 | /* |
4c2e3da8 | 2 | * Copyright (C) Freescale Semiconductor, Inc. 2006. |
2ad6b513 | 3 | * |
3765b3e7 | 4 | * SPDX-License-Identifier: GPL-2.0+ |
2ad6b513 TT |
5 | */ |
6 | ||
7 | /* | |
7a78f148 | 8 | MPC8349E-mITX and MPC8349E-mITX-GP board configuration file |
2ad6b513 TT |
9 | |
10 | Memory map: | |
11 | ||
12 | 0x0000_0000-0x0FFF_FFFF DDR SDRAM (256 MB) | |
13 | 0x8000_0000-0x9FFF_FFFF PCI1 memory space (512 MB) | |
14 | 0xA000_0000-0xBFFF_FFFF PCI2 memory space (512 MB) | |
15 | 0xE000_0000-0xEFFF_FFFF IMMR (1 MB) | |
16 | 0xE200_0000-0xE2FF_FFFF PCI1 I/O space (16 MB) | |
17 | 0xE300_0000-0xE3FF_FFFF PCI2 I/O space (16 MB) | |
7a78f148 | 18 | 0xF000_0000-0xF000_FFFF Compact Flash (MPC8349E-mITX only) |
2ad6b513 | 19 | 0xF001_0000-0xF001_FFFF Local bus expansion slot |
7a78f148 TT |
20 | 0xF800_0000-0xF801_FFFF Vitesse 7385 Parallel Interface (MPC8349E-mITX only) |
21 | 0xFE00_0000-0xFE7F_FFFF First 8MB bank of Flash memory | |
22 | 0xFE80_0000-0xFEFF_FFFF Second 8MB bank of Flash memory (MPC8349E-mITX only) | |
2ad6b513 TT |
23 | |
24 | I2C address list: | |
dd520bf3 WD |
25 | Align. Board |
26 | Bus Addr Part No. Description Length Location | |
2ad6b513 | 27 | ---------------------------------------------------------------- |
dd520bf3 | 28 | I2C0 0x50 M24256-BWMN6P Board EEPROM 2 U64 |
2ad6b513 | 29 | |
dd520bf3 WD |
30 | I2C1 0x20 PCF8574 I2C Expander 0 U8 |
31 | I2C1 0x21 PCF8574 I2C Expander 0 U10 | |
32 | I2C1 0x38 PCF8574A I2C Expander 0 U8 | |
33 | I2C1 0x39 PCF8574A I2C Expander 0 U10 | |
34 | I2C1 0x51 (DDR) DDR EEPROM 1 U1 | |
35 | I2C1 0x68 DS1339 RTC 1 U68 | |
2ad6b513 TT |
36 | |
37 | Note that a given board has *either* a pair of 8574s or a pair of 8574As. | |
38 | */ | |
39 | ||
40 | #ifndef __CONFIG_H | |
41 | #define __CONFIG_H | |
42 | ||
fdfaa29e KP |
43 | #define CONFIG_SYS_GENERIC_BOARD |
44 | #define CONFIG_DISPLAY_BOARDINFO | |
45 | ||
14d0a02a | 46 | #if (CONFIG_SYS_TEXT_BASE == 0xFE000000) |
6d0f6bcf | 47 | #define CONFIG_SYS_LOWBOOT |
7a78f148 | 48 | #endif |
2ad6b513 TT |
49 | |
50 | /* | |
51 | * High Level Configuration Options | |
52 | */ | |
2c7920af | 53 | #define CONFIG_MPC834x /* MPC834x family (8343, 8347, 8349) */ |
2ad6b513 TT |
54 | #define CONFIG_MPC8349 /* MPC8349 specific */ |
55 | ||
2ae18241 WD |
56 | #ifndef CONFIG_SYS_TEXT_BASE |
57 | #define CONFIG_SYS_TEXT_BASE 0xFEF00000 | |
58 | #endif | |
59 | ||
396abba2 | 60 | #define CONFIG_SYS_IMMR 0xE0000000 /* The IMMR is relocated to here */ |
7a78f148 | 61 | |
89c7784e TT |
62 | #define CONFIG_MISC_INIT_F |
63 | #define CONFIG_MISC_INIT_R | |
7a78f148 | 64 | |
89c7784e TT |
65 | /* |
66 | * On-board devices | |
67 | */ | |
2ad6b513 | 68 | |
7a78f148 | 69 | #ifdef CONFIG_MPC8349ITX |
396abba2 JH |
70 | /* The CF card interface on the back of the board */ |
71 | #define CONFIG_COMPACT_FLASH | |
89c7784e | 72 | #define CONFIG_VSC7385_ENET /* VSC7385 ethernet support */ |
c9e34fe2 | 73 | #define CONFIG_SATA_SIL3114 /* SIL3114 SATA controller */ |
c31e1326 | 74 | #define CONFIG_SYS_USB_HOST /* use the EHCI USB controller */ |
7a78f148 | 75 | #endif |
2ad6b513 | 76 | |
7a78f148 TT |
77 | #define CONFIG_PCI |
78 | #define CONFIG_RTC_DS1337 | |
00f792e0 | 79 | #define CONFIG_SYS_I2C |
7a78f148 | 80 | #define CONFIG_TSEC_ENET /* TSEC Ethernet support */ |
2ad6b513 | 81 | |
7a78f148 TT |
82 | /* |
83 | * Device configurations | |
84 | */ | |
85 | ||
86 | /* I2C */ | |
00f792e0 HS |
87 | #ifdef CONFIG_SYS_I2C |
88 | #define CONFIG_SYS_I2C_FSL | |
89 | #define CONFIG_SYS_FSL_I2C_SPEED 400000 | |
90 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F | |
91 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 | |
92 | #define CONFIG_SYS_FSL_I2C2_SPEED 400000 | |
93 | #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F | |
94 | #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 | |
2ad6b513 | 95 | |
6d0f6bcf | 96 | #define CONFIG_SYS_SPD_BUS_NUM 1 /* The I2C bus for SPD */ |
b7be63ab | 97 | #define CONFIG_SYS_RTC_BUS_NUM 1 /* The I2C bus for RTC */ |
6d0f6bcf JCPV |
98 | |
99 | #define CONFIG_SYS_I2C_8574_ADDR1 0x20 /* I2C1, PCF8574 */ | |
100 | #define CONFIG_SYS_I2C_8574_ADDR2 0x21 /* I2C1, PCF8574 */ | |
101 | #define CONFIG_SYS_I2C_8574A_ADDR1 0x38 /* I2C1, PCF8574A */ | |
102 | #define CONFIG_SYS_I2C_8574A_ADDR2 0x39 /* I2C1, PCF8574A */ | |
103 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* I2C0, Board EEPROM */ | |
396abba2 JH |
104 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* I2C1, DS1339 RTC*/ |
105 | #define SPD_EEPROM_ADDRESS 0x51 /* I2C1, DDR */ | |
2ad6b513 | 106 | |
2ad6b513 | 107 | /* Don't probe these addresses: */ |
396abba2 | 108 | #define CONFIG_SYS_I2C_NOPROBES { {1, CONFIG_SYS_I2C_8574_ADDR1}, \ |
6d0f6bcf JCPV |
109 | {1, CONFIG_SYS_I2C_8574_ADDR2}, \ |
110 | {1, CONFIG_SYS_I2C_8574A_ADDR1}, \ | |
396abba2 | 111 | {1, CONFIG_SYS_I2C_8574A_ADDR2} } |
2ad6b513 | 112 | /* Bit definitions for the 8574[A] I2C expander */ |
396abba2 JH |
113 | /* Board revision, 00=0.0, 01=0.1, 10=1.0 */ |
114 | #define I2C_8574_REVISION 0x03 | |
2ad6b513 TT |
115 | #define I2C_8574_CF 0x08 /* 1=Compact flash absent, 0=present */ |
116 | #define I2C_8574_MPCICLKRN 0x10 /* MiniPCI Clk Run */ | |
117 | #define I2C_8574_PCI66 0x20 /* 0=33MHz PCI, 1=66MHz PCI */ | |
118 | #define I2C_8574_FLASHSIDE 0x40 /* 0=Reset vector from U4, 1=from U7*/ | |
119 | ||
2ad6b513 TT |
120 | #endif |
121 | ||
7a78f148 TT |
122 | /* Compact Flash */ |
123 | #ifdef CONFIG_COMPACT_FLASH | |
2ad6b513 | 124 | |
6d0f6bcf JCPV |
125 | #define CONFIG_SYS_IDE_MAXBUS 1 |
126 | #define CONFIG_SYS_IDE_MAXDEVICE 1 | |
2ad6b513 | 127 | |
6d0f6bcf JCPV |
128 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000 |
129 | #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_CF_BASE | |
130 | #define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 | |
131 | #define CONFIG_SYS_ATA_REG_OFFSET 0 | |
132 | #define CONFIG_SYS_ATA_ALT_OFFSET 0x0200 | |
133 | #define CONFIG_SYS_ATA_STRIDE 2 | |
2ad6b513 | 134 | |
396abba2 JH |
135 | /* If a CF card is not inserted, time out quickly */ |
136 | #define ATA_RESET_TIME 1 | |
2ad6b513 | 137 | |
c9e34fe2 VG |
138 | #endif |
139 | ||
140 | /* | |
141 | * SATA | |
142 | */ | |
143 | #ifdef CONFIG_SATA_SIL3114 | |
144 | ||
145 | #define CONFIG_SYS_SATA_MAX_DEVICE 4 | |
146 | #define CONFIG_LIBATA | |
147 | #define CONFIG_LBA48 | |
2ad6b513 | 148 | |
7a78f148 | 149 | #endif |
2ad6b513 | 150 | |
c31e1326 VG |
151 | #ifdef CONFIG_SYS_USB_HOST |
152 | /* | |
153 | * Support USB | |
154 | */ | |
155 | #define CONFIG_CMD_USB | |
156 | #define CONFIG_USB_STORAGE | |
157 | #define CONFIG_USB_EHCI | |
158 | #define CONFIG_USB_EHCI_FSL | |
159 | ||
160 | /* Current USB implementation supports the only USB controller, | |
161 | * so we have to choose between the MPH or the DR ones */ | |
162 | #if 1 | |
163 | #define CONFIG_HAS_FSL_MPH_USB | |
164 | #else | |
165 | #define CONFIG_HAS_FSL_DR_USB | |
166 | #endif | |
167 | ||
168 | #endif | |
169 | ||
2ad6b513 | 170 | /* |
7a78f148 | 171 | * DDR Setup |
2ad6b513 | 172 | */ |
396abba2 | 173 | #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/ |
6d0f6bcf JCPV |
174 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE |
175 | #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE | |
176 | #define CONFIG_SYS_83XX_DDR_USES_CS0 | |
396abba2 | 177 | #define CONFIG_SYS_MEMTEST_START 0x1000 /* memtest region */ |
6d0f6bcf JCPV |
178 | #define CONFIG_SYS_MEMTEST_END 0x2000 |
179 | ||
396abba2 JH |
180 | #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \ |
181 | | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075) | |
f64702b7 | 182 | |
b7be63ab VG |
183 | #define CONFIG_VERY_BIG_RAM |
184 | #define CONFIG_MAX_MEM_MAPPED ((phys_size_t)256 << 20) | |
185 | ||
00f792e0 | 186 | #ifdef CONFIG_SYS_I2C |
7a78f148 TT |
187 | #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/ |
188 | #endif | |
189 | ||
396abba2 JH |
190 | /* No SPD? Then manually set up DDR parameters */ |
191 | #ifndef CONFIG_SPD_EEPROM | |
192 | #define CONFIG_SYS_DDR_SIZE 256 /* Mb */ | |
2e651b24 | 193 | #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ |
396abba2 JH |
194 | | CSCONFIG_ROW_BIT_13 \ |
195 | | CSCONFIG_COL_BIT_10) | |
2ad6b513 | 196 | |
6d0f6bcf JCPV |
197 | #define CONFIG_SYS_DDR_TIMING_1 0x26242321 |
198 | #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45, may need tuning */ | |
2ad6b513 TT |
199 | #endif |
200 | ||
7a78f148 TT |
201 | /* |
202 | *Flash on the Local Bus | |
203 | */ | |
204 | ||
396abba2 JH |
205 | #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ |
206 | #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ | |
6d0f6bcf JCPV |
207 | #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */ |
208 | #define CONFIG_SYS_FLASH_EMPTY_INFO | |
396abba2 JH |
209 | /* 127 64KB sectors + 8 8KB sectors per device */ |
210 | #define CONFIG_SYS_MAX_FLASH_SECT 135 | |
6d0f6bcf JCPV |
211 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
212 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ | |
213 | #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT | |
7a78f148 TT |
214 | |
215 | /* The ITX has two flash chips, but the ITX-GP has only one. To support both | |
216 | boards, we say we have two, but don't display a message if we find only one. */ | |
6d0f6bcf | 217 | #define CONFIG_SYS_FLASH_QUIET_TEST |
396abba2 JH |
218 | #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ |
219 | #define CONFIG_SYS_FLASH_BANKS_LIST \ | |
220 | {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE + 0x800000} | |
221 | #define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size in MB */ | |
396abba2 | 222 | #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ |
7a78f148 | 223 | |
89c7784e TT |
224 | /* Vitesse 7385 */ |
225 | ||
226 | #ifdef CONFIG_VSC7385_ENET | |
227 | ||
228 | #define CONFIG_TSEC2 | |
229 | ||
230 | /* The flash address and size of the VSC7385 firmware image */ | |
231 | #define CONFIG_VSC7385_IMAGE 0xFEFFE000 | |
232 | #define CONFIG_VSC7385_IMAGE_SIZE 8192 | |
233 | ||
234 | #endif | |
235 | ||
7a78f148 TT |
236 | /* |
237 | * BRx, ORx, LBLAWBARx, and LBLAWARx | |
238 | */ | |
239 | ||
240 | /* Flash */ | |
2ad6b513 | 241 | |
7d6a0982 JH |
242 | #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ |
243 | | BR_PS_16 \ | |
244 | | BR_MS_GPCM \ | |
245 | | BR_V) | |
246 | #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ | |
396abba2 JH |
247 | | OR_UPM_XAM \ |
248 | | OR_GPCM_CSNT \ | |
249 | | OR_GPCM_ACS_DIV2 \ | |
250 | | OR_GPCM_XACS \ | |
251 | | OR_GPCM_SCY_15 \ | |
7d6a0982 JH |
252 | | OR_GPCM_TRLX_SET \ |
253 | | OR_GPCM_EHTR_SET \ | |
396abba2 | 254 | | OR_GPCM_EAD) |
6d0f6bcf | 255 | #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE |
7d6a0982 | 256 | #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_16MB) |
2ad6b513 | 257 | |
7a78f148 | 258 | /* Vitesse 7385 */ |
2ad6b513 | 259 | |
6d0f6bcf | 260 | #define CONFIG_SYS_VSC7385_BASE 0xF8000000 |
2ad6b513 | 261 | |
89c7784e TT |
262 | #ifdef CONFIG_VSC7385_ENET |
263 | ||
7d6a0982 JH |
264 | #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_VSC7385_BASE \ |
265 | | BR_PS_8 \ | |
266 | | BR_MS_GPCM \ | |
267 | | BR_V) | |
396abba2 JH |
268 | #define CONFIG_SYS_OR1_PRELIM (OR_AM_128KB \ |
269 | | OR_GPCM_CSNT \ | |
270 | | OR_GPCM_XACS \ | |
271 | | OR_GPCM_SCY_15 \ | |
272 | | OR_GPCM_SETA \ | |
7d6a0982 JH |
273 | | OR_GPCM_TRLX_SET \ |
274 | | OR_GPCM_EHTR_SET \ | |
396abba2 | 275 | | OR_GPCM_EAD) |
2ad6b513 | 276 | |
6d0f6bcf JCPV |
277 | #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_VSC7385_BASE |
278 | #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_128KB) | |
2ad6b513 | 279 | |
7a78f148 | 280 | #endif |
2ad6b513 | 281 | |
7a78f148 TT |
282 | /* LED */ |
283 | ||
396abba2 | 284 | #define CONFIG_SYS_LED_BASE 0xF9000000 |
7d6a0982 JH |
285 | #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LED_BASE \ |
286 | | BR_PS_8 \ | |
287 | | BR_MS_GPCM \ | |
288 | | BR_V) | |
396abba2 JH |
289 | #define CONFIG_SYS_OR2_PRELIM (OR_AM_2MB \ |
290 | | OR_GPCM_CSNT \ | |
291 | | OR_GPCM_ACS_DIV2 \ | |
292 | | OR_GPCM_XACS \ | |
293 | | OR_GPCM_SCY_9 \ | |
7d6a0982 JH |
294 | | OR_GPCM_TRLX_SET \ |
295 | | OR_GPCM_EHTR_SET \ | |
396abba2 | 296 | | OR_GPCM_EAD) |
7a78f148 TT |
297 | |
298 | /* Compact Flash */ | |
2ad6b513 TT |
299 | |
300 | #ifdef CONFIG_COMPACT_FLASH | |
301 | ||
396abba2 | 302 | #define CONFIG_SYS_CF_BASE 0xF0000000 |
2ad6b513 | 303 | |
396abba2 JH |
304 | #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_CF_BASE \ |
305 | | BR_PS_16 \ | |
306 | | BR_MS_UPMA \ | |
307 | | BR_V) | |
308 | #define CONFIG_SYS_OR3_PRELIM (OR_UPM_AM | OR_UPM_BI) | |
2ad6b513 | 309 | |
6d0f6bcf JCPV |
310 | #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_CF_BASE |
311 | #define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_64KB) | |
2ad6b513 TT |
312 | |
313 | #endif | |
314 | ||
7a78f148 TT |
315 | /* |
316 | * U-Boot memory configuration | |
317 | */ | |
14d0a02a | 318 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
2ad6b513 | 319 | |
6d0f6bcf JCPV |
320 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
321 | #define CONFIG_SYS_RAMBOOT | |
2ad6b513 | 322 | #else |
6d0f6bcf | 323 | #undef CONFIG_SYS_RAMBOOT |
2ad6b513 TT |
324 | #endif |
325 | ||
6d0f6bcf | 326 | #define CONFIG_SYS_INIT_RAM_LOCK |
396abba2 JH |
327 | #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */ |
328 | #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/ | |
2ad6b513 | 329 | |
396abba2 JH |
330 | #define CONFIG_SYS_GBL_DATA_OFFSET \ |
331 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) | |
6d0f6bcf | 332 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
2ad6b513 | 333 | |
6d0f6bcf | 334 | /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */ |
396abba2 | 335 | #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ |
c8a90646 | 336 | #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */ |
2ad6b513 TT |
337 | |
338 | /* | |
339 | * Local Bus LCRR and LBCR regs | |
340 | * LCRR: DLL bypass, Clock divider is 4 | |
341 | * External Local Bus rate is | |
342 | * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV | |
343 | */ | |
c7190f02 KP |
344 | #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP |
345 | #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4 | |
6d0f6bcf | 346 | #define CONFIG_SYS_LBC_LBCR 0x00000000 |
2ad6b513 | 347 | |
396abba2 JH |
348 | /* LB sdram refresh timer, about 6us */ |
349 | #define CONFIG_SYS_LBC_LSRT 0x32000000 | |
350 | /* LB refresh timer prescal, 266MHz/32*/ | |
351 | #define CONFIG_SYS_LBC_MRTPR 0x20000000 | |
2ad6b513 | 352 | |
2ad6b513 TT |
353 | /* |
354 | * Serial Port | |
355 | */ | |
356 | #define CONFIG_CONS_INDEX 1 | |
6d0f6bcf JCPV |
357 | #define CONFIG_SYS_NS16550 |
358 | #define CONFIG_SYS_NS16550_SERIAL | |
359 | #define CONFIG_SYS_NS16550_REG_SIZE 1 | |
360 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) | |
2ad6b513 | 361 | |
6d0f6bcf | 362 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
396abba2 | 363 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} |
7a78f148 | 364 | |
8a364f09 | 365 | #define CONFIG_CONSOLE ttyS0 |
7a78f148 | 366 | #define CONFIG_BAUDRATE 115200 |
2ad6b513 | 367 | |
6d0f6bcf JCPV |
368 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500) |
369 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600) | |
2ad6b513 | 370 | |
bf0b542d | 371 | /* pass open firmware flat tree */ |
35cc4e48 | 372 | #define CONFIG_OF_LIBFDT 1 |
5b8bc606 KP |
373 | #define CONFIG_OF_BOARD_SETUP 1 |
374 | #define CONFIG_OF_STDOUT_VIA_ALIAS 1 | |
2ad6b513 | 375 | |
7a78f148 TT |
376 | /* |
377 | * PCI | |
378 | */ | |
2ad6b513 | 379 | #ifdef CONFIG_PCI |
842033e6 | 380 | #define CONFIG_PCI_INDIRECT_BRIDGE |
2ad6b513 TT |
381 | |
382 | #define CONFIG_MPC83XX_PCI2 | |
383 | ||
384 | /* | |
385 | * General PCI | |
386 | * Addresses are mapped 1-1. | |
387 | */ | |
6d0f6bcf JCPV |
388 | #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 |
389 | #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE | |
390 | #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ | |
396abba2 JH |
391 | #define CONFIG_SYS_PCI1_MMIO_BASE \ |
392 | (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE) | |
6d0f6bcf JCPV |
393 | #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE |
394 | #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ | |
396abba2 JH |
395 | #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 |
396 | #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000 | |
397 | #define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */ | |
2ad6b513 TT |
398 | |
399 | #ifdef CONFIG_MPC83XX_PCI2 | |
396abba2 JH |
400 | #define CONFIG_SYS_PCI2_MEM_BASE \ |
401 | (CONFIG_SYS_PCI1_MMIO_BASE + CONFIG_SYS_PCI1_MMIO_SIZE) | |
6d0f6bcf JCPV |
402 | #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE |
403 | #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */ | |
396abba2 JH |
404 | #define CONFIG_SYS_PCI2_MMIO_BASE \ |
405 | (CONFIG_SYS_PCI2_MEM_BASE + CONFIG_SYS_PCI2_MEM_SIZE) | |
6d0f6bcf JCPV |
406 | #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE |
407 | #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */ | |
396abba2 JH |
408 | #define CONFIG_SYS_PCI2_IO_BASE 0x00000000 |
409 | #define CONFIG_SYS_PCI2_IO_PHYS \ | |
410 | (CONFIG_SYS_PCI1_IO_PHYS + CONFIG_SYS_PCI1_IO_SIZE) | |
411 | #define CONFIG_SYS_PCI2_IO_SIZE 0x01000000 /* 16M */ | |
2ad6b513 TT |
412 | #endif |
413 | ||
dd520bf3 | 414 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ |
2ad6b513 | 415 | |
2ad6b513 TT |
416 | #ifndef CONFIG_PCI_PNP |
417 | #define PCI_ENET0_IOADDR 0x00000000 | |
6d0f6bcf | 418 | #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI2_MEM_BASE |
2ad6b513 TT |
419 | #define PCI_IDSEL_NUMBER 0x0f /* IDSEL = AD15 */ |
420 | #endif | |
421 | ||
422 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ | |
423 | ||
424 | #endif | |
425 | ||
2ae18241 WD |
426 | #define CONFIG_PCI_66M |
427 | #ifdef CONFIG_PCI_66M | |
7a78f148 TT |
428 | #define CONFIG_83XX_CLKIN 66666666 /* in Hz */ |
429 | #else | |
430 | #define CONFIG_83XX_CLKIN 33333333 /* in Hz */ | |
431 | #endif | |
432 | ||
2ad6b513 TT |
433 | /* TSEC */ |
434 | ||
435 | #ifdef CONFIG_TSEC_ENET | |
436 | ||
2ad6b513 | 437 | #define CONFIG_MII |
659e2f67 | 438 | #define CONFIG_PHY_GIGE /* In case CONFIG_CMD_MII is specified */ |
2ad6b513 | 439 | |
255a3577 | 440 | #define CONFIG_TSEC1 |
2ad6b513 | 441 | |
255a3577 | 442 | #ifdef CONFIG_TSEC1 |
10327dc5 | 443 | #define CONFIG_HAS_ETH0 |
255a3577 | 444 | #define CONFIG_TSEC1_NAME "TSEC0" |
6d0f6bcf | 445 | #define CONFIG_SYS_TSEC1_OFFSET 0x24000 |
dd520bf3 | 446 | #define TSEC1_PHY_ADDR 0x1c /* VSC8201 uses address 0x1c */ |
2ad6b513 | 447 | #define TSEC1_PHYIDX 0 |
3a79013e | 448 | #define TSEC1_FLAGS TSEC_GIGABIT |
2ad6b513 TT |
449 | #endif |
450 | ||
255a3577 | 451 | #ifdef CONFIG_TSEC2 |
7a78f148 | 452 | #define CONFIG_HAS_ETH1 |
255a3577 | 453 | #define CONFIG_TSEC2_NAME "TSEC1" |
6d0f6bcf | 454 | #define CONFIG_SYS_TSEC2_OFFSET 0x25000 |
89c7784e | 455 | |
2ad6b513 TT |
456 | #define TSEC2_PHY_ADDR 4 |
457 | #define TSEC2_PHYIDX 0 | |
3a79013e | 458 | #define TSEC2_FLAGS TSEC_GIGABIT |
2ad6b513 TT |
459 | #endif |
460 | ||
461 | #define CONFIG_ETHPRIME "Freescale TSEC" | |
462 | ||
463 | #endif | |
464 | ||
2ad6b513 TT |
465 | /* |
466 | * Environment | |
467 | */ | |
7a78f148 TT |
468 | #define CONFIG_ENV_OVERWRITE |
469 | ||
6d0f6bcf | 470 | #ifndef CONFIG_SYS_RAMBOOT |
5a1aceb0 | 471 | #define CONFIG_ENV_IS_IN_FLASH |
396abba2 JH |
472 | #define CONFIG_ENV_ADDR \ |
473 | (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) | |
0e8d1586 | 474 | #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for environment */ |
396abba2 | 475 | #define CONFIG_ENV_SIZE 0x2000 |
2ad6b513 | 476 | #else |
396abba2 | 477 | #define CONFIG_SYS_NO_FLASH /* Flash is not usable now */ |
00b1883a | 478 | #undef CONFIG_FLASH_CFI_DRIVER |
93f6d725 | 479 | #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */ |
396abba2 JH |
480 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) |
481 | #define CONFIG_ENV_SIZE 0x2000 | |
2ad6b513 TT |
482 | #endif |
483 | ||
484 | #define CONFIG_LOADS_ECHO /* echo on for serial download */ | |
6d0f6bcf | 485 | #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ |
2ad6b513 | 486 | |
659e2f67 JL |
487 | /* |
488 | * BOOTP options | |
489 | */ | |
490 | #define CONFIG_BOOTP_BOOTFILESIZE | |
491 | #define CONFIG_BOOTP_BOOTPATH | |
492 | #define CONFIG_BOOTP_GATEWAY | |
493 | #define CONFIG_BOOTP_HOSTNAME | |
494 | ||
495 | ||
8ea5499a JL |
496 | /* |
497 | * Command line configuration. | |
498 | */ | |
8ea5499a JL |
499 | #define CONFIG_CMD_CACHE |
500 | #define CONFIG_CMD_DATE | |
501 | #define CONFIG_CMD_IRQ | |
8ea5499a | 502 | #define CONFIG_CMD_PING |
b7be63ab | 503 | #define CONFIG_CMD_DHCP |
8ea5499a | 504 | #define CONFIG_CMD_SDRAM |
2ad6b513 | 505 | |
c31e1326 | 506 | #if defined(CONFIG_COMPACT_FLASH) || defined(CONFIG_SATA_SIL3114) \ |
396abba2 JH |
507 | || defined(CONFIG_USB_STORAGE) |
508 | #define CONFIG_DOS_PARTITION | |
509 | #define CONFIG_CMD_FAT | |
510 | #define CONFIG_SUPPORT_VFAT | |
c9e34fe2 VG |
511 | #endif |
512 | ||
2ad6b513 | 513 | #ifdef CONFIG_COMPACT_FLASH |
396abba2 | 514 | #define CONFIG_CMD_IDE |
c9e34fe2 VG |
515 | #endif |
516 | ||
517 | #ifdef CONFIG_SATA_SIL3114 | |
396abba2 | 518 | #define CONFIG_CMD_SATA |
c31e1326 VG |
519 | #endif |
520 | ||
521 | #if defined(CONFIG_SATA_SIL3114) || defined(CONFIG_USB_STORAGE) | |
396abba2 | 522 | #define CONFIG_CMD_EXT2 |
2ad6b513 TT |
523 | #endif |
524 | ||
525 | #ifdef CONFIG_PCI | |
396abba2 | 526 | #define CONFIG_CMD_PCI |
2ad6b513 TT |
527 | #endif |
528 | ||
00f792e0 | 529 | #ifdef CONFIG_SYS_I2C |
396abba2 | 530 | #define CONFIG_CMD_I2C |
2ad6b513 TT |
531 | #endif |
532 | ||
2ad6b513 | 533 | /* Watchdog */ |
2ad6b513 | 534 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
2ad6b513 TT |
535 | |
536 | /* | |
537 | * Miscellaneous configurable options | |
538 | */ | |
396abba2 JH |
539 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
540 | #define CONFIG_CMDLINE_EDITING /* Command-line editing */ | |
541 | #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ | |
542 | #define CONFIG_SYS_HUSH_PARSER /* Use the HUSH parser */ | |
7a78f148 | 543 | |
6d0f6bcf | 544 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
05f91a65 | 545 | #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ |
7a78f148 TT |
546 | |
547 | #ifdef CONFIG_MPC8349ITX | |
396abba2 | 548 | #define CONFIG_SYS_PROMPT "MPC8349E-mITX> " /* Monitor Command Prompt */ |
7a78f148 | 549 | #else |
396abba2 | 550 | #define CONFIG_SYS_PROMPT "MPC8349E-mITX-GP> " /* Monitor Command Prompt */ |
7a78f148 | 551 | #endif |
2ad6b513 | 552 | |
8ea5499a | 553 | #if defined(CONFIG_CMD_KGDB) |
396abba2 | 554 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
2ad6b513 | 555 | #else |
396abba2 | 556 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
2ad6b513 TT |
557 | #endif |
558 | ||
396abba2 JH |
559 | /* Print Buffer Size */ |
560 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) | |
561 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ | |
562 | /* Boot Argument Buffer Size */ | |
563 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE | |
2ad6b513 TT |
564 | |
565 | /* | |
566 | * For booting Linux, the board info and command line data | |
9f530d59 | 567 | * have to be in the first 256 MB of memory, since this is |
2ad6b513 TT |
568 | * the maximum mapped by the Linux kernel during initialization. |
569 | */ | |
396abba2 JH |
570 | /* Initial Memory map for Linux*/ |
571 | #define CONFIG_SYS_BOOTMAPSZ (256 << 20) | |
2ad6b513 | 572 | |
6d0f6bcf | 573 | #define CONFIG_SYS_HRCW_LOW (\ |
2ad6b513 TT |
574 | HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ |
575 | HRCWL_DDR_TO_SCB_CLK_1X1 |\ | |
576 | HRCWL_CSB_TO_CLKIN_4X1 |\ | |
577 | HRCWL_VCO_1X2 |\ | |
578 | HRCWL_CORE_TO_CSB_2X1) | |
579 | ||
6d0f6bcf JCPV |
580 | #ifdef CONFIG_SYS_LOWBOOT |
581 | #define CONFIG_SYS_HRCW_HIGH (\ | |
2ad6b513 | 582 | HRCWH_PCI_HOST |\ |
7a78f148 | 583 | HRCWH_32_BIT_PCI |\ |
2ad6b513 | 584 | HRCWH_PCI1_ARBITER_ENABLE |\ |
7a78f148 | 585 | HRCWH_PCI2_ARBITER_ENABLE |\ |
2ad6b513 TT |
586 | HRCWH_CORE_ENABLE |\ |
587 | HRCWH_FROM_0X00000100 |\ | |
588 | HRCWH_BOOTSEQ_DISABLE |\ | |
589 | HRCWH_SW_WATCHDOG_DISABLE |\ | |
590 | HRCWH_ROM_LOC_LOCAL_16BIT |\ | |
591 | HRCWH_TSEC1M_IN_GMII |\ | |
396abba2 | 592 | HRCWH_TSEC2M_IN_GMII) |
2ad6b513 | 593 | #else |
6d0f6bcf | 594 | #define CONFIG_SYS_HRCW_HIGH (\ |
2ad6b513 TT |
595 | HRCWH_PCI_HOST |\ |
596 | HRCWH_32_BIT_PCI |\ | |
597 | HRCWH_PCI1_ARBITER_ENABLE |\ | |
7a78f148 | 598 | HRCWH_PCI2_ARBITER_ENABLE |\ |
2ad6b513 TT |
599 | HRCWH_CORE_ENABLE |\ |
600 | HRCWH_FROM_0XFFF00100 |\ | |
601 | HRCWH_BOOTSEQ_DISABLE |\ | |
602 | HRCWH_SW_WATCHDOG_DISABLE |\ | |
603 | HRCWH_ROM_LOC_LOCAL_16BIT |\ | |
604 | HRCWH_TSEC1M_IN_GMII |\ | |
396abba2 | 605 | HRCWH_TSEC2M_IN_GMII) |
2ad6b513 TT |
606 | #endif |
607 | ||
7a78f148 TT |
608 | /* |
609 | * System performance | |
610 | */ | |
6d0f6bcf | 611 | #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */ |
396abba2 | 612 | #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */ |
6d0f6bcf JCPV |
613 | #define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */ |
614 | #define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */ | |
615 | #define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */ | |
616 | #define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */ | |
c31e1326 VG |
617 | #define CONFIG_SYS_SCCR_USBMPHCM 3 /* USB MPH controller's clock */ |
618 | #define CONFIG_SYS_SCCR_USBDRCM 0 /* USB DR controller's clock */ | |
2ad6b513 | 619 | |
7a78f148 TT |
620 | /* |
621 | * System IO Config | |
622 | */ | |
396abba2 JH |
623 | /* Needed for gigabit to work on TSEC 1 */ |
624 | #define CONFIG_SYS_SICRH SICRH_TSOBI1 | |
625 | /* USB DR as device + USB MPH as host */ | |
626 | #define CONFIG_SYS_SICRL (SICRL_LDP_A | SICRL_USB1) | |
2ad6b513 | 627 | |
1a2e203b KP |
628 | #define CONFIG_SYS_HID0_INIT 0x00000000 |
629 | #define CONFIG_SYS_HID0_FINAL HID0_ENABLE_INSTRUCTION_CACHE | |
2ad6b513 | 630 | |
6d0f6bcf | 631 | #define CONFIG_SYS_HID2 HID2_HBE |
31d82672 | 632 | #define CONFIG_HIGH_BATS 1 /* High BATs supported */ |
2ad6b513 | 633 | |
7a78f148 | 634 | /* DDR */ |
396abba2 | 635 | #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \ |
72cd4087 | 636 | | BATL_PP_RW \ |
396abba2 JH |
637 | | BATL_MEMCOHERENCE) |
638 | #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \ | |
639 | | BATU_BL_256M \ | |
640 | | BATU_VS \ | |
641 | | BATU_VP) | |
2ad6b513 | 642 | |
7a78f148 | 643 | /* PCI */ |
2ad6b513 | 644 | #ifdef CONFIG_PCI |
396abba2 | 645 | #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \ |
72cd4087 | 646 | | BATL_PP_RW \ |
396abba2 JH |
647 | | BATL_MEMCOHERENCE) |
648 | #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \ | |
649 | | BATU_BL_256M \ | |
650 | | BATU_VS \ | |
651 | | BATU_VP) | |
652 | #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \ | |
72cd4087 | 653 | | BATL_PP_RW \ |
396abba2 JH |
654 | | BATL_CACHEINHIBIT \ |
655 | | BATL_GUARDEDSTORAGE) | |
656 | #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \ | |
657 | | BATU_BL_256M \ | |
658 | | BATU_VS \ | |
659 | | BATU_VP) | |
2ad6b513 | 660 | #else |
6d0f6bcf JCPV |
661 | #define CONFIG_SYS_IBAT1L 0 |
662 | #define CONFIG_SYS_IBAT1U 0 | |
663 | #define CONFIG_SYS_IBAT2L 0 | |
664 | #define CONFIG_SYS_IBAT2U 0 | |
2ad6b513 TT |
665 | #endif |
666 | ||
667 | #ifdef CONFIG_MPC83XX_PCI2 | |
396abba2 | 668 | #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \ |
72cd4087 | 669 | | BATL_PP_RW \ |
396abba2 JH |
670 | | BATL_MEMCOHERENCE) |
671 | #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \ | |
672 | | BATU_BL_256M \ | |
673 | | BATU_VS \ | |
674 | | BATU_VP) | |
675 | #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \ | |
72cd4087 | 676 | | BATL_PP_RW \ |
396abba2 JH |
677 | | BATL_CACHEINHIBIT \ |
678 | | BATL_GUARDEDSTORAGE) | |
679 | #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \ | |
680 | | BATU_BL_256M \ | |
681 | | BATU_VS \ | |
682 | | BATU_VP) | |
2ad6b513 | 683 | #else |
6d0f6bcf JCPV |
684 | #define CONFIG_SYS_IBAT3L 0 |
685 | #define CONFIG_SYS_IBAT3U 0 | |
686 | #define CONFIG_SYS_IBAT4L 0 | |
687 | #define CONFIG_SYS_IBAT4U 0 | |
2ad6b513 TT |
688 | #endif |
689 | ||
690 | /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */ | |
396abba2 | 691 | #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \ |
72cd4087 | 692 | | BATL_PP_RW \ |
396abba2 JH |
693 | | BATL_CACHEINHIBIT \ |
694 | | BATL_GUARDEDSTORAGE) | |
695 | #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \ | |
696 | | BATU_BL_256M \ | |
697 | | BATU_VS \ | |
698 | | BATU_VP) | |
2ad6b513 TT |
699 | |
700 | /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */ | |
396abba2 | 701 | #define CONFIG_SYS_IBAT6L (0xF0000000 \ |
72cd4087 | 702 | | BATL_PP_RW \ |
396abba2 JH |
703 | | BATL_MEMCOHERENCE \ |
704 | | BATL_GUARDEDSTORAGE) | |
705 | #define CONFIG_SYS_IBAT6U (0xF0000000 \ | |
706 | | BATU_BL_256M \ | |
707 | | BATU_VS \ | |
708 | | BATU_VP) | |
6d0f6bcf JCPV |
709 | |
710 | #define CONFIG_SYS_IBAT7L 0 | |
711 | #define CONFIG_SYS_IBAT7U 0 | |
712 | ||
713 | #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L | |
714 | #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U | |
715 | #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L | |
716 | #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U | |
717 | #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L | |
718 | #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U | |
719 | #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L | |
720 | #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U | |
721 | #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L | |
722 | #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U | |
723 | #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L | |
724 | #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U | |
725 | #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L | |
726 | #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U | |
727 | #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L | |
728 | #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U | |
2ad6b513 | 729 | |
8ea5499a | 730 | #if defined(CONFIG_CMD_KGDB) |
2ad6b513 | 731 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ |
2ad6b513 TT |
732 | #endif |
733 | ||
734 | ||
735 | /* | |
736 | * Environment Configuration | |
737 | */ | |
738 | #define CONFIG_ENV_OVERWRITE | |
739 | ||
396abba2 | 740 | #define CONFIG_NETDEV "eth0" |
2ad6b513 | 741 | |
7a78f148 | 742 | #ifdef CONFIG_MPC8349ITX |
396abba2 | 743 | #define CONFIG_HOSTNAME "mpc8349emitx" |
7a78f148 | 744 | #else |
396abba2 | 745 | #define CONFIG_HOSTNAME "mpc8349emitxgp" |
be5e6181 TT |
746 | #endif |
747 | ||
7a78f148 | 748 | /* Default path and filenames */ |
8b3637c6 | 749 | #define CONFIG_ROOTPATH "/nfsroot/rootfs" |
b3f44c21 | 750 | #define CONFIG_BOOTFILE "uImage" |
396abba2 JH |
751 | /* U-Boot image on TFTP server */ |
752 | #define CONFIG_UBOOTPATH "u-boot.bin" | |
2ad6b513 | 753 | |
7a78f148 | 754 | #ifdef CONFIG_MPC8349ITX |
396abba2 | 755 | #define CONFIG_FDTFILE "mpc8349emitx.dtb" |
2ad6b513 | 756 | #else |
396abba2 | 757 | #define CONFIG_FDTFILE "mpc8349emitxgp.dtb" |
2ad6b513 TT |
758 | #endif |
759 | ||
05f91a65 | 760 | #define CONFIG_BOOTDELAY 6 |
7a78f148 | 761 | |
98883332 TT |
762 | #define CONFIG_BOOTARGS \ |
763 | "root=/dev/nfs rw" \ | |
5368c55d MV |
764 | " nfsroot=" __stringify(CONFIG_SERVERIP) ":" CONFIG_ROOTPATH \ |
765 | " ip=" __stringify(CONFIG_IPADDR) ":" \ | |
766 | __stringify(CONFIG_SERVERIP) ":" \ | |
767 | __stringify(CONFIG_GATEWAYIP) ":" \ | |
768 | __stringify(CONFIG_NETMASK) ":" \ | |
396abba2 | 769 | CONFIG_HOSTNAME ":" CONFIG_NETDEV ":off" \ |
5368c55d | 770 | " console=" __stringify(CONFIG_CONSOLE) "," __stringify(CONFIG_BAUDRATE) |
98883332 | 771 | |
dd520bf3 | 772 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
5368c55d | 773 | "console=" __stringify(CONFIG_CONSOLE) "\0" \ |
396abba2 JH |
774 | "netdev=" CONFIG_NETDEV "\0" \ |
775 | "uboot=" CONFIG_UBOOTPATH "\0" \ | |
53677ef1 | 776 | "tftpflash=tftpboot $loadaddr $uboot; " \ |
5368c55d MV |
777 | "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ |
778 | " +$filesize; " \ | |
779 | "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ | |
780 | " +$filesize; " \ | |
781 | "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ | |
782 | " $filesize; " \ | |
783 | "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ | |
784 | " +$filesize; " \ | |
785 | "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ | |
786 | " $filesize\0" \ | |
05f91a65 | 787 | "fdtaddr=780000\0" \ |
396abba2 | 788 | "fdtfile=" CONFIG_FDTFILE "\0" |
bf0b542d | 789 | |
dd520bf3 | 790 | #define CONFIG_NFSBOOTCOMMAND \ |
7a78f148 | 791 | "setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath" \ |
396abba2 | 792 | " ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off "\ |
7a78f148 TT |
793 | " console=$console,$baudrate $othbootargs; " \ |
794 | "tftp $loadaddr $bootfile;" \ | |
795 | "tftp $fdtaddr $fdtfile;" \ | |
796 | "bootm $loadaddr - $fdtaddr" | |
bf0b542d | 797 | |
dd520bf3 | 798 | #define CONFIG_RAMBOOTCOMMAND \ |
7a78f148 TT |
799 | "setenv bootargs root=/dev/ram rw" \ |
800 | " console=$console,$baudrate $othbootargs; " \ | |
801 | "tftp $ramdiskaddr $ramdiskfile;" \ | |
802 | "tftp $loadaddr $bootfile;" \ | |
803 | "tftp $fdtaddr $fdtfile;" \ | |
804 | "bootm $loadaddr $ramdiskaddr $fdtaddr" | |
2ad6b513 | 805 | |
2ad6b513 | 806 | #endif |