]> Git Repo - J-u-boot.git/blame - include/configs/stxssa.h
sh: Add support ESPT-GIGA borad
[J-u-boot.git] / include / configs / stxssa.h
CommitLineData
35171dc0
DM
1/*
2 * (C) Copyright 2005 Embedded Alley Solutions, Inc.
3 * Dan Malek <[email protected]>
4 * Copied from STx GP3.
5 * Updates for Silicon Tx GP3 SSA board.
6 *
7 * (C) Copyright 2002,2003 Motorola,Inc.
8 * Xianghua Xiao <[email protected]>
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29/* mpc8560ads board configuration file */
30/* please refer to doc/README.mpc85xx for more info */
31/* make sure you change the MAC address and other network params first,
32 * search for CONFIG_ETHADDR,CONFIG_SERVERIP,etc in this file
33 */
34
35#ifndef __CONFIG_H
36#define __CONFIG_H
37
38/* High Level Configuration Options */
39#define CONFIG_BOOKE 1 /* BOOKE */
40#define CONFIG_E500 1 /* BOOKE e500 family */
41#define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
42#define CONFIG_CPM2 1 /* has CPM2 */
43#define CONFIG_STXSSA 1 /* Silicon Tx GPPP SSA board specific*/
f060054d 44#define CONFIG_MPC8560 1
35171dc0 45
f1152f8c
WD
46#define CONFIG_PCI /* PCI ethernet support */
47#define CONFIG_TSEC_ENET /* tsec ethernet support*/
48#undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
35171dc0 49#define CONFIG_ENV_OVERWRITE
35171dc0 50
572b13af 51#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
35171dc0
DM
52
53/* sysclk for MPC85xx
54 */
55
f1152f8c 56#define CONFIG_SYS_CLK_FREQ 33000000 /* most pci cards are 33Mhz */
35171dc0
DM
57
58/* Blinkin' LEDs for Robert :-)
59*/
60#define CONFIG_SHOW_ACTIVITY 1
61
62/*
63 * These can be toggled for performance analysis, otherwise use default.
64 */
f1152f8c
WD
65#define CONFIG_L2_CACHE /* toggle L2 cache */
66#define CONFIG_BTB /* toggle branch predition */
35171dc0 67
53677ef1 68#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
35171dc0 69
6d0f6bcf
JCPV
70#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
71#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
72#define CONFIG_SYS_MEMTEST_END 0x00400000
35171dc0
DM
73
74
f1152f8c 75/* Localbus connector. There are many options that can be
35171dc0
DM
76 * connected here, including sdram or lots of flash.
77 * This address, however, is used to configure a 256M local bus
78 * window that includes the Config latch below.
79 */
6d0f6bcf
JCPV
80#define CONFIG_SYS_LBC_OPTION_BASE 0xF0000000 /* Localbus Extension */
81#define CONFIG_SYS_LBC_OPTION_SIZE 256 /* 256MB */
35171dc0
DM
82
83/* There are various flash options used, we configure for the largest,
84 * which is 64Mbytes. The CFI works fine and will discover the proper
85 * sizes.
86 */
ee152983 87#ifdef CONFIG_STXSSA_4M
6d0f6bcf 88#define CONFIG_SYS_FLASH_BASE 0xFFC00000 /* start of 4 MiB flash */
ee152983 89#else
6d0f6bcf 90#define CONFIG_SYS_FLASH_BASE 0xFC000000 /* start of 64 MiB flash */
ee152983 91#endif
6d0f6bcf
JCPV
92#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | 0x1801) /* port size 32bit */
93#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_FLASH_BASE | 0x0FF7)
35171dc0 94
6d0f6bcf 95#define CONFIG_SYS_FLASH_CFI 1
00b1883a 96#define CONFIG_FLASH_CFI_DRIVER 1
6d0f6bcf
JCPV
97#undef CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* use buffered writes (20x faster) */
98#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
99#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
35171dc0 100
6d0f6bcf 101#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
35171dc0 102
6d0f6bcf 103#define CONFIG_SYS_FLASH_PROTECTION
35171dc0
DM
104
105/* The configuration latch is Chip Select 1.
106 * It's an 8-bit latch in the lower 8 bits of the word.
107 */
6d0f6bcf
JCPV
108#define CONFIG_SYS_LBC_CFGLATCH_BASE 0xFB000000 /* Base of config latch */
109#define CONFIG_SYS_BR1_PRELIM 0xFB001801 /* 32-bit port */
110#define CONFIG_SYS_OR1_PRELIM 0xFFFF0FF7 /* 64K is enough */
35171dc0 111
6d0f6bcf 112#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
35171dc0 113
6d0f6bcf
JCPV
114#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
115#define CONFIG_SYS_RAMBOOT
35171dc0 116#else
6d0f6bcf 117#undef CONFIG_SYS_RAMBOOT
35171dc0
DM
118#endif
119
6d0f6bcf
JCPV
120#ifdef CONFIG_SYS_RAMBOOT
121#define CONFIG_SYS_CCSRBAR_DEFAULT 0x40000000 /* CCSRBAR by BDI cfg */
35171dc0 122#else
6d0f6bcf 123#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
35171dc0 124#endif
6d0f6bcf
JCPV
125#define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
126#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
127#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
35171dc0 128
0e7927db
KG
129/* DDR Setup */
130#define CONFIG_FSL_DDR1
131#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
132#define CONFIG_DDR_SPD
133#undef CONFIG_FSL_DDR_INTERACTIVE
35171dc0 134
0e7927db
KG
135#undef CONFIG_DDR_ECC /* only for ECC DDR module */
136#undef CONFIG_DDR_DLL /* possible DLL fix needed */
137#define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
35171dc0 138
0e7927db
KG
139#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
140
6d0f6bcf
JCPV
141#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
142#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
35171dc0 143
0e7927db
KG
144#define CONFIG_NUM_DDR_CONTROLLERS 1
145#define CONFIG_DIMM_SLOTS_PER_CTLR 1
146#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
147
148/* I2C addresses of SPD EEPROMs */
149#define SPD_EEPROM_ADDRESS 0x54 /* CTLR 0 DIMM 0 */
35171dc0
DM
150
151#undef CONFIG_CLOCKS_IN_MHZ
152
153/* local bus definitions */
6d0f6bcf
JCPV
154#define CONFIG_SYS_BR2_PRELIM 0xf8001861 /* 64MB localbus SDRAM */
155#define CONFIG_SYS_OR2_PRELIM 0xfc006901
156#define CONFIG_SYS_LBC_LCRR 0x00030004 /* local bus freq */
157#define CONFIG_SYS_LBC_LBCR 0x00000000
158#define CONFIG_SYS_LBC_LSRT 0x20000000
159#define CONFIG_SYS_LBC_MRTPR 0x20000000
160#define CONFIG_SYS_LBC_LSDMR_1 0x2861b723
161#define CONFIG_SYS_LBC_LSDMR_2 0x0861b723
162#define CONFIG_SYS_LBC_LSDMR_3 0x0861b723
163#define CONFIG_SYS_LBC_LSDMR_4 0x1861b723
164#define CONFIG_SYS_LBC_LSDMR_5 0x4061b723
35171dc0 165
6d0f6bcf
JCPV
166#define CONFIG_SYS_INIT_RAM_LOCK 1
167#define CONFIG_SYS_INIT_RAM_ADDR 0x60000000 /* Initial RAM address */
168#define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
35171dc0 169
6d0f6bcf
JCPV
170#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
171#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
172#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
35171dc0 173
6d0f6bcf
JCPV
174#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
175#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
35171dc0
DM
176
177/* Serial Port */
178#define CONFIG_CONS_INDEX 2
179#undef CONFIG_SERIAL_SOFTWARE_FIFO
6d0f6bcf
JCPV
180#define CONFIG_SYS_NS16550
181#define CONFIG_SYS_NS16550_SERIAL
182#define CONFIG_SYS_NS16550_REG_SIZE 1
183#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
35171dc0 184
6d0f6bcf 185#define CONFIG_SYS_BAUDRATE_TABLE \
35171dc0
DM
186 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
187
6d0f6bcf
JCPV
188#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
189#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
35171dc0 190
c64a89d6 191#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
6d0f6bcf
JCPV
192#define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
193#ifdef CONFIG_SYS_HUSH_PARSER
194#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
35171dc0
DM
195#endif
196
e1893815
WD
197/*
198 * I2C
199 */
35171dc0 200#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
f1152f8c 201#define CONFIG_HARD_I2C /* I2C with hardware support*/
35171dc0 202#undef CONFIG_SOFT_I2C /* I2C bit-banged */
6d0f6bcf
JCPV
203#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
204#define CONFIG_SYS_I2C_SLAVE 0x7F
205#undef CONFIG_SYS_I2C_NOPROBES
206#define CONFIG_SYS_I2C_OFFSET 0x3000
35171dc0 207
e1893815
WD
208/* I2C RTC */
209#define CONFIG_RTC_DS1337 /* This is really a DS1339 RTC */
6d0f6bcf 210#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
e1893815 211
f1152f8c 212/* I2C EEPROM. AT24C32, we keep our environment in here.
35171dc0 213*/
6d0f6bcf
JCPV
214#define CONFIG_SYS_I2C_EEPROM_ADDR 0x51 /* 1010001x */
215#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
216#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
217#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
35171dc0
DM
218
219/*
220 * Standard 8555 PCI mapping.
221 * Addresses are mapped 1-1.
222 */
6d0f6bcf
JCPV
223#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
224#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
225#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
226#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
227#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
228#define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
229
230#define CONFIG_SYS_PCI2_MEM_BASE 0xa0000000
231#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
232#define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
233#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
234#define CONFIG_SYS_PCI2_IO_PHYS 0xe3000000
235#define CONFIG_SYS_PCI2_IO_SIZE 0x01000000 /* 16M */
35171dc0 236
53677ef1 237#if defined(CONFIG_PCI) /* PCI Ethernet card */
38ad82da 238#define CONFIG_MPC85XX_PCI2 1
35171dc0 239#define CONFIG_NET_MULTI
f1152f8c 240#define CONFIG_PCI_PNP /* do pci plug-and-play */
35171dc0 241
f1152f8c
WD
242#define CONFIG_EEPRO100
243#define CONFIG_TULIP
35171dc0
DM
244
245#if !defined(CONFIG_PCI_PNP)
f1152f8c
WD
246 #define PCI_ENET0_IOADDR 0xe0000000
247 #define PCI_ENET0_MEMADDR 0xe0000000
248 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
35171dc0
DM
249#endif
250
f1152f8c 251#define CONFIG_PCI_SCAN_SHOW
6d0f6bcf 252#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
35171dc0
DM
253
254#endif /* CONFIG_PCI */
255
256#if defined(CONFIG_TSEC_ENET)
257
258#ifndef CONFIG_NET_MULTI
f1152f8c 259#define CONFIG_NET_MULTI 1
35171dc0
DM
260#endif
261
262#define CONFIG_MII 1 /* MII PHY management */
263
255a3577
KP
264#define CONFIG_TSEC1 1
265#define CONFIG_TSEC1_NAME "TSEC0"
266#define CONFIG_TSEC2 1
267#define CONFIG_TSEC2_NAME "TSEC1"
35171dc0
DM
268
269#define TSEC1_PHY_ADDR 2
270#define TSEC2_PHY_ADDR 4
271#define TSEC1_PHYIDX 0
272#define TSEC2_PHYIDX 0
3a79013e
AF
273#define TSEC1_FLAGS TSEC_GIGABIT
274#define TSEC2_FLAGS TSEC_GIGABIT
35171dc0
DM
275#define CONFIG_ETHPRIME "TSEC0"
276
277#elif defined(CONFIG_ETHER_ON_FCC) /* CPM FCC Ethernet */
278
f1152f8c
WD
279#define CONFIG_ETHER_ON_FCC2 /* define if ether on FCC */
280#undef CONFIG_ETHER_NONE /* define if ether on something else */
281#define CONFIG_ETHER_INDEX 2 /* which channel for ether */
35171dc0
DM
282
283#if (CONFIG_ETHER_INDEX == 2)
284 /*
285 * - Rx-CLK is CLK13
286 * - Tx-CLK is CLK14
287 * - Select bus for bd/buffers
288 * - Full duplex
289 */
6d0f6bcf
JCPV
290 #define CONFIG_SYS_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
291 #define CONFIG_SYS_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
292 #define CONFIG_SYS_CPMFCR_RAMTYPE 0
35171dc0 293#if 0
6d0f6bcf 294 #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE)
35171dc0 295#else
6d0f6bcf 296 #define CONFIG_SYS_FCC_PSMR 0
35171dc0
DM
297#endif
298 #define FETH2_RST 0x01
299#elif (CONFIG_ETHER_INDEX == 3)
300 /* need more definitions here for FE3 */
301 #define FETH3_RST 0x80
f1152f8c 302#endif /* CONFIG_ETHER_INDEX */
35171dc0
DM
303
304/* MDIO is done through the TSEC0 control.
305*/
306#define CONFIG_MII /* MII PHY management */
307#undef CONFIG_BITBANGMII /* bit-bang MII PHY management */
308
309#endif
310
c64a89d6
WD
311/* Environment - default config is in flash, see below */
312#if 0 /* in EEPROM */
bb1f8b4f 313# define CONFIG_ENV_IS_IN_EEPROM 1
0e8d1586
JCPV
314# define CONFIG_ENV_OFFSET 0
315# define CONFIG_ENV_SIZE 2048
c64a89d6 316#else /* in flash */
5a1aceb0 317# define CONFIG_ENV_IS_IN_FLASH 1
ee152983 318# ifdef CONFIG_STXSSA_4M
0e8d1586 319# define CONFIG_ENV_SECT_SIZE 0x20000
ee152983 320# else /* default configuration - 64 MiB flash */
0e8d1586 321# define CONFIG_ENV_SECT_SIZE 0x40000
ee152983 322# endif
6d0f6bcf 323# define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
0e8d1586
JCPV
324# define CONFIG_ENV_SIZE 0x4000
325# define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE)
326# define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
35171dc0
DM
327#endif
328
35171dc0 329#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 330#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
35171dc0 331
c64a89d6
WD
332#define CONFIG_TIMESTAMP /* Print image info with ts */
333
2835e518 334
079a136c
JL
335/*
336 * BOOTP options
337 */
338#define CONFIG_BOOTP_BOOTFILESIZE
339#define CONFIG_BOOTP_BOOTPATH
340#define CONFIG_BOOTP_GATEWAY
341#define CONFIG_BOOTP_HOSTNAME
342
343
2835e518
JL
344/*
345 * Command line configuration.
346 */
347#include <config_cmd_default.h>
348
e1893815
WD
349#define CONFIG_CMD_DATE
350#define CONFIG_CMD_DHCP
351#define CONFIG_CMD_EEPROM
2835e518 352#define CONFIG_CMD_I2C
e1893815
WD
353#define CONFIG_CMD_NFS
354#define CONFIG_CMD_PING
355#define CONFIG_CMD_SNTP
2835e518
JL
356
357#if defined(CONFIG_PCI)
358 #define CONFIG_CMD_PCI
359#endif
360
361#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
362 #define CONFIG_CMD_MII
363#endif
364
6d0f6bcf 365#if defined(CONFIG_SYS_RAMBOOT)
bdab39d3 366 #undef CONFIG_CMD_SAVEENV
2835e518 367 #undef CONFIG_CMD_LOADS
35171dc0 368#else
2835e518 369 #define CONFIG_CMD_ELF
35171dc0 370#endif
2835e518 371
35171dc0
DM
372
373#undef CONFIG_WATCHDOG /* watchdog disabled */
374
375/*
376 * Miscellaneous configurable options
377 */
6d0f6bcf
JCPV
378#define CONFIG_SYS_LONGHELP /* undef to save memory */
379#define CONFIG_SYS_PROMPT "SSA=> " /* Monitor Command Prompt */
ef0df52a 380#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 381#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
35171dc0 382#else
6d0f6bcf 383#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
35171dc0 384#endif
6d0f6bcf
JCPV
385#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
386#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
387#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
388#define CONFIG_SYS_LOAD_ADDR 0x1000000 /* default load address */
389#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
35171dc0
DM
390
391/*
392 * For booting Linux, the board info and command line data
393 * have to be in the first 8 MB of memory, since this is
394 * the maximum mapped by the Linux kernel during initialization.
395 */
6d0f6bcf 396#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
35171dc0 397
35171dc0
DM
398/*
399 * Internal Definitions
400 *
401 * Boot Flags
402 */
403#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
404#define BOOTFLAG_WARM 0x02 /* Software reboot */
405
ef0df52a 406#if defined(CONFIG_CMD_KGDB)
35171dc0
DM
407#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
408#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
409#endif
410
411/*Note: change below for your network setting!!! */
412#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
10327dc5 413#define CONFIG_HAS_ETH0
35171dc0
DM
414#define CONFIG_ETHADDR 00:e0:0c:07:9b:8a
415#define CONFIG_HAS_ETH1
416#define CONFIG_ETH1ADDR 00:e0:0c:07:9b:8b
417#define CONFIG_HAS_ETH2
418#define CONFIG_ETH2ADDR 00:e0:0c:07:9b:8c
419#endif
420
c64a89d6
WD
421/*
422 * Environment in EEPROM is compatible with different flash sector sizes,
423 * but only little space is available, so we use a very simple setup.
424 * With environment in flash, we use a more powerful default configuration.
425 */
bb1f8b4f 426#ifdef CONFIG_ENV_IS_IN_EEPROM /* use restricted "standard" environment */
c64a89d6 427
f1152f8c 428#define CONFIG_BAUDRATE 38400
c64a89d6
WD
429
430#define CONFIG_BOOTDELAY 3 /* -1 disable autoboot */
431#define CONFIG_BOOTCOMMAND "bootm 0xffc00000 0xffd00000"
432#define CONFIG_BOOTARGS "root=/dev/nfs rw ip=any console=ttyS1,$baudrate"
53677ef1 433#define CONFIG_SERVERIP 192.168.85.1
f1152f8c 434#define CONFIG_IPADDR 192.168.85.60
35171dc0
DM
435#define CONFIG_GATEWAYIP 192.168.85.1
436#define CONFIG_NETMASK 255.255.255.0
53677ef1
WD
437#define CONFIG_HOSTNAME STX_SSA
438#define CONFIG_ROOTPATH /gppproot
439#define CONFIG_BOOTFILE uImage
35171dc0
DM
440#define CONFIG_LOADADDR 0x1000000
441
c64a89d6
WD
442#else /* ENV IS IN FLASH -- use a full-blown envionment */
443
f1152f8c 444#define CONFIG_BAUDRATE 115200
c64a89d6
WD
445
446#define CONFIG_BOOTDELAY 5 /* -1 disable autoboot */
447
448#define CONFIG_PREBOOT "echo;" \
449 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
450 "echo"
451
452#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
453
454#define CONFIG_EXTRA_ENV_SETTINGS \
455 "hostname=gp3ssa\0" \
456 "bootfile=/tftpboot/gp3ssa/uImage\0" \
457 "loadaddr=400000\0" \
458 "netdev=eth0\0" \
459 "consdev=ttyS1\0" \
460 "nfsargs=setenv bootargs root=/dev/nfs rw " \
461 "nfsroot=$serverip:$rootpath\0" \
462 "ramargs=setenv bootargs root=/dev/ram rw\0" \
463 "addip=setenv bootargs $bootargs " \
464 "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
465 ":$hostname:$netdev:off panic=1\0" \
466 "addcons=setenv bootargs $bootargs " \
467 "console=$consdev,$baudrate\0" \
468 "flash_nfs=run nfsargs addip addcons;" \
469 "bootm $kernel_addr\0" \
470 "flash_self=run ramargs addip addcons;" \
471 "bootm $kernel_addr $ramdisk_addr\0" \
472 "net_nfs=tftp $loadaddr $bootfile;" \
473 "run nfsargs addip addcons;bootm\0" \
474 "rootpath=/opt/eldk/ppc_85xx\0" \
475 "kernel_addr=FC000000\0" \
476 "ramdisk_addr=FC200000\0" \
477 ""
478#define CONFIG_BOOTCOMMAND "run flash_self"
479
bb1f8b4f 480#endif /* CONFIG_ENV_IS_IN_EEPROM */
c64a89d6 481
35171dc0 482#endif /* __CONFIG_H */
This page took 0.270001 seconds and 4 git commands to generate.