]>
Commit | Line | Data |
---|---|---|
feaedfcf SR |
1 | /* |
2 | * (C) Copyright 2005 | |
3 | * Matthias Fuchs, esd gmbh germany, [email protected] | |
4 | * | |
5 | * See file CREDITS for list of people who contributed to this | |
6 | * project. | |
7 | * | |
8 | * This program is free software; you can redistribute it and/or | |
9 | * modify it under the terms of the GNU General Public License as | |
10 | * published by the Free Software Foundation; either version 2 of | |
11 | * the License, or (at your option) any later version. | |
12 | * | |
13 | * This program is distributed in the hope that it will be useful, | |
14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
16 | * GNU General Public License for more details. | |
17 | * | |
18 | * You should have received a copy of the GNU General Public License | |
19 | * along with this program; if not, write to the Free Software | |
20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, | |
21 | * MA 02111-1307 USA | |
22 | */ | |
23 | ||
24 | /* | |
25 | * CMS700.h - configuration options, board specific | |
26 | */ | |
27 | ||
28 | #ifndef __CONFIG_H | |
29 | #define __CONFIG_H | |
30 | ||
31 | /* | |
32 | * High Level Configuration Options | |
33 | * (easy to change) | |
34 | */ | |
35 | ||
36 | #define CONFIG_405EP 1 /* This is a PPC405 CPU */ | |
37 | #define CONFIG_4xx 1 /* ...member of PPC4xx family */ | |
38 | #define CONFIG_VOM405 1 /* ...on a VOM405 board */ | |
39 | ||
40 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */ | |
41 | #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */ | |
42 | ||
43 | #define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */ | |
44 | ||
45 | #define CONFIG_BAUDRATE 9600 | |
46 | #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */ | |
47 | ||
48 | #undef CONFIG_BOOTARGS | |
49 | #undef CONFIG_BOOTCOMMAND | |
50 | ||
51 | #define CONFIG_PREBOOT /* enable preboot variable */ | |
52 | ||
53 | #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ | |
54 | ||
55 | #define CONFIG_NET_MULTI 1 | |
56 | #undef CONFIG_HAS_ETH1 | |
57 | ||
58 | #define CONFIG_MII 1 /* MII PHY management */ | |
59 | #define CONFIG_PHY_ADDR 0 /* PHY address */ | |
60 | #define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */ | |
61 | #define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */ | |
62 | ||
5d2ebe1b JL |
63 | /* |
64 | * BOOTP options | |
65 | */ | |
66 | #define CONFIG_BOOTP_SUBNETMASK | |
67 | #define CONFIG_BOOTP_GATEWAY | |
68 | #define CONFIG_BOOTP_HOSTNAME | |
69 | #define CONFIG_BOOTP_BOOTPATH | |
70 | #define CONFIG_BOOTP_DNS | |
71 | #define CONFIG_BOOTP_DNS2 | |
72 | #define CONFIG_BOOTP_SEND_HOSTNAME | |
73 | ||
feaedfcf | 74 | |
49cf7e8e JL |
75 | /* |
76 | * Command line configuration. | |
77 | */ | |
78 | #include <config_cmd_default.h> | |
79 | ||
80 | #define CONFIG_CMD_DHCP | |
81 | #define CONFIG_CMD_BSP | |
82 | #define CONFIG_CMD_PCI | |
83 | #define CONFIG_CMD_IRQ | |
84 | #define CONFIG_CMD_ELF | |
85 | #define CONFIG_CMD_NAND | |
86 | #define CONFIG_CMD_I2C | |
87 | #define CONFIG_CMD_DATE | |
88 | #define CONFIG_CMD_MII | |
89 | #define CONFIG_CMD_PING | |
90 | #define CONFIG_CMD_EEPROM | |
91 | ||
feaedfcf SR |
92 | |
93 | #undef CONFIG_WATCHDOG /* watchdog disabled */ | |
94 | ||
95 | #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */ | |
96 | ||
97 | #undef CONFIG_PRAM /* no "protected RAM" */ | |
98 | ||
99 | /* | |
100 | * Miscellaneous configurable options | |
101 | */ | |
102 | #define CFG_LONGHELP /* undef to save memory */ | |
103 | #define CFG_PROMPT "=> " /* Monitor Command Prompt */ | |
104 | ||
105 | #undef CFG_HUSH_PARSER /* use "hush" command parser */ | |
106 | #ifdef CFG_HUSH_PARSER | |
107 | #define CFG_PROMPT_HUSH_PS2 "> " | |
108 | #endif | |
109 | ||
49cf7e8e | 110 | #if defined(CONFIG_CMD_KGDB) |
feaedfcf SR |
111 | #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ |
112 | #else | |
113 | #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ | |
114 | #endif | |
115 | #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ | |
116 | #define CFG_MAXARGS 16 /* max number of command args */ | |
117 | #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ | |
118 | ||
119 | #define CFG_DEVICE_NULLDEV 1 /* include nulldev device */ | |
120 | ||
121 | #define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/ | |
122 | ||
123 | #define CFG_MEMTEST_START 0x0400000 /* memtest works on */ | |
124 | #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ | |
125 | ||
126 | #undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */ | |
127 | #define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */ | |
128 | #define CFG_BASE_BAUD 691200 | |
129 | #define CONFIG_UART1_CONSOLE /* define for uart1 as console */ | |
130 | ||
131 | /* The following table includes the supported baudrates */ | |
132 | #define CFG_BAUDRATE_TABLE \ | |
133 | { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \ | |
134 | 57600, 115200, 230400, 460800, 921600 } | |
135 | ||
136 | #define CFG_LOAD_ADDR 0x100000 /* default load address */ | |
137 | #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */ | |
138 | ||
139 | #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */ | |
140 | ||
141 | #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */ | |
142 | ||
143 | #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */ | |
144 | ||
145 | #define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */ | |
146 | ||
147 | /*----------------------------------------------------------------------- | |
148 | * RTC stuff | |
149 | *----------------------------------------------------------------------- | |
150 | */ | |
151 | #define CONFIG_RTC_DS1337 | |
152 | #define CFG_I2C_RTC_ADDR 0x68 | |
153 | ||
154 | /*----------------------------------------------------------------------- | |
155 | * NAND-FLASH stuff | |
156 | *----------------------------------------------------------------------- | |
157 | */ | |
bd84ee4c MF |
158 | #define CFG_NAND_BASE_LIST { CFG_NAND_BASE } |
159 | #define NAND_MAX_CHIPS 1 | |
160 | #define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */ | |
161 | #define NAND_BIG_DELAY_US 25 | |
162 | ||
163 | #define CFG_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */ | |
164 | #define CFG_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */ | |
165 | #define CFG_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */ | |
166 | #define CFG_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */ | |
feaedfcf | 167 | |
c750d2e6 MF |
168 | #define CFG_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */ |
169 | #define CFG_NAND_QUIET 1 | |
feaedfcf SR |
170 | |
171 | /*----------------------------------------------------------------------- | |
172 | * PCI stuff | |
173 | *----------------------------------------------------------------------- | |
174 | */ | |
175 | #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */ | |
176 | #define PCI_HOST_FORCE 1 /* configure as pci host */ | |
177 | #define PCI_HOST_AUTO 2 /* detected via arbiter enable */ | |
178 | ||
179 | #define CONFIG_PCI /* include pci support */ | |
180 | #define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */ | |
181 | #undef CONFIG_PCI_PNP /* do pci plug-and-play */ | |
182 | /* resource configuration */ | |
183 | ||
184 | #undef CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */ | |
185 | ||
186 | #define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */ | |
187 | #define CFG_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */ | |
188 | #define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/ | |
189 | #define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */ | |
190 | #define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */ | |
191 | #define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */ | |
192 | #define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */ | |
193 | #define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */ | |
194 | #define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */ | |
195 | ||
196 | /* | |
197 | * For booting Linux, the board info and command line data | |
198 | * have to be in the first 8 MB of memory, since this is | |
199 | * the maximum mapped by the Linux kernel during initialization. | |
200 | */ | |
201 | #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ | |
202 | /*----------------------------------------------------------------------- | |
203 | * FLASH organization | |
204 | */ | |
205 | #define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */ | |
206 | ||
207 | #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */ | |
208 | #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */ | |
209 | ||
210 | #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ | |
211 | #define CFG_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */ | |
212 | ||
213 | #define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */ | |
214 | #define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */ | |
215 | #define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */ | |
216 | /* | |
217 | * The following defines are added for buggy IOP480 byte interface. | |
218 | * All other boards should use the standard values (CPCI405 etc.) | |
219 | */ | |
220 | #define CFG_FLASH_READ0 0x0000 /* 0 is standard */ | |
221 | #define CFG_FLASH_READ1 0x0001 /* 1 is standard */ | |
222 | #define CFG_FLASH_READ2 0x0002 /* 2 is standard */ | |
223 | ||
224 | #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ | |
225 | ||
226 | #if 0 /* test-only */ | |
227 | #define CFG_JFFS2_FIRST_BANK 0 /* use for JFFS2 */ | |
228 | #define CFG_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */ | |
229 | #endif | |
230 | ||
231 | /*----------------------------------------------------------------------- | |
232 | * Start addresses for the final memory configuration | |
233 | * (Set up by the startup code) | |
234 | * Please note that CFG_SDRAM_BASE _must_ start at 0 | |
235 | */ | |
236 | #define CFG_SDRAM_BASE 0x00000000 | |
237 | #define CFG_FLASH_BASE 0xFFFC0000 | |
238 | #define CFG_MONITOR_BASE TEXT_BASE | |
239 | #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */ | |
240 | #define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */ | |
241 | ||
242 | #if (CFG_MONITOR_BASE < FLASH_BASE0_PRELIM) | |
243 | # define CFG_RAMBOOT 1 | |
244 | #else | |
245 | # undef CFG_RAMBOOT | |
246 | #endif | |
247 | ||
248 | /*----------------------------------------------------------------------- | |
249 | * Environment Variable setup | |
250 | */ | |
bb1f8b4f | 251 | #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */ |
0e8d1586 JCPV |
252 | #define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */ |
253 | #define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/ | |
feaedfcf SR |
254 | /* total size of a CAT24WC16 is 2048 bytes */ |
255 | ||
256 | /*----------------------------------------------------------------------- | |
257 | * I2C EEPROM (CAT24WC16) for environment | |
258 | */ | |
259 | #define CONFIG_HARD_I2C /* I2c with hardware support */ | |
260 | #define CFG_I2C_SPEED 100000 /* I2C speed and slave address */ | |
261 | #define CFG_I2C_SLAVE 0x7F | |
262 | ||
263 | #define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */ | |
264 | #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */ | |
265 | /* mask of address bits that overflow into the "EEPROM chip address" */ | |
266 | #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07 | |
267 | #define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */ | |
268 | /* 16 byte page write mode using*/ | |
269 | /* last 4 bits of the address */ | |
270 | #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */ | |
feaedfcf SR |
271 | |
272 | #define CFG_EEPROM_WREN 1 | |
273 | ||
feaedfcf SR |
274 | /*----------------------------------------------------------------------- |
275 | * External Bus Controller (EBC) Setup | |
276 | */ | |
277 | #define CFG_PLD_BASE 0xf0000000 | |
278 | #define CFG_NAND_BASE 0xF4000000 /* NAND FLASH Base Address */ | |
279 | ||
280 | /* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */ | |
281 | #define CFG_EBC_PB0AP 0x92015480 | |
282 | #define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */ | |
283 | ||
284 | /* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */ | |
285 | #define CFG_EBC_PB1AP 0x92015480 | |
286 | #define CFG_EBC_PB1CR 0xF4018000 /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */ | |
287 | ||
288 | /* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */ | |
289 | #define CFG_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */ | |
290 | #define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */ | |
291 | ||
292 | /*----------------------------------------------------------------------- | |
293 | * FPGA stuff | |
294 | */ | |
295 | #define CFG_FPGA_XC95XL 1 /* using Xilinx XC95XL CPLD */ | |
296 | #define CFG_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for CPLD */ | |
297 | ||
298 | /* FPGA program pin configuration */ | |
299 | #define CFG_FPGA_PRG 0x04000000 /* JTAG TMS pin (ppc output) */ | |
300 | #define CFG_FPGA_CLK 0x02000000 /* JTAG TCK pin (ppc output) */ | |
301 | #define CFG_FPGA_DATA 0x01000000 /* JTAG TDO->TDI data pin (ppc output) */ | |
302 | #define CFG_FPGA_INIT 0x00010000 /* unused (ppc input) */ | |
303 | #define CFG_FPGA_DONE 0x00008000 /* JTAG TDI->TDO pin (ppc input) */ | |
304 | ||
305 | /*----------------------------------------------------------------------- | |
306 | * Definitions for initial stack pointer and data area (in data cache) | |
307 | */ | |
308 | /* use on chip memory ( OCM ) for temperary stack until sdram is tested */ | |
309 | #define CFG_TEMP_STACK_OCM 1 | |
310 | ||
311 | /* On Chip Memory location */ | |
312 | #define CFG_OCM_DATA_ADDR 0xF8000000 | |
313 | #define CFG_OCM_DATA_SIZE 0x1000 | |
314 | #define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */ | |
315 | #define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */ | |
316 | ||
317 | #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */ | |
318 | #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) | |
319 | #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET | |
320 | ||
321 | /*----------------------------------------------------------------------- | |
322 | * Definitions for GPIO setup (PPC405EP specific) | |
323 | * | |
324 | * GPIO0[0] - External Bus Controller BLAST output | |
325 | * GPIO0[1-9] - Instruction trace outputs -> GPIO | |
326 | * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs | |
327 | * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO | |
328 | * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs | |
329 | * GPIO0[24-27] - UART0 control signal inputs/outputs | |
330 | * GPIO0[28-29] - UART1 data signal input/output | |
331 | * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs | |
332 | */ | |
333 | /* GPIO Input: OSR=00, ISR=00, TSR=00, TCR=0 */ | |
334 | /* GPIO Output: OSR=00, ISR=00, TSR=00, TCR=1 */ | |
335 | /* Alt. Funtion Input: OSR=00, ISR=01, TSR=00, TCR=0 */ | |
336 | /* Alt. Funtion Output: OSR=01, ISR=00, TSR=00, TCR=1 */ | |
337 | #define CFG_GPIO0_OSRH 0x40000500 /* 0 ... 15 */ | |
338 | #define CFG_GPIO0_OSRL 0x00000110 /* 16 ... 31 */ | |
339 | #define CFG_GPIO0_ISR1H 0x00000000 /* 0 ... 15 */ | |
340 | #define CFG_GPIO0_ISR1L 0x14000045 /* 16 ... 31 */ | |
341 | #define CFG_GPIO0_TSRH 0x00000000 /* 0 ... 15 */ | |
342 | #define CFG_GPIO0_TSRL 0x00000000 /* 16 ... 31 */ | |
343 | #define CFG_GPIO0_TCR 0xF7FE0014 /* 0 ... 31 */ | |
344 | ||
345 | #define CFG_EEPROM_WP (0x80000000 >> 8) /* GPIO8 */ | |
346 | #define CFG_PLD_RESET (0x80000000 >> 12) /* GPIO12 */ | |
347 | ||
348 | /* | |
349 | * Internal Definitions | |
350 | * | |
351 | * Boot Flags | |
352 | */ | |
353 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ | |
354 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ | |
355 | ||
356 | /* | |
357 | * Default speed selection (cpu_plb_opb_ebc) in mhz. | |
358 | * This value will be set if iic boot eprom is disabled. | |
359 | */ | |
360 | #if 0 | |
361 | #define PLLMR0_DEFAULT PLLMR0_266_133_66_33 | |
362 | #define PLLMR1_DEFAULT PLLMR1_266_133_66_33 | |
363 | #endif | |
364 | #if 0 | |
365 | #define PLLMR0_DEFAULT PLLMR0_200_100_50_33 | |
366 | #define PLLMR1_DEFAULT PLLMR1_200_100_50_33 | |
367 | #endif | |
368 | #if 1 | |
369 | #define PLLMR0_DEFAULT PLLMR0_133_66_66_33 | |
370 | #define PLLMR1_DEFAULT PLLMR1_133_66_66_33 | |
371 | #endif | |
372 | ||
373 | #endif /* __CONFIG_H */ |