]> Git Repo - J-u-boot.git/blame - include/configs/r2dplus.h
net: Move the CMD_NET config to defconfigs
[J-u-boot.git] / include / configs / r2dplus.h
CommitLineData
f5e2466f
NI
1#ifndef __CONFIG_H
2#define __CONFIG_H
3
4#undef DEBUG
5
f5e2466f
NI
6#define CONFIG_CPU_SH7751 1
7#define CONFIG_CPU_SH_TYPE_R 1
8#define CONFIG_R2DPLUS 1
9#define __LITTLE_ENDIAN__ 1
10
11/*
12 * Command line configuration.
13 */
14#include <config_cmd_default.h>
15
f5e2466f
NI
16#define CONFIG_CMD_CACHE
17#define CONFIG_CMD_FLASH
18#define CONFIG_CMD_PCI
f5e2466f
NI
19#define CONFIG_CMD_PING
20#define CONFIG_CMD_IDE
21#define CONFIG_CMD_EXT2
22#define CONFIG_DOS_PARTITION
c8d47279 23#define CONFIG_CMD_SH_ZIMAGEBOOT
f5e2466f
NI
24
25/* SCIF */
6c58a030 26#define CONFIG_SCIF_CONSOLE 1
f5e2466f
NI
27#define CONFIG_BAUDRATE 115200
28#define CONFIG_CONS_SCIF1 1
9660e442 29#define CONFIG_BOARD_LATE_INIT
f5e2466f
NI
30
31#define CONFIG_BOOTDELAY -1
32#define CONFIG_BOOTARGS "console=ttySC0,115200"
33#define CONFIG_ENV_OVERWRITE 1
34
f5e2466f 35/* SDRAM */
6d0f6bcf
JCPV
36#define CONFIG_SYS_SDRAM_BASE (0x8C000000)
37#define CONFIG_SYS_SDRAM_SIZE (0x04000000)
38
653f985b 39#define CONFIG_SYS_TEXT_BASE 0x0FFC0000
6d0f6bcf 40#define CONFIG_SYS_LONGHELP
6d0f6bcf
JCPV
41#define CONFIG_SYS_CBSIZE 256
42#define CONFIG_SYS_PBSIZE 256
43#define CONFIG_SYS_MAXARGS 16
44#define CONFIG_SYS_BARGSIZE 512
f5e2466f 45
6d0f6bcf 46#define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE)
14d0a02a 47#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE - 0x100000)
f5e2466f 48
6d0f6bcf 49#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024)
f5e2466f 50/* Address of u-boot image in Flash */
6d0f6bcf
JCPV
51#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE)
52#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
f5e2466f 53/* Size of DRAM reserved for malloc() use */
6d0f6bcf 54#define CONFIG_SYS_MALLOC_LEN (1024 * 1024)
6d0f6bcf 55#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
f5e2466f
NI
56
57/*
873d97aa 58 * NOR Flash ( Spantion S29GL256P )
f5e2466f 59 */
6d0f6bcf 60#define CONFIG_SYS_FLASH_CFI
00b1883a 61#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
62#define CONFIG_SYS_FLASH_BASE (0xA0000000)
63#define CONFIG_SYS_MAX_FLASH_BANKS (1)
64#define CONFIG_SYS_MAX_FLASH_SECT 256
65#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
f5e2466f 66
5a1aceb0 67#define CONFIG_ENV_IS_IN_FLASH
0e8d1586
JCPV
68#define CONFIG_ENV_SECT_SIZE 0x40000
69#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
6d0f6bcf 70#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
f5e2466f
NI
71
72/*
73 * SuperH Clock setting
74 */
75#define CONFIG_SYS_CLK_FREQ 60000000
684a501e
NI
76#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
77#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
be45c632 78#define CONFIG_SYS_TMU_CLK_DIV 4
6d0f6bcf 79#define CONFIG_SYS_PLL_SETTLING_TIME 100/* in us */
f5e2466f
NI
80
81/*
82 * IDE support
83 */
84#define CONFIG_IDE_RESET 1
6d0f6bcf
JCPV
85#define CONFIG_SYS_PIO_MODE 1
86#define CONFIG_SYS_IDE_MAXBUS 1 /* IDE bus */
87#define CONFIG_SYS_IDE_MAXDEVICE 1
88#define CONFIG_SYS_ATA_BASE_ADDR 0xb4000000
89#define CONFIG_SYS_ATA_STRIDE 2 /* 1bit shift */
90#define CONFIG_SYS_ATA_DATA_OFFSET 0x1000 /* data reg offset */
91#define CONFIG_SYS_ATA_REG_OFFSET 0x1000 /* reg offset */
92#define CONFIG_SYS_ATA_ALT_OFFSET 0x800 /* alternate register offset */
f2a37fcd 93#define CONFIG_IDE_SWAP_IO
f5e2466f
NI
94
95/*
96 * SuperH PCI Bridge Configration
97 */
98#define CONFIG_PCI
99#define CONFIG_SH4_PCI
100#define CONFIG_SH7751_PCI
101#define CONFIG_PCI_PNP
102#define CONFIG_PCI_SCAN_SHOW 1
103#define __io
104#define __mem_pci
105
106#define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */
107#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
108#define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */
109#define CONFIG_PCI_IO_BUS 0xFE240000 /* IO space base address */
110#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
111#define CONFIG_PCI_IO_SIZE 0x00040000 /* Size of IO window */
2db0e127
YS
112#define CONFIG_PCI_SYS_BUS (CONFIG_SYS_SDRAM_BASE & 0x1fffffff)
113#define CONFIG_PCI_SYS_PHYS (CONFIG_SYS_SDRAM_BASE & 0x1fffffff)
114#define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE
f5e2466f
NI
115
116/*
117 * Network device (RTL8139) support
118 */
f5e2466f 119#define CONFIG_RTL8139
f5e2466f
NI
120
121#endif /* __CONFIG_H */
This page took 0.453492 seconds and 4 git commands to generate.