]>
Commit | Line | Data |
---|---|---|
a381bcf5 KY |
1 | /* |
2 | * (C) Copyright 2016 Rockchip Electronics Co., Ltd | |
3 | * | |
4 | * SPDX-License-Identifier: GPL-2.0+ | |
5 | */ | |
6 | ||
7 | #ifndef __CONFIG_RK3399_COMMON_H | |
8 | #define __CONFIG_RK3399_COMMON_H | |
9 | ||
7f35bbb9 JC |
10 | #include "rockchip-common.h" |
11 | ||
a381bcf5 KY |
12 | #define CONFIG_NR_DRAM_BANKS 1 |
13 | #define CONFIG_ENV_SIZE 0x2000 | |
14 | #define CONFIG_SYS_MAXARGS 16 | |
a381bcf5 KY |
15 | #define CONFIG_SYS_MALLOC_LEN (32 << 20) |
16 | #define CONFIG_SYS_CBSIZE 1024 | |
17 | #define CONFIG_SKIP_LOWLEVEL_INIT | |
66e87cc8 KY |
18 | #define CONFIG_SPL_FRAMEWORK |
19 | #define CONFIG_SPL_DRIVERS_MISC_SUPPORT | |
66e87cc8 | 20 | #define CONFIG_SPL_SERIAL_SUPPORT |
3e75c07d PT |
21 | #if defined(CONFIG_SPL_SPI_SUPPORT) |
22 | #define CONFIG_SPL_SPI_LOAD | |
23 | #endif | |
a381bcf5 | 24 | |
88cb1a9e PT |
25 | #define COUNTER_FREQUENCY 24000000 |
26 | ||
a381bcf5 KY |
27 | #define CONFIG_SYS_NS16550_MEM32 |
28 | ||
29 | #define CONFIG_SYS_TEXT_BASE 0x00200000 | |
30 | #define CONFIG_SYS_INIT_SP_ADDR 0x00300000 | |
31 | #define CONFIG_SYS_LOAD_ADDR 0x00800800 | |
3012a840 | 32 | #define CONFIG_SPL_STACK 0xff8effff |
3d54eabc | 33 | #define CONFIG_SPL_TEXT_BASE 0xff8c2000 |
5302feb6 | 34 | #define CONFIG_SPL_MAX_SIZE 0x30000 - 0x2000 |
3012a840 KY |
35 | /* BSS setup */ |
36 | #define CONFIG_SPL_BSS_START_ADDR 0xff8e0000 | |
37 | #define CONFIG_SPL_BSS_MAX_SIZE 0x10000 | |
a381bcf5 KY |
38 | |
39 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* 64M */ | |
40 | ||
41 | /* MMC/SD IP block */ | |
a381bcf5 KY |
42 | #define CONFIG_BOUNCE_BUFFER |
43 | #define CONFIG_ROCKCHIP_SDHCI_MAX_FREQ 200000000 | |
44 | ||
583b1bc0 | 45 | #define CONFIG_SUPPORT_VFAT |
583b1bc0 | 46 | #define CONFIG_FS_EXT4 |
a381bcf5 KY |
47 | |
48 | /* RAW SD card / eMMC locations. */ | |
a381bcf5 KY |
49 | #define CONFIG_SYS_SPI_U_BOOT_OFFS (128 << 10) |
50 | ||
51 | /* FAT sd card locations. */ | |
52 | #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1 | |
53 | #define CONFIG_SYS_SDRAM_BASE 0 | |
6d1970fa | 54 | #define SDRAM_MAX_SIZE 0xf8000000 |
a381bcf5 KY |
55 | #define CONFIG_NR_DRAM_BANKS 1 |
56 | ||
a381bcf5 KY |
57 | #define CONFIG_SF_DEFAULT_SPEED 20000000 |
58 | ||
59 | #ifndef CONFIG_SPL_BUILD | |
a381bcf5 KY |
60 | |
61 | #define ENV_MEM_LAYOUT_SETTINGS \ | |
86d01265 KY |
62 | "scriptaddr=0x00500000\0" \ |
63 | "pxefile_addr_r=0x00600000\0" \ | |
a381bcf5 KY |
64 | "fdt_addr_r=0x01f00000\0" \ |
65 | "kernel_addr_r=0x02000000\0" \ | |
66 | "ramdisk_addr_r=0x04000000\0" | |
67 | ||
a381bcf5 KY |
68 | #include <config_distro_bootcmd.h> |
69 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
583b1bc0 KY |
70 | ENV_MEM_LAYOUT_SETTINGS \ |
71 | "partitions=" PARTS_DEFAULT \ | |
a381bcf5 KY |
72 | BOOTENV |
73 | ||
74 | #endif | |
75 | ||
923e7b44 M |
76 | /* enable usb config for usb ether */ |
77 | #define CONFIG_USB_HOST_ETHER | |
78 | ||
79 | #define CONFIG_USB_ETHER_ASIX | |
80 | #define CONFIG_USB_ETHER_ASIX88179 | |
81 | #define CONFIG_USB_ETHER_MCS7830 | |
82 | #define CONFIG_USB_ETHER_SMSC95XX | |
83 | #define CONFIG_USB_ETHER_RTL8152 | |
84 | ||
85 | /* rockchip xhci host driver */ | |
86 | #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2 | |
87 | ||
a381bcf5 | 88 | #endif |