]>
Commit | Line | Data |
---|---|---|
a20b27a3 SR |
1 | /* |
2 | * (C) Copyright 2001-2004 | |
3 | * Stefan Roese, esd gmbh germany, [email protected] | |
4 | * | |
98f4a3df SR |
5 | * (C) Copyright 2005 |
6 | * Stefan Roese, DENX Software Engineering, [email protected]. | |
7 | * | |
48a05a51 SR |
8 | * (C) Copyright 2006 |
9 | * Matthias Fuchs, esd GmbH, [email protected] | |
10 | * | |
a20b27a3 SR |
11 | * See file CREDITS for list of people who contributed to this |
12 | * project. | |
13 | * | |
14 | * This program is free software; you can redistribute it and/or | |
15 | * modify it under the terms of the GNU General Public License as | |
16 | * published by the Free Software Foundation; either version 2 of | |
17 | * the License, or (at your option) any later version. | |
18 | * | |
19 | * This program is distributed in the hope that it will be useful, | |
20 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
21 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
22 | * GNU General Public License for more details. | |
23 | * | |
24 | * You should have received a copy of the GNU General Public License | |
25 | * along with this program; if not, write to the Free Software | |
26 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, | |
27 | * MA 02111-1307 USA | |
28 | */ | |
29 | ||
30 | /* | |
31 | * board/config.h - configuration options, board specific | |
32 | */ | |
33 | ||
34 | #ifndef __CONFIG_H | |
35 | #define __CONFIG_H | |
36 | ||
37 | /* | |
38 | * High Level Configuration Options | |
39 | * (easy to change) | |
40 | */ | |
41 | ||
42 | #define CONFIG_405EP 1 /* This is a PPC405 CPU */ | |
43 | #define CONFIG_4xx 1 /* ...member of PPC4xx family */ | |
53677ef1 | 44 | #define CONFIG_HH405 1 /* ...on a HH405 board */ |
a20b27a3 SR |
45 | |
46 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */ | |
47 | #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */ | |
48 | ||
49 | #define CONFIG_SYS_CLK_FREQ 33333400 /* external frequency to pll */ | |
50 | ||
51 | #define CONFIG_BOARD_TYPES 1 /* support board types */ | |
52 | ||
53 | #define CONFIG_BAUDRATE 9600 | |
54 | #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */ | |
55 | ||
56 | #undef CONFIG_BOOTARGS | |
57 | #undef CONFIG_BOOTCOMMAND | |
58 | ||
59 | #define CONFIG_PREBOOT "autoupd" | |
60 | ||
2c7b2ab5 SR |
61 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
62 | "pciconfighost=1\0" \ | |
63 | "" | |
64 | ||
6d0f6bcf | 65 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
a20b27a3 | 66 | |
48a05a51 SR |
67 | #define CONFIG_NET_MULTI 1 |
68 | #undef CONFIG_HAS_ETH1 | |
69 | ||
a20b27a3 | 70 | #define CONFIG_MII 1 /* MII PHY management */ |
48a05a51 | 71 | #define CONFIG_PHY_ADDR 0 /* PHY address */ |
a20b27a3 | 72 | #define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */ |
48a05a51 | 73 | #define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */ |
a20b27a3 SR |
74 | |
75 | #define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/ | |
76 | ||
98f4a3df SR |
77 | /* |
78 | * Video console | |
79 | */ | |
2c7b2ab5 SR |
80 | #define CONFIG_VIDEO /* for sm501 video support */ |
81 | ||
82 | #ifdef CONFIG_VIDEO | |
98f4a3df SR |
83 | #define CONFIG_VIDEO_SM501 |
84 | #if 0 | |
85 | #define CONFIG_VIDEO_SM501_32BPP | |
86 | #else | |
87 | #define CONFIG_VIDEO_SM501_16BPP | |
88 | #endif | |
48a05a51 | 89 | #define CONFIG_VIDEO_SM501_FBMEM_OFFSET 0x10000 |
98f4a3df SR |
90 | #define CONFIG_CFB_CONSOLE |
91 | #define CONFIG_VIDEO_LOGO | |
92 | #define CONFIG_VGA_AS_SINGLE_DEVICE | |
93 | #define CONFIG_CONSOLE_EXTRA_INFO | |
94 | #define CONFIG_VIDEO_SW_CURSOR | |
95 | #define CONFIG_SPLASH_SCREEN | |
6d0f6bcf | 96 | #define CONFIG_SYS_CONSOLE_IS_IN_ENV |
98f4a3df SR |
97 | #define CONFIG_SPLASH_SCREEN |
98 | #define CONFIG_VIDEO_BMP_GZIP /* gzip compressed bmp images */ | |
6d0f6bcf | 99 | #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20) /* for decompressed img */ |
98f4a3df | 100 | |
2c7b2ab5 | 101 | #endif /* CONFIG_VIDEO */ |
98f4a3df | 102 | |
11799434 JL |
103 | |
104 | /* | |
105 | * BOOTP options | |
106 | */ | |
107 | #define CONFIG_BOOTP_BOOTFILESIZE | |
108 | #define CONFIG_BOOTP_BOOTPATH | |
109 | #define CONFIG_BOOTP_GATEWAY | |
110 | #define CONFIG_BOOTP_HOSTNAME | |
111 | ||
112 | ||
6c4f4da9 JL |
113 | /* |
114 | * Command line configuration. | |
115 | */ | |
116 | #include <config_cmd_default.h> | |
117 | ||
118 | #define CONFIG_CMD_DHCP | |
119 | #define CONFIG_CMD_PCI | |
120 | #define CONFIG_CMD_IRQ | |
121 | #define CONFIG_CMD_IDE | |
122 | #define CONFIG_CMD_FAT | |
123 | #define CONFIG_CMD_EXT2 | |
124 | #define CONFIG_CMD_ELF | |
125 | #define CONFIG_CMD_NAND | |
126 | #define CONFIG_CMD_I2C | |
127 | #define CONFIG_CMD_DATE | |
128 | #define CONFIG_CMD_MII | |
129 | #define CONFIG_CMD_PING | |
6c4f4da9 JL |
130 | #define CONFIG_CMD_EEPROM |
131 | ||
11799434 JL |
132 | #ifdef CONFIG_VIDEO |
133 | #define CONFIG_CMD_BMP | |
134 | #endif | |
a20b27a3 SR |
135 | |
136 | #define CONFIG_MAC_PARTITION | |
137 | #define CONFIG_DOS_PARTITION | |
138 | ||
139 | #define CONFIG_SUPPORT_VFAT | |
140 | ||
141 | #define CONFIG_AUTO_UPDATE 1 /* autoupdate via compactflash */ | |
142 | #undef CONFIG_AUTO_UPDATE_SHOW /* use board show routine */ | |
143 | ||
a20b27a3 SR |
144 | #undef CONFIG_BZIP2 /* include support for bzip2 compressed images */ |
145 | #undef CONFIG_WATCHDOG /* watchdog disabled */ | |
146 | ||
147 | #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */ | |
148 | ||
149 | /* | |
150 | * Miscellaneous configurable options | |
151 | */ | |
6d0f6bcf JCPV |
152 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
153 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ | |
a20b27a3 | 154 | |
6d0f6bcf JCPV |
155 | #undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ |
156 | #ifdef CONFIG_SYS_HUSH_PARSER | |
157 | #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " | |
a20b27a3 SR |
158 | #endif |
159 | ||
6c4f4da9 | 160 | #if defined(CONFIG_CMD_KGDB) |
6d0f6bcf | 161 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
a20b27a3 | 162 | #else |
6d0f6bcf | 163 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
a20b27a3 | 164 | #endif |
6d0f6bcf JCPV |
165 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
166 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ | |
167 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ | |
a20b27a3 | 168 | |
6d0f6bcf | 169 | #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */ |
a20b27a3 | 170 | |
6d0f6bcf | 171 | #undef CONFIG_SYS_CONSOLE_INFO_QUIET /* print console @ startup */ |
a20b27a3 SR |
172 | |
173 | #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */ | |
174 | ||
6d0f6bcf JCPV |
175 | #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */ |
176 | #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ | |
a20b27a3 | 177 | |
6d0f6bcf JCPV |
178 | #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */ |
179 | #define CONFIG_SYS_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */ | |
180 | #define CONFIG_SYS_BASE_BAUD 691200 | |
a20b27a3 SR |
181 | #define CONFIG_UART1_CONSOLE /* define for uart1 as console */ |
182 | ||
183 | /* The following table includes the supported baudrates */ | |
6d0f6bcf | 184 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
a20b27a3 SR |
185 | { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \ |
186 | 57600, 115200, 230400, 460800, 921600 } | |
187 | ||
6d0f6bcf JCPV |
188 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
189 | #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */ | |
a20b27a3 | 190 | |
6d0f6bcf | 191 | #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */ |
a20b27a3 SR |
192 | |
193 | #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */ | |
194 | ||
195 | #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */ | |
196 | ||
6d0f6bcf | 197 | #define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */ |
a20b27a3 | 198 | |
98f4a3df SR |
199 | /*----------------------------------------------------------------------- |
200 | * RTC stuff | |
201 | *----------------------------------------------------------------------- | |
202 | */ | |
203 | #define CONFIG_RTC_DS1338 | |
6d0f6bcf | 204 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 |
98f4a3df | 205 | |
a20b27a3 SR |
206 | /*----------------------------------------------------------------------- |
207 | * NAND-FLASH stuff | |
208 | *----------------------------------------------------------------------- | |
209 | */ | |
6d0f6bcf | 210 | #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } |
bd84ee4c | 211 | #define NAND_MAX_CHIPS 1 |
6d0f6bcf | 212 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */ |
bd84ee4c MF |
213 | #define NAND_BIG_DELAY_US 25 |
214 | ||
6d0f6bcf JCPV |
215 | #define CONFIG_SYS_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */ |
216 | #define CONFIG_SYS_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */ | |
217 | #define CONFIG_SYS_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */ | |
218 | #define CONFIG_SYS_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */ | |
a20b27a3 | 219 | |
6d0f6bcf JCPV |
220 | #define CONFIG_SYS_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */ |
221 | #define CONFIG_SYS_NAND_QUIET 1 | |
a20b27a3 SR |
222 | |
223 | /*----------------------------------------------------------------------- | |
224 | * PCI stuff | |
225 | *----------------------------------------------------------------------- | |
226 | */ | |
227 | #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */ | |
228 | #define PCI_HOST_FORCE 1 /* configure as pci host */ | |
229 | #define PCI_HOST_AUTO 2 /* detected via arbiter enable */ | |
230 | ||
231 | #define CONFIG_PCI /* include pci support */ | |
232 | #define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */ | |
233 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ | |
234 | /* resource configuration */ | |
235 | ||
236 | #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */ | |
237 | ||
238 | #define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/ | |
239 | ||
6d0f6bcf JCPV |
240 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */ |
241 | #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */ | |
242 | #define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/ | |
243 | #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */ | |
244 | #define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */ | |
245 | #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */ | |
246 | #define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */ | |
247 | #define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */ | |
248 | #define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */ | |
a20b27a3 SR |
249 | |
250 | /*----------------------------------------------------------------------- | |
251 | * IDE/ATA stuff | |
252 | *----------------------------------------------------------------------- | |
253 | */ | |
254 | #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */ | |
255 | #undef CONFIG_IDE_LED /* no led for ide supported */ | |
256 | #define CONFIG_IDE_RESET 1 /* reset for ide supported */ | |
257 | ||
6d0f6bcf JCPV |
258 | #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE busses */ |
259 | #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */ | |
a20b27a3 | 260 | |
6d0f6bcf JCPV |
261 | #define CONFIG_SYS_ATA_BASE_ADDR 0xF0100000 |
262 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000 | |
a20b27a3 | 263 | |
6d0f6bcf JCPV |
264 | #define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */ |
265 | #define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */ | |
266 | #define CONFIG_SYS_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */ | |
a20b27a3 SR |
267 | |
268 | /* | |
269 | * For booting Linux, the board info and command line data | |
270 | * have to be in the first 8 MB of memory, since this is | |
271 | * the maximum mapped by the Linux kernel during initialization. | |
272 | */ | |
6d0f6bcf | 273 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
a20b27a3 SR |
274 | /*----------------------------------------------------------------------- |
275 | * FLASH organization | |
276 | */ | |
277 | #define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */ | |
278 | ||
6d0f6bcf JCPV |
279 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
280 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */ | |
a20b27a3 | 281 | |
6d0f6bcf JCPV |
282 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
283 | #define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */ | |
a20b27a3 | 284 | |
6d0f6bcf JCPV |
285 | #define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */ |
286 | #define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */ | |
287 | #define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */ | |
a20b27a3 SR |
288 | /* |
289 | * The following defines are added for buggy IOP480 byte interface. | |
290 | * All other boards should use the standard values (CPCI405 etc.) | |
291 | */ | |
6d0f6bcf JCPV |
292 | #define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */ |
293 | #define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */ | |
294 | #define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */ | |
a20b27a3 | 295 | |
6d0f6bcf | 296 | #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ |
a20b27a3 SR |
297 | |
298 | #if 0 /* test-only */ | |
6d0f6bcf JCPV |
299 | #define CONFIG_SYS_JFFS2_FIRST_BANK 0 /* use for JFFS2 */ |
300 | #define CONFIG_SYS_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */ | |
a20b27a3 SR |
301 | #endif |
302 | ||
303 | /*----------------------------------------------------------------------- | |
304 | * Start addresses for the final memory configuration | |
305 | * (Set up by the startup code) | |
6d0f6bcf | 306 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
a20b27a3 | 307 | */ |
6d0f6bcf JCPV |
308 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
309 | #define CONFIG_SYS_FLASH_BASE 0xFFF80000 | |
310 | #define CONFIG_SYS_MONITOR_BASE TEXT_BASE | |
311 | #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */ | |
312 | #define CONFIG_SYS_MALLOC_LEN (4 << 20) /* Reserve 4 MB for malloc() */ | |
313 | ||
314 | #if (CONFIG_SYS_MONITOR_BASE < FLASH_BASE0_PRELIM) | |
315 | # define CONFIG_SYS_RAMBOOT 1 | |
a20b27a3 | 316 | #else |
6d0f6bcf | 317 | # undef CONFIG_SYS_RAMBOOT |
a20b27a3 SR |
318 | #endif |
319 | ||
320 | /*----------------------------------------------------------------------- | |
321 | * Environment Variable setup | |
322 | */ | |
bb1f8b4f | 323 | #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */ |
0e8d1586 JCPV |
324 | #define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */ |
325 | #define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/ | |
a20b27a3 SR |
326 | /* total size of a CAT24WC16 is 2048 bytes */ |
327 | ||
6d0f6bcf JCPV |
328 | #define CONFIG_SYS_NVRAM_BASE_ADDR 0xF4080000 /* NVRAM base address */ |
329 | #define CONFIG_SYS_NVRAM_SIZE 0x8000 /* NVRAM size */ | |
a20b27a3 SR |
330 | |
331 | /*----------------------------------------------------------------------- | |
332 | * I2C EEPROM (CAT24WC16) for environment | |
333 | */ | |
334 | #define CONFIG_HARD_I2C /* I2c with hardware support */ | |
335 | #if 0 /* test-only */ | |
6d0f6bcf | 336 | #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ |
a20b27a3 | 337 | #else |
6d0f6bcf | 338 | #define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */ |
a20b27a3 | 339 | #endif |
6d0f6bcf | 340 | #define CONFIG_SYS_I2C_SLAVE 0x7F |
a20b27a3 | 341 | |
6d0f6bcf JCPV |
342 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT24WC08 */ |
343 | #define CONFIG_SYS_EEPROM_WREN 1 | |
98f4a3df | 344 | |
a20b27a3 SR |
345 | #if 1 /* test-only */ |
346 | /* CAT24WC08/16... */ | |
6d0f6bcf | 347 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */ |
a20b27a3 | 348 | /* mask of address bits that overflow into the "EEPROM chip address" */ |
6d0f6bcf JCPV |
349 | #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07 |
350 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */ | |
a20b27a3 SR |
351 | /* 16 byte page write mode using*/ |
352 | /* last 4 bits of the address */ | |
353 | #else | |
354 | /* CAT24WC32/64... */ | |
6d0f6bcf | 355 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */ |
a20b27a3 | 356 | /* mask of address bits that overflow into the "EEPROM chip address" */ |
6d0f6bcf JCPV |
357 | #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x01 |
358 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* The Catalyst CAT24WC32 has */ | |
a20b27a3 SR |
359 | /* 32 byte page write mode using*/ |
360 | /* last 5 bits of the address */ | |
361 | #endif | |
6d0f6bcf | 362 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */ |
a20b27a3 | 363 | |
a20b27a3 SR |
364 | /*----------------------------------------------------------------------- |
365 | * External Bus Controller (EBC) Setup | |
366 | */ | |
367 | ||
368 | #define CAN_BA 0xF0000000 /* CAN Base Address */ | |
369 | #define LCD_BA 0xF1000000 /* Epson LCD Base Address */ | |
6d0f6bcf JCPV |
370 | #define CONFIG_SYS_NAND_BASE 0xF4000000 /* NAND FLASH Base Address */ |
371 | #define CONFIG_SYS_NVRAM_BASE 0xF4080000 /* NVRAM Base Address */ | |
a20b27a3 SR |
372 | |
373 | /* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */ | |
6d0f6bcf JCPV |
374 | #define CONFIG_SYS_EBC_PB0AP 0x92015480 |
375 | #define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */ | |
a20b27a3 SR |
376 | |
377 | /* Memory Bank 1 (Flash Bank 1, NAND-FLASH & NVRAM) initialization */ | |
6d0f6bcf JCPV |
378 | #define CONFIG_SYS_EBC_PB1AP 0x92015480 |
379 | #define CONFIG_SYS_EBC_PB1CR 0xF4018000 /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */ | |
a20b27a3 SR |
380 | |
381 | /* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */ | |
6d0f6bcf JCPV |
382 | #define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */ |
383 | #define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */ | |
a20b27a3 SR |
384 | |
385 | /* Memory Bank 3 (16 Bit Peripheral: FPGA internal, dig. IO) initialization */ | |
6d0f6bcf JCPV |
386 | #define CONFIG_SYS_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */ |
387 | #define CONFIG_SYS_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */ | |
a20b27a3 SR |
388 | |
389 | /* Memory Bank 4 (Epson LCD) initialization */ | |
6d0f6bcf JCPV |
390 | #define CONFIG_SYS_EBC_PB4AP 0x03805380 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=0 */ |
391 | #define CONFIG_SYS_EBC_PB4CR LCD_BA | 0x7A000 /* BAS=0xF10,BS=8MB,BU=R/W,BW=16bit */ | |
a20b27a3 SR |
392 | |
393 | /*----------------------------------------------------------------------- | |
394 | * LCD Setup | |
395 | */ | |
396 | ||
6d0f6bcf JCPV |
397 | #define CONFIG_SYS_LCD_BIG_MEM 0xF1200000 /* Epson S1D13806 Mem Base Address */ |
398 | #define CONFIG_SYS_LCD_BIG_REG 0xF1000000 /* Epson S1D13806 Reg Base Address */ | |
399 | #define CONFIG_SYS_LCD_SMALL_MEM 0xF1400000 /* Epson S1D13704 Mem Base Address */ | |
400 | #define CONFIG_SYS_LCD_SMALL_REG 0xF140FFE0 /* Epson S1D13704 Reg Base Address */ | |
a20b27a3 | 401 | |
a20b27a3 SR |
402 | /*----------------------------------------------------------------------- |
403 | * Universal Interrupt Controller (UIC) Setup | |
404 | */ | |
405 | ||
406 | /* | |
407 | * define UIC_EXT0 ... UIC_EXT6 if external interrupt is active high | |
408 | */ | |
6d0f6bcf | 409 | #define CONFIG_SYS_UIC0_POLARITY (0xFFFFFF80 | UIC_MASK(VECNUM_EIRQ6)) |
a20b27a3 SR |
410 | |
411 | /*----------------------------------------------------------------------- | |
412 | * FPGA stuff | |
413 | */ | |
414 | ||
6d0f6bcf | 415 | #define CONFIG_SYS_FPGA_BASE_ADDR 0xF0100100 /* FPGA internal Base Address */ |
a20b27a3 SR |
416 | |
417 | /* FPGA internal regs */ | |
6d0f6bcf | 418 | #define CONFIG_SYS_FPGA_CTRL 0x000 |
a20b27a3 SR |
419 | |
420 | /* FPGA Control Reg */ | |
6d0f6bcf JCPV |
421 | #define CONFIG_SYS_FPGA_CTRL_REV0 0x0001 |
422 | #define CONFIG_SYS_FPGA_CTRL_REV1 0x0002 | |
423 | #define CONFIG_SYS_FPGA_CTRL_VGA0_BL 0x0004 | |
424 | #define CONFIG_SYS_FPGA_CTRL_VGA0_BL_MODE 0x0008 | |
425 | #define CONFIG_SYS_FPGA_CTRL_CF_RESET 0x0040 | |
426 | #define CONFIG_SYS_FPGA_CTRL_PS2_PWR 0x0080 | |
427 | #define CONFIG_SYS_FPGA_CTRL_CF_PWRN 0x0100 /* low active */ | |
428 | #define CONFIG_SYS_FPGA_CTRL_CF_BUS_EN 0x0200 | |
429 | #define CONFIG_SYS_FPGA_CTRL_LCD_CLK 0x7000 /* Mask for lcd clock */ | |
430 | #define CONFIG_SYS_FPGA_CTRL_OW_ENABLE 0x8000 | |
431 | ||
432 | #define CONFIG_SYS_FPGA_STATUS_CF_DETECT 0x8000 | |
a20b27a3 SR |
433 | |
434 | #define LCD_CLK_OFF 0x0000 /* Off */ | |
435 | #define LCD_CLK_02083 0x1000 /* 2.083 MHz */ | |
436 | #define LCD_CLK_03135 0x2000 /* 3.135 MHz */ | |
437 | #define LCD_CLK_04165 0x3000 /* 4.165 MHz */ | |
438 | #define LCD_CLK_06250 0x4000 /* 6.250 MHz */ | |
439 | #define LCD_CLK_08330 0x5000 /* 8.330 MHz */ | |
440 | #define LCD_CLK_12500 0x6000 /* 12.50 MHz */ | |
441 | #define LCD_CLK_25000 0x7000 /* 25.00 MHz */ | |
442 | ||
6d0f6bcf JCPV |
443 | #define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */ |
444 | #define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/ | |
a20b27a3 SR |
445 | |
446 | /* FPGA program pin configuration */ | |
6d0f6bcf JCPV |
447 | #define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */ |
448 | #define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */ | |
449 | #define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */ | |
450 | #define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */ | |
451 | #define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */ | |
a20b27a3 SR |
452 | |
453 | /*----------------------------------------------------------------------- | |
454 | * Definitions for initial stack pointer and data area (in data cache) | |
455 | */ | |
456 | /* use on chip memory ( OCM ) for temperary stack until sdram is tested */ | |
6d0f6bcf | 457 | #define CONFIG_SYS_TEMP_STACK_OCM 1 |
a20b27a3 SR |
458 | |
459 | /* On Chip Memory location */ | |
6d0f6bcf JCPV |
460 | #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000 |
461 | #define CONFIG_SYS_OCM_DATA_SIZE 0x1000 | |
462 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */ | |
463 | #define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area in RAM */ | |
a20b27a3 | 464 | |
6d0f6bcf JCPV |
465 | #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */ |
466 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) | |
467 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET | |
a20b27a3 SR |
468 | |
469 | /*----------------------------------------------------------------------- | |
470 | * Definitions for GPIO setup (PPC405EP specific) | |
471 | * | |
472 | * GPIO0[0] - External Bus Controller BLAST output | |
473 | * GPIO0[1-9] - Instruction trace outputs -> GPIO | |
474 | * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs | |
475 | * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO | |
476 | * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs | |
477 | * GPIO0[24-27] - UART0 control signal inputs/outputs | |
478 | * GPIO0[28-29] - UART1 data signal input/output | |
479 | * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs | |
480 | */ | |
6d0f6bcf JCPV |
481 | #define CONFIG_SYS_GPIO0_OSRH 0x40000550 |
482 | #define CONFIG_SYS_GPIO0_OSRL 0x00000110 | |
483 | #define CONFIG_SYS_GPIO0_ISR1H 0x00000000 | |
484 | #define CONFIG_SYS_GPIO0_ISR1L 0x15555440 | |
485 | #define CONFIG_SYS_GPIO0_TSRH 0x00000000 | |
486 | #define CONFIG_SYS_GPIO0_TSRL 0x00000000 | |
487 | #define CONFIG_SYS_GPIO0_TCR 0xF7FE0017 | |
488 | ||
489 | #define CONFIG_SYS_LCD_ENDIAN (0x80000000 >> 7) | |
490 | #define CONFIG_SYS_EEPROM_WP (0x80000000 >> 8) /* GPIO8 */ | |
491 | #define CONFIG_SYS_TOUCH_RST (0x80000000 >> 9) /* GPIO9 */ | |
492 | #define CONFIG_SYS_LCD0_RST (0x80000000 >> 30) | |
493 | #define CONFIG_SYS_LCD1_RST (0x80000000 >> 31) | |
a20b27a3 SR |
494 | |
495 | /* | |
496 | * Internal Definitions | |
497 | * | |
498 | * Boot Flags | |
499 | */ | |
500 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ | |
501 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ | |
502 | ||
503 | /* | |
504 | * Default speed selection (cpu_plb_opb_ebc) in mhz. | |
505 | * This value will be set if iic boot eprom is disabled. | |
506 | */ | |
507 | #if 0 | |
508 | #define PLLMR0_DEFAULT PLLMR0_266_133_66_33 | |
509 | #define PLLMR1_DEFAULT PLLMR1_266_133_66_33 | |
510 | #endif | |
511 | #if 0 | |
512 | #define PLLMR0_DEFAULT PLLMR0_200_100_50_33 | |
513 | #define PLLMR1_DEFAULT PLLMR1_200_100_50_33 | |
514 | #endif | |
515 | #if 1 | |
516 | #define PLLMR0_DEFAULT PLLMR0_133_66_66_33 | |
517 | #define PLLMR1_DEFAULT PLLMR1_133_66_66_33 | |
518 | #endif | |
519 | ||
520 | #endif /* __CONFIG_H */ |