]>
Commit | Line | Data |
---|---|---|
c93f7096 SR |
1 | /* |
2 | * (C) Copyright 2001-2003 | |
3 | * Stefan Roese, esd gmbh germany, [email protected] | |
4 | * | |
5 | * See file CREDITS for list of people who contributed to this | |
6 | * project. | |
7 | * | |
8 | * This program is free software; you can redistribute it and/or | |
9 | * modify it under the terms of the GNU General Public License as | |
10 | * published by the Free Software Foundation; either version 2 of | |
11 | * the License, or (at your option) any later version. | |
12 | * | |
13 | * This program is distributed in the hope that it will be useful, | |
14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
16 | * GNU General Public License for more details. | |
17 | * | |
18 | * You should have received a copy of the GNU General Public License | |
19 | * along with this program; if not, write to the Free Software | |
20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, | |
21 | * MA 02111-1307 USA | |
22 | */ | |
23 | ||
24 | /* | |
25 | * board/config.h - configuration options, board specific | |
26 | */ | |
27 | ||
28 | #ifndef __CONFIG_H | |
29 | #define __CONFIG_H | |
30 | ||
31 | /* | |
32 | * High Level Configuration Options | |
33 | * (easy to change) | |
34 | */ | |
35 | ||
36 | #define CONFIG_405EP 1 /* This is a PPC405 CPU */ | |
c837dcb1 WD |
37 | #define CONFIG_4xx 1 /* ...member of PPC4xx family */ |
38 | #define CONFIG_ASH405 1 /* ...on a ASH405 board */ | |
c93f7096 | 39 | |
c837dcb1 WD |
40 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */ |
41 | #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */ | |
c93f7096 | 42 | |
a20b27a3 | 43 | #define CONFIG_SYS_CLK_FREQ 33333300 /* external frequency to pll */ |
c93f7096 SR |
44 | |
45 | #define CONFIG_BAUDRATE 9600 | |
46 | #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */ | |
47 | ||
48 | #undef CONFIG_BOOTARGS | |
a20b27a3 SR |
49 | #undef CONFIG_BOOTCOMMAND |
50 | ||
51 | #define CONFIG_PREBOOT /* enable preboot variable */ | |
c93f7096 SR |
52 | |
53 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ | |
6d0f6bcf | 54 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
c93f7096 | 55 | |
bd84ee4c MF |
56 | #define CONFIG_NET_MULTI 1 |
57 | #undef CONFIG_HAS_ETH1 | |
58 | ||
96e21f86 | 59 | #define CONFIG_PPC4xx_EMAC |
c93f7096 | 60 | #define CONFIG_MII 1 /* MII PHY management */ |
c837dcb1 | 61 | #define CONFIG_PHY_ADDR 0 /* PHY address */ |
a20b27a3 | 62 | #define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */ |
bd84ee4c | 63 | #define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */ |
a20b27a3 SR |
64 | |
65 | #define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/ | |
c93f7096 | 66 | |
498ff9a2 | 67 | |
11799434 JL |
68 | /* |
69 | * BOOTP options | |
70 | */ | |
71 | #define CONFIG_BOOTP_BOOTFILESIZE | |
72 | #define CONFIG_BOOTP_BOOTPATH | |
73 | #define CONFIG_BOOTP_GATEWAY | |
74 | #define CONFIG_BOOTP_HOSTNAME | |
75 | ||
76 | ||
498ff9a2 JL |
77 | /* |
78 | * Command line configuration. | |
79 | */ | |
80 | #include <config_cmd_default.h> | |
81 | ||
82 | #define CONFIG_CMD_DHCP | |
83 | #define CONFIG_CMD_IRQ | |
84 | #define CONFIG_CMD_ELF | |
85 | #define CONFIG_CMD_NAND | |
86 | #define CONFIG_CMD_DATE | |
87 | #define CONFIG_CMD_I2C | |
88 | #define CONFIG_CMD_MII | |
89 | #define CONFIG_CMD_PING | |
90 | #define CONFIG_CMD_EEPROM | |
91 | ||
c93f7096 | 92 | |
c837dcb1 | 93 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
c93f7096 | 94 | |
c837dcb1 | 95 | #define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/ |
6d0f6bcf | 96 | #define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */ |
c93f7096 | 97 | |
c837dcb1 | 98 | #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */ |
c93f7096 SR |
99 | |
100 | /* | |
101 | * Miscellaneous configurable options | |
102 | */ | |
6d0f6bcf JCPV |
103 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
104 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ | |
c93f7096 | 105 | |
6d0f6bcf JCPV |
106 | #undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ |
107 | #ifdef CONFIG_SYS_HUSH_PARSER | |
108 | #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " | |
c93f7096 SR |
109 | #endif |
110 | ||
498ff9a2 | 111 | #if defined(CONFIG_CMD_KGDB) |
6d0f6bcf | 112 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
c93f7096 | 113 | #else |
6d0f6bcf | 114 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
c93f7096 | 115 | #endif |
6d0f6bcf JCPV |
116 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
117 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ | |
118 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ | |
c93f7096 | 119 | |
6d0f6bcf | 120 | #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */ |
c93f7096 | 121 | |
6d0f6bcf | 122 | #define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/ |
c93f7096 | 123 | |
6d0f6bcf JCPV |
124 | #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */ |
125 | #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ | |
c93f7096 | 126 | |
6d0f6bcf JCPV |
127 | #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */ |
128 | #define CONFIG_SYS_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */ | |
129 | #define CONFIG_SYS_BASE_BAUD 691200 | |
c837dcb1 | 130 | #undef CONFIG_UART1_CONSOLE /* define for uart1 as console */ |
c93f7096 SR |
131 | |
132 | /* The following table includes the supported baudrates */ | |
6d0f6bcf | 133 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
8bde7f77 WD |
134 | { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \ |
135 | 57600, 115200, 230400, 460800, 921600 } | |
c93f7096 | 136 | |
6d0f6bcf JCPV |
137 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
138 | #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */ | |
c93f7096 | 139 | |
6d0f6bcf | 140 | #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */ |
c93f7096 SR |
141 | |
142 | #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */ | |
143 | ||
c837dcb1 | 144 | #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */ |
53cf9435 | 145 | |
6d0f6bcf | 146 | #define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */ |
53cf9435 | 147 | |
c93f7096 SR |
148 | /*----------------------------------------------------------------------- |
149 | * NAND-FLASH stuff | |
150 | *----------------------------------------------------------------------- | |
151 | */ | |
6d0f6bcf | 152 | #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } |
6d0f6bcf | 153 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */ |
bd84ee4c | 154 | #define NAND_BIG_DELAY_US 25 |
addb2e16 | 155 | |
6d0f6bcf JCPV |
156 | #define CONFIG_SYS_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */ |
157 | #define CONFIG_SYS_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */ | |
158 | #define CONFIG_SYS_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */ | |
159 | #define CONFIG_SYS_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */ | |
c93f7096 | 160 | |
6d0f6bcf JCPV |
161 | #define CONFIG_SYS_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */ |
162 | #define CONFIG_SYS_NAND_QUIET 1 | |
a20b27a3 | 163 | |
c93f7096 SR |
164 | /*----------------------------------------------------------------------- |
165 | * PCI stuff | |
166 | *----------------------------------------------------------------------- | |
167 | */ | |
c837dcb1 WD |
168 | #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */ |
169 | #define PCI_HOST_FORCE 1 /* configure as pci host */ | |
170 | #define PCI_HOST_AUTO 2 /* detected via arbiter enable */ | |
171 | ||
172 | #define CONFIG_PCI /* include pci support */ | |
173 | #define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */ | |
174 | #undef CONFIG_PCI_PNP /* do pci plug-and-play */ | |
175 | /* resource configuration */ | |
176 | ||
177 | #undef CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */ | |
178 | ||
6d0f6bcf JCPV |
179 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */ |
180 | #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */ | |
181 | #define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/ | |
182 | #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */ | |
183 | #define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */ | |
184 | #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */ | |
185 | #define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */ | |
186 | #define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */ | |
187 | #define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */ | |
c93f7096 SR |
188 | |
189 | /*----------------------------------------------------------------------- | |
190 | * Start addresses for the final memory configuration | |
191 | * (Set up by the startup code) | |
6d0f6bcf | 192 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
c93f7096 | 193 | */ |
6d0f6bcf JCPV |
194 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
195 | #define CONFIG_SYS_FLASH_BASE 0xFFFC0000 | |
196 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE | |
197 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */ | |
198 | #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */ | |
c93f7096 SR |
199 | |
200 | /* | |
201 | * For booting Linux, the board info and command line data | |
202 | * have to be in the first 8 MB of memory, since this is | |
203 | * the maximum mapped by the Linux kernel during initialization. | |
204 | */ | |
6d0f6bcf | 205 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
c93f7096 SR |
206 | /*----------------------------------------------------------------------- |
207 | * FLASH organization | |
208 | */ | |
6d0f6bcf JCPV |
209 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
210 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */ | |
c93f7096 | 211 | |
6d0f6bcf JCPV |
212 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
213 | #define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */ | |
c93f7096 | 214 | |
6d0f6bcf JCPV |
215 | #define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */ |
216 | #define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */ | |
217 | #define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */ | |
c93f7096 SR |
218 | /* |
219 | * The following defines are added for buggy IOP480 byte interface. | |
220 | * All other boards should use the standard values (CPCI405 etc.) | |
221 | */ | |
6d0f6bcf JCPV |
222 | #define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */ |
223 | #define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */ | |
224 | #define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */ | |
c93f7096 | 225 | |
6d0f6bcf | 226 | #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ |
c93f7096 SR |
227 | |
228 | #if 0 /* test-only */ | |
6d0f6bcf JCPV |
229 | #define CONFIG_SYS_JFFS2_FIRST_BANK 0 /* use for JFFS2 */ |
230 | #define CONFIG_SYS_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */ | |
c93f7096 SR |
231 | #endif |
232 | ||
233 | /*----------------------------------------------------------------------- | |
234 | * Environment Variable setup | |
235 | */ | |
bb1f8b4f | 236 | #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */ |
0e8d1586 JCPV |
237 | #define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */ |
238 | #define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/ | |
8bde7f77 | 239 | /* total size of a CAT24WC16 is 2048 bytes */ |
c93f7096 | 240 | |
6d0f6bcf JCPV |
241 | #define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */ |
242 | #define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */ | |
c93f7096 SR |
243 | |
244 | /*----------------------------------------------------------------------- | |
245 | * I2C EEPROM (CAT24WC16) for environment | |
246 | */ | |
247 | #define CONFIG_HARD_I2C /* I2c with hardware support */ | |
6d0f6bcf JCPV |
248 | #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ |
249 | #define CONFIG_SYS_I2C_SLAVE 0x7F | |
c93f7096 | 250 | |
6d0f6bcf JCPV |
251 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */ |
252 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */ | |
c837dcb1 | 253 | /* mask of address bits that overflow into the "EEPROM chip address" */ |
6d0f6bcf JCPV |
254 | #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07 |
255 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */ | |
c93f7096 | 256 | /* 16 byte page write mode using*/ |
c837dcb1 | 257 | /* last 4 bits of the address */ |
6d0f6bcf | 258 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */ |
c93f7096 | 259 | |
c93f7096 SR |
260 | /* |
261 | * Init Memory Controller: | |
262 | * | |
263 | * BR0/1 and OR0/1 (FLASH) | |
264 | */ | |
265 | ||
266 | #define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */ | |
267 | ||
268 | /*----------------------------------------------------------------------- | |
269 | * External Bus Controller (EBC) Setup | |
270 | */ | |
271 | ||
c837dcb1 | 272 | /* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */ |
6d0f6bcf JCPV |
273 | #define CONFIG_SYS_EBC_PB0AP 0x92015480 |
274 | /*#define CONFIG_SYS_EBC_PB0AP 0x08055880 /XXX* TWT=16,CSN=1,OEN=1,WBN=1,WBF=1,TH=4,SOR=1 */ | |
275 | #define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */ | |
c93f7096 | 276 | |
c837dcb1 | 277 | /* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */ |
6d0f6bcf JCPV |
278 | #define CONFIG_SYS_EBC_PB1AP 0x92015480 |
279 | #define CONFIG_SYS_EBC_PB1CR 0xF4018000 /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */ | |
c93f7096 | 280 | |
c837dcb1 | 281 | /* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */ |
6d0f6bcf JCPV |
282 | #define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */ |
283 | #define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */ | |
c93f7096 | 284 | |
c837dcb1 | 285 | /* Memory Bank 3 (16 Bit Peripheral: FPGA internal, dig. IO) initialization */ |
6d0f6bcf JCPV |
286 | #define CONFIG_SYS_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */ |
287 | #define CONFIG_SYS_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */ | |
c93f7096 | 288 | |
c837dcb1 WD |
289 | #define CAN_BA 0xF0000000 /* CAN Base Address */ |
290 | #define DUART0_BA 0xF0000400 /* DUART Base Address */ | |
291 | #define DUART1_BA 0xF0000408 /* DUART Base Address */ | |
292 | #define DUART2_BA 0xF0000410 /* DUART Base Address */ | |
293 | #define DUART3_BA 0xF0000418 /* DUART Base Address */ | |
294 | #define RTC_BA 0xF0000500 /* RTC Base Address */ | |
6d0f6bcf | 295 | #define CONFIG_SYS_NAND_BASE 0xF4000000 |
c93f7096 SR |
296 | |
297 | /*----------------------------------------------------------------------- | |
298 | * FPGA stuff | |
299 | */ | |
6d0f6bcf JCPV |
300 | #define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */ |
301 | #define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/ | |
c93f7096 SR |
302 | |
303 | /* FPGA program pin configuration */ | |
6d0f6bcf JCPV |
304 | #define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */ |
305 | #define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */ | |
306 | #define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */ | |
307 | #define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */ | |
308 | #define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */ | |
c93f7096 SR |
309 | |
310 | /*----------------------------------------------------------------------- | |
311 | * Definitions for initial stack pointer and data area (in data cache) | |
312 | */ | |
313 | /* use on chip memory ( OCM ) for temperary stack until sdram is tested */ | |
6d0f6bcf | 314 | #define CONFIG_SYS_TEMP_STACK_OCM 1 |
c93f7096 SR |
315 | |
316 | /* On Chip Memory location */ | |
6d0f6bcf JCPV |
317 | #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000 |
318 | #define CONFIG_SYS_OCM_DATA_SIZE 0x1000 | |
319 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */ | |
320 | #define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area in RAM */ | |
c93f7096 | 321 | |
6d0f6bcf JCPV |
322 | #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */ |
323 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) | |
324 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET | |
c93f7096 SR |
325 | |
326 | /*----------------------------------------------------------------------- | |
327 | * Definitions for GPIO setup (PPC405EP specific) | |
328 | * | |
c837dcb1 WD |
329 | * GPIO0[0] - External Bus Controller BLAST output |
330 | * GPIO0[1-9] - Instruction trace outputs -> GPIO | |
c93f7096 SR |
331 | * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs |
332 | * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO | |
333 | * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs | |
334 | * GPIO0[24-27] - UART0 control signal inputs/outputs | |
335 | * GPIO0[28-29] - UART1 data signal input/output | |
336 | * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs | |
337 | */ | |
6d0f6bcf JCPV |
338 | #define CONFIG_SYS_GPIO0_OSRH 0x40000550 |
339 | #define CONFIG_SYS_GPIO0_OSRL 0x00000110 | |
340 | #define CONFIG_SYS_GPIO0_ISR1H 0x00000000 | |
341 | #define CONFIG_SYS_GPIO0_ISR1L 0x15555445 | |
342 | #define CONFIG_SYS_GPIO0_TSRH 0x00000000 | |
343 | #define CONFIG_SYS_GPIO0_TSRL 0x00000000 | |
344 | #define CONFIG_SYS_GPIO0_TCR 0xF7FE0014 | |
345 | ||
346 | #define CONFIG_SYS_DUART_RST (0x80000000 >> 14) | |
c93f7096 SR |
347 | |
348 | /* | |
349 | * Internal Definitions | |
350 | * | |
351 | * Boot Flags | |
352 | */ | |
353 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ | |
354 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ | |
355 | ||
356 | /* | |
357 | * Default speed selection (cpu_plb_opb_ebc) in mhz. | |
358 | * This value will be set if iic boot eprom is disabled. | |
359 | */ | |
360 | #if 0 | |
c837dcb1 WD |
361 | #define PLLMR0_DEFAULT PLLMR0_266_133_66_33 |
362 | #define PLLMR1_DEFAULT PLLMR1_266_133_66_33 | |
c93f7096 SR |
363 | #endif |
364 | #if 1 | |
c837dcb1 WD |
365 | #define PLLMR0_DEFAULT PLLMR0_200_100_50_33 |
366 | #define PLLMR1_DEFAULT PLLMR1_200_100_50_33 | |
c93f7096 SR |
367 | #endif |
368 | #if 0 | |
c837dcb1 WD |
369 | #define PLLMR0_DEFAULT PLLMR0_133_66_66_33 |
370 | #define PLLMR1_DEFAULT PLLMR1_133_66_66_33 | |
c93f7096 SR |
371 | #endif |
372 | ||
373 | #endif /* __CONFIG_H */ |