]>
Commit | Line | Data |
---|---|---|
8449f287 ML |
1 | /* |
2 | * (C) Copyright 2008 Magnus Lilja <[email protected]> | |
3 | * | |
4 | * (C) Copyright 2004 | |
5 | * Texas Instruments. | |
6 | * Richard Woodruff <[email protected]> | |
7 | * Kshitij Gupta <[email protected]> | |
8 | * | |
9 | * Configuration settings for the Freescale i.MX31 PDK board. | |
10 | * | |
11 | * See file CREDITS for list of people who contributed to this | |
12 | * project. | |
13 | * | |
14 | * This program is free software; you can redistribute it and/or | |
15 | * modify it under the terms of the GNU General Public License as | |
16 | * published by the Free Software Foundation; either version 2 of | |
17 | * the License, or (at your option) any later version. | |
18 | * | |
19 | * This program is distributed in the hope that it will be useful, | |
20 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
21 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
22 | * GNU General Public License for more details. | |
23 | * | |
24 | * You should have received a copy of the GNU General Public License | |
25 | * along with this program; if not, write to the Free Software | |
26 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, | |
27 | * MA 02111-1307 USA | |
28 | */ | |
29 | ||
30 | #ifndef __CONFIG_H | |
31 | #define __CONFIG_H | |
32 | ||
86271115 | 33 | #include <asm/arch/imx-regs.h> |
38a8b3ea | 34 | |
8449f287 | 35 | /* High Level Configuration Options */ |
e89f1f91 FE |
36 | #define CONFIG_ARM1136 /* This is an arm1136 CPU core */ |
37 | #define CONFIG_MX31 /* in a mx31 */ | |
8449f287 ML |
38 | #define CONFIG_MX31_HCLK_FREQ 26000000 |
39 | #define CONFIG_MX31_CLK32 32768 | |
40 | ||
41 | #define CONFIG_DISPLAY_CPUINFO | |
42 | #define CONFIG_DISPLAY_BOARDINFO | |
43 | ||
e89f1f91 FE |
44 | #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ |
45 | #define CONFIG_SETUP_MEMORY_TAGS | |
46 | #define CONFIG_INITRD_TAG | |
8449f287 | 47 | |
d08e5ca3 | 48 | #if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) |
8449f287 | 49 | #define CONFIG_SKIP_LOWLEVEL_INIT |
d08e5ca3 | 50 | #endif |
8449f287 ML |
51 | |
52 | /* | |
53 | * Size of malloc() pool | |
54 | */ | |
38a8b3ea | 55 | #define CONFIG_SYS_MALLOC_LEN (2*CONFIG_ENV_SIZE + 2 * 128 * 1024) |
8449f287 ML |
56 | |
57 | /* | |
58 | * Hardware drivers | |
59 | */ | |
60 | ||
e89f1f91 FE |
61 | #define CONFIG_MXC_UART |
62 | #define CONFIG_SYS_MX31_UART1 | |
b73850f7 | 63 | #define CONFIG_HW_WATCHDOG |
8449f287 | 64 | |
e89f1f91 FE |
65 | #define CONFIG_HARD_SPI |
66 | #define CONFIG_MXC_SPI | |
8449f287 | 67 | #define CONFIG_DEFAULT_SPI_BUS 1 |
9f481e95 | 68 | #define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH) |
8449f287 | 69 | |
dfe5e14f SB |
70 | #define CONFIG_FSL_PMIC |
71 | #define CONFIG_FSL_PMIC_BUS 1 | |
72 | #define CONFIG_FSL_PMIC_CS 2 | |
73 | #define CONFIG_FSL_PMIC_CLK 1000000 | |
9f481e95 | 74 | #define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH) |
e89f1f91 | 75 | #define CONFIG_RTC_MC13783 |
8449f287 | 76 | |
8449f287 ML |
77 | /* allow to overwrite serial and ethaddr */ |
78 | #define CONFIG_ENV_OVERWRITE | |
79 | #define CONFIG_CONS_INDEX 1 | |
80 | #define CONFIG_BAUDRATE 115200 | |
81 | #define CONFIG_SYS_BAUDRATE_TABLE {9600, 19200, 38400, 57600, 115200} | |
82 | ||
83 | /*********************************************************** | |
84 | * Command definition | |
85 | ***********************************************************/ | |
86 | ||
87 | #include <config_cmd_default.h> | |
88 | ||
89 | #define CONFIG_CMD_MII | |
90 | #define CONFIG_CMD_PING | |
91 | #define CONFIG_CMD_SPI | |
92 | #define CONFIG_CMD_DATE | |
38a8b3ea | 93 | #define CONFIG_CMD_NAND |
8449f287 ML |
94 | |
95 | /* | |
96 | * Disabled due to compilation errors in cmd_bootm.c (IMLS seems to require | |
97 | * that CFG_NO_FLASH is undefined). | |
98 | */ | |
99 | #undef CONFIG_CMD_IMLS | |
100 | ||
b73850f7 FE |
101 | #define BOARD_LATE_INIT |
102 | ||
8449f287 ML |
103 | #define CONFIG_BOOTDELAY 3 |
104 | ||
105 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
106 | "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \ | |
107 | "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs " \ | |
108 | "ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \ | |
109 | "bootcmd=run bootcmd_net\0" \ | |
110 | "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; " \ | |
38a8b3ea ML |
111 | "tftpboot 0x81000000 uImage-mx31; bootm\0" \ |
112 | "prg_uboot=tftpboot 0x81000000 u-boot-nand.bin; " \ | |
113 | "nand erase 0x0 0x40000; " \ | |
114 | "nand write 0x81000000 0x0 0x40000\0" | |
8449f287 | 115 | |
736fead8 | 116 | #define CONFIG_NET_MULTI |
e89f1f91 | 117 | #define CONFIG_SMC911X |
736fead8 | 118 | #define CONFIG_SMC911X_BASE 0xB6000000 |
e89f1f91 | 119 | #define CONFIG_SMC911X_32_BIT |
8449f287 ML |
120 | |
121 | /* | |
122 | * Miscellaneous configurable options | |
123 | */ | |
124 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ | |
125 | #define CONFIG_SYS_PROMPT "uboot> " | |
126 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ | |
127 | /* Print Buffer Size */ | |
128 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ | |
129 | sizeof(CONFIG_SYS_PROMPT)+16) | |
130 | /* max number of command args */ | |
131 | #define CONFIG_SYS_MAXARGS 16 | |
132 | /* Boot Argument Buffer Size */ | |
133 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE | |
134 | ||
135 | /* memtest works on */ | |
136 | #define CONFIG_SYS_MEMTEST_START 0x80000000 | |
137 | #define CONFIG_SYS_MEMTEST_END 0x10000 | |
138 | ||
139 | /* default load address */ | |
140 | #define CONFIG_SYS_LOAD_ADDR 0x81000000 | |
141 | ||
142 | #define CONFIG_SYS_HZ 1000 | |
143 | ||
e89f1f91 | 144 | #define CONFIG_CMDLINE_EDITING |
8449f287 ML |
145 | |
146 | /*----------------------------------------------------------------------- | |
147 | * Stack sizes | |
148 | * | |
149 | * The stack sizes are set up in start.S using the settings below | |
150 | */ | |
151 | #define CONFIG_STACKSIZE (128 * 1024) /* regular stack */ | |
152 | ||
153 | /*----------------------------------------------------------------------- | |
154 | * Physical Memory Map | |
155 | */ | |
156 | #define CONFIG_NR_DRAM_BANKS 1 | |
157 | #define PHYS_SDRAM_1 CSD0_BASE | |
158 | #define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024) | |
e89f1f91 | 159 | #define CONFIG_BOARD_EARLY_INIT_F |
8449f287 | 160 | |
ed3df72d FE |
161 | #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 |
162 | #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR | |
163 | #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE | |
164 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) | |
165 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET) | |
166 | ||
8449f287 ML |
167 | /*----------------------------------------------------------------------- |
168 | * FLASH and environment organization | |
169 | */ | |
170 | /* No NOR flash present */ | |
e89f1f91 | 171 | #define CONFIG_SYS_NO_FLASH |
8449f287 | 172 | |
e89f1f91 | 173 | #define CONFIG_ENV_IS_IN_NAND |
38a8b3ea ML |
174 | #define CONFIG_ENV_OFFSET 0x40000 |
175 | #define CONFIG_ENV_OFFSET_REDUND 0x60000 | |
176 | #define CONFIG_ENV_SIZE (128 * 1024) | |
8449f287 | 177 | |
38a8b3ea ML |
178 | /* |
179 | * NAND driver | |
180 | */ | |
181 | #define CONFIG_NAND_MXC | |
182 | #define CONFIG_MXC_NAND_REGS_BASE NFC_BASE_ADDR | |
183 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 | |
184 | #define CONFIG_SYS_NAND_BASE NFC_BASE_ADDR | |
185 | #define CONFIG_MXC_NAND_HWECC | |
186 | #define CONFIG_SYS_NAND_LARGEPAGE | |
8449f287 | 187 | |
d08e5ca3 ML |
188 | /* NAND configuration for the NAND_SPL */ |
189 | ||
190 | /* Start copying real U-boot from the second page */ | |
191 | #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x800 | |
192 | #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x30000 | |
193 | /* Load U-Boot to this address */ | |
194 | #define CONFIG_SYS_NAND_U_BOOT_DST 0x87f00000 | |
195 | #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST | |
196 | ||
197 | #define CONFIG_SYS_NAND_PAGE_SIZE 0x800 | |
198 | #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) | |
199 | #define CONFIG_SYS_NAND_PAGE_COUNT 64 | |
200 | #define CONFIG_SYS_NAND_SIZE (256 * 1024 * 1024) | |
201 | #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 | |
202 | ||
203 | ||
204 | /* Configuration of lowlevel_init.S (clocks and SDRAM) */ | |
205 | #define CCM_CCMR_SETUP 0x074B0BF5 | |
206 | #define CCM_PDR0_SETUP_532MHZ (PDR0_CSI_PODF(0x1ff) | PDR0_PER_PODF(7) | \ | |
207 | PDR0_HSP_PODF(3) | PDR0_NFC_PODF(5) | \ | |
208 | PDR0_IPG_PODF(1) | PDR0_MAX_PODF(3) | \ | |
209 | PDR0_MCU_PODF(0)) | |
210 | #define CCM_MPCTL_SETUP_532MHZ (PLL_PD(0) | PLL_MFD(51) | PLL_MFI(10) | \ | |
211 | PLL_MFN(12)) | |
212 | ||
213 | #define ESDMISC_MDDR_SETUP 0x00000004 | |
214 | #define ESDMISC_MDDR_RESET_DL 0x0000000c | |
215 | #define ESDCFG0_MDDR_SETUP 0x006ac73a | |
216 | ||
217 | #define ESDCTL_ROW_COL (ESDCTL_SDE | ESDCTL_ROW(2) | ESDCTL_COL(2)) | |
218 | #define ESDCTL_SETTINGS (ESDCTL_ROW_COL | ESDCTL_SREFR(3) | \ | |
219 | ESDCTL_DSIZ(2) | ESDCTL_BL(1)) | |
220 | #define ESDCTL_PRECHARGE (ESDCTL_ROW_COL | ESDCTL_CMD_PRECHARGE) | |
221 | #define ESDCTL_AUTOREFRESH (ESDCTL_ROW_COL | ESDCTL_CMD_AUTOREFRESH) | |
222 | #define ESDCTL_LOADMODEREG (ESDCTL_ROW_COL | ESDCTL_CMD_LOADMODEREG) | |
223 | #define ESDCTL_RW ESDCTL_SETTINGS | |
224 | ||
8449f287 | 225 | #endif /* __CONFIG_H */ |