]>
Commit | Line | Data |
---|---|---|
439321b2 PF |
1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
2 | /* | |
3 | * Copyright 2019 NXP | |
4 | */ | |
5 | ||
6 | #ifndef __IMX8MP_EVK_H | |
7 | #define __IMX8MP_EVK_H | |
8 | ||
9 | #include <linux/sizes.h> | |
1af3c7f4 | 10 | #include <linux/stringify.h> |
439321b2 PF |
11 | #include <asm/arch/imx-regs.h> |
12 | ||
b297c0d7 PF |
13 | #define CONFIG_SYS_BOOTM_LEN (32 * SZ_1M) |
14 | ||
439321b2 PF |
15 | #define CONFIG_SPL_MAX_SIZE (152 * 1024) |
16 | #define CONFIG_SYS_MONITOR_LEN (512 * 1024) | |
17 | #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_USE_SECTOR | |
18 | #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 | |
439321b2 PF |
19 | #define CONFIG_SYS_UBOOT_BASE (QSPI0_AMBA_BASE + CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR * 512) |
20 | ||
21 | #ifdef CONFIG_SPL_BUILD | |
22 | /*#define CONFIG_ENABLE_DDR_TRAINING_DEBUG*/ | |
23 | #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds" | |
28fff3fa PF |
24 | #define CONFIG_SPL_STACK 0x960000 |
25 | #define CONFIG_SPL_BSS_START_ADDR 0x0098FC00 | |
26 | #define CONFIG_SPL_BSS_MAX_SIZE 0x400 /* 1 KB */ | |
27 | #define CONFIG_SYS_SPL_MALLOC_START 0x42200000 | |
28 | #define CONFIG_SYS_SPL_MALLOC_SIZE SZ_512K /* 512 KB */ | |
439321b2 | 29 | |
439321b2 PF |
30 | #define CONFIG_SPL_ABORT_ON_RAW_IMAGE |
31 | ||
32 | #undef CONFIG_DM_MMC | |
33 | #undef CONFIG_DM_PMIC | |
34 | #undef CONFIG_DM_PMIC_PFUZE100 | |
35 | ||
36 | #define CONFIG_POWER | |
37 | #define CONFIG_POWER_I2C | |
38 | #define CONFIG_POWER_PCA9450 | |
39 | ||
439321b2 PF |
40 | #endif |
41 | ||
48b90f86 PF |
42 | #if defined(CONFIG_CMD_NET) |
43 | #define CONFIG_ETHPRIME "eth1" /* Set eqos to primary since we use its MDIO */ | |
44 | ||
45 | #define CONFIG_FEC_XCV_TYPE RGMII | |
46 | #define CONFIG_FEC_MXC_PHYADDR 1 | |
47 | #define FEC_QUIRK_ENET_MAC | |
48 | ||
49 | #define DWC_NET_PHYADDR 1 | |
50 | #ifdef CONFIG_DWC_ETH_QOS | |
51 | #define CONFIG_SYS_NONCACHED_MEMORY (1 * SZ_1M) /* 1M */ | |
52 | #endif | |
53 | ||
54 | #define PHY_ANEG_TIMEOUT 20000 | |
55 | ||
56 | #endif | |
57 | ||
9b162b1d AG |
58 | #ifndef CONFIG_SPL_BUILD |
59 | #define BOOT_TARGET_DEVICES(func) \ | |
60 | func(MMC, mmc, 1) \ | |
61 | func(MMC, mmc, 2) | |
62 | ||
63 | #include <config_distro_bootcmd.h> | |
64 | #endif | |
65 | ||
439321b2 PF |
66 | /* Initial environment variables */ |
67 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
9b162b1d | 68 | BOOTENV \ |
a0273593 PF |
69 | "scriptaddr=" __stringify(CONFIG_LOADADDR) "\0" \ |
70 | "kernel_addr_r=" __stringify(CONFIG_LOADADDR) "\0" \ | |
439321b2 PF |
71 | "image=Image\0" \ |
72 | "console=ttymxc1,115200 earlycon=ec_imx6q,0x30890000,115200\0" \ | |
a0273593 | 73 | "fdt_addr_r=0x43000000\0" \ |
439321b2 | 74 | "boot_fdt=try\0" \ |
a0273593 | 75 | "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \ |
439321b2 | 76 | "initrd_addr=0x43800000\0" \ |
acbc1d86 | 77 | "bootm_size=0x10000000\0" \ |
439321b2 PF |
78 | "mmcpart=" __stringify(CONFIG_SYS_MMC_IMG_LOAD_PART) "\0" \ |
79 | "mmcroot=" CONFIG_MMCROOT " rootwait rw\0" \ | |
439321b2 PF |
80 | |
81 | /* Link Definitions */ | |
82 | #define CONFIG_LOADADDR 0x40480000 | |
83 | ||
84 | #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR | |
85 | ||
86 | #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 | |
87 | #define CONFIG_SYS_INIT_RAM_SIZE 0x80000 | |
88 | #define CONFIG_SYS_INIT_SP_OFFSET \ | |
89 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) | |
90 | #define CONFIG_SYS_INIT_SP_ADDR \ | |
91 | (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) | |
92 | ||
439321b2 PF |
93 | #define CONFIG_MMCROOT "/dev/mmcblk1p2" /* USDHC2 */ |
94 | ||
95 | /* Size of malloc() pool */ | |
96 | #define CONFIG_SYS_MALLOC_LEN SZ_32M | |
97 | ||
98 | /* Totally 6GB DDR */ | |
99 | #define CONFIG_SYS_SDRAM_BASE 0x40000000 | |
100 | #define PHYS_SDRAM 0x40000000 | |
101 | #define PHYS_SDRAM_SIZE 0xC0000000 /* 3 GB */ | |
102 | #define PHYS_SDRAM_2 0x100000000 | |
103 | #define PHYS_SDRAM_2_SIZE 0xC0000000 /* 3 GB */ | |
104 | ||
439321b2 PF |
105 | #define CONFIG_MXC_UART_BASE UART2_BASE_ADDR |
106 | ||
107 | /* Monitor Command Prompt */ | |
439321b2 PF |
108 | #define CONFIG_SYS_CBSIZE 2048 |
109 | #define CONFIG_SYS_MAXARGS 64 | |
110 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE | |
111 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ | |
112 | sizeof(CONFIG_SYS_PROMPT) + 16) | |
113 | ||
114 | #define CONFIG_FSL_USDHC | |
115 | ||
116 | #define CONFIG_SYS_FSL_USDHC_NUM 2 | |
117 | #define CONFIG_SYS_FSL_ESDHC_ADDR 0 | |
118 | ||
119 | #define CONFIG_SYS_MMC_IMG_LOAD_PART 1 | |
120 | ||
121 | #define CONFIG_SYS_I2C_SPEED 100000 | |
122 | ||
123 | #endif |