]>
Commit | Line | Data |
---|---|---|
89b765c7 SR |
1 | /* |
2 | * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/ | |
3 | * | |
4 | * Based on davinci_dvevm.h. Original Copyrights follow: | |
5 | * | |
6 | * Copyright (C) 2007 Sergey Kubushyn <[email protected]> | |
7 | * | |
1a459660 | 8 | * SPDX-License-Identifier: GPL-2.0+ |
89b765c7 SR |
9 | */ |
10 | ||
11 | #ifndef __CONFIG_H | |
12 | #define __CONFIG_H | |
13 | ||
14 | /* | |
15 | * Board | |
16 | */ | |
3d248d37 | 17 | #define CONFIG_DRIVER_TI_EMAC |
63777665 LP |
18 | /* check if direct NOR boot config is used */ |
19 | #ifndef CONFIG_DIRECT_NOR_BOOT | |
d73a8a1b | 20 | #define CONFIG_USE_SPIFLASH |
63777665 | 21 | #endif |
89b765c7 | 22 | |
a4670f8e AF |
23 | /* |
24 | * Disable DM_* for SPL build and can be re-enabled after adding | |
25 | * DM support in SPL | |
26 | */ | |
27 | #ifdef CONFIG_SPL_BUILD | |
28 | #undef CONFIG_DM_SPI | |
29 | #undef CONFIG_DM_SPI_FLASH | |
30 | #undef CONFIG_DM_I2C | |
31 | #undef CONFIG_DM_I2C_COMPAT | |
32 | #endif | |
89b765c7 SR |
33 | /* |
34 | * SoC Configuration | |
35 | */ | |
b67d8816 | 36 | #define CONFIG_SYS_EXCEPTION_VECTORS_HIGH |
89b765c7 SR |
37 | #define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID) |
38 | #define CONFIG_SYS_OSCIN_FREQ 24000000 | |
39 | #define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE | |
40 | #define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID) | |
89b765c7 | 41 | |
63777665 LP |
42 | #ifdef CONFIG_DIRECT_NOR_BOOT |
43 | #define CONFIG_ARCH_CPU_INIT | |
44 | #define CONFIG_DA8XX_GPIO | |
63777665 | 45 | #define CONFIG_SYS_DV_NOR_BOOT_CFG (0x11) |
63777665 LP |
46 | #endif |
47 | ||
89b765c7 SR |
48 | /* |
49 | * Memory Info | |
50 | */ | |
51 | #define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */ | |
89b765c7 SR |
52 | #define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */ |
53 | #define PHYS_SDRAM_1_SIZE (64 << 20) /* SDRAM size 64MB */ | |
97003756 | 54 | #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/ |
89b765c7 SR |
55 | |
56 | /* memtest start addr */ | |
57 | #define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000) | |
58 | ||
59 | /* memtest will be run on 16MB */ | |
60 | #define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024) | |
61 | ||
62 | #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */ | |
89b765c7 | 63 | |
3d2c8e6c CR |
64 | #define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \ |
65 | DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \ | |
66 | DAVINCI_SYSCFG_SUSPSRC_SPI1 | \ | |
67 | DAVINCI_SYSCFG_SUSPSRC_UART2 | \ | |
68 | DAVINCI_SYSCFG_SUSPSRC_EMAC | \ | |
69 | DAVINCI_SYSCFG_SUSPSRC_I2C) | |
70 | ||
71 | /* | |
72 | * PLL configuration | |
73 | */ | |
3d2c8e6c CR |
74 | |
75 | #define CONFIG_SYS_DA850_PLL0_PLLM 24 | |
76 | #define CONFIG_SYS_DA850_PLL1_PLLM 21 | |
77 | ||
78 | /* | |
79 | * DDR2 memory configuration | |
80 | */ | |
81 | #define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \ | |
82 | DV_DDR_PHY_EXT_STRBEN | \ | |
83 | (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT)) | |
84 | ||
85 | #define CONFIG_SYS_DA850_DDR2_SDBCR ( \ | |
86 | (1 << DV_DDR_SDCR_MSDRAMEN_SHIFT) | \ | |
87 | (1 << DV_DDR_SDCR_DDREN_SHIFT) | \ | |
88 | (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \ | |
89 | (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \ | |
90 | (0x3 << DV_DDR_SDCR_CL_SHIFT) | \ | |
91 | (0x2 << DV_DDR_SDCR_IBANK_SHIFT) | \ | |
92 | (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT)) | |
93 | ||
94 | /* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */ | |
95 | #define CONFIG_SYS_DA850_DDR2_SDBCR2 0 | |
96 | ||
97 | #define CONFIG_SYS_DA850_DDR2_SDTIMR ( \ | |
98 | (14 << DV_DDR_SDTMR1_RFC_SHIFT) | \ | |
99 | (2 << DV_DDR_SDTMR1_RP_SHIFT) | \ | |
100 | (2 << DV_DDR_SDTMR1_RCD_SHIFT) | \ | |
101 | (1 << DV_DDR_SDTMR1_WR_SHIFT) | \ | |
102 | (5 << DV_DDR_SDTMR1_RAS_SHIFT) | \ | |
103 | (8 << DV_DDR_SDTMR1_RC_SHIFT) | \ | |
104 | (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \ | |
105 | (0 << DV_DDR_SDTMR1_WTR_SHIFT)) | |
106 | ||
107 | #define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \ | |
108 | (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \ | |
109 | (0 << DV_DDR_SDTMR2_XP_SHIFT) | \ | |
110 | (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \ | |
111 | (17 << DV_DDR_SDTMR2_XSNR_SHIFT) | \ | |
112 | (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \ | |
113 | (0 << DV_DDR_SDTMR2_RTP_SHIFT) | \ | |
114 | (0 << DV_DDR_SDTMR2_CKE_SHIFT)) | |
115 | ||
116 | #define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000494 | |
117 | #define CONFIG_SYS_DA850_DDR2_PBBPR 0x30 | |
118 | ||
89b765c7 SR |
119 | /* |
120 | * Serial Driver info | |
121 | */ | |
a4670f8e AF |
122 | |
123 | #if defined(CONFIG_SPL_BUILD) || defined(CONFIG_DIRECT_NOR_BOOT) | |
89b765c7 SR |
124 | #define CONFIG_SYS_NS16550_SERIAL |
125 | #define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size */ | |
126 | #define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */ | |
a4670f8e | 127 | #endif |
89b765c7 | 128 | #define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID) |
89b765c7 | 129 | |
d73a8a1b | 130 | #define CONFIG_SPI |
d73a8a1b | 131 | #define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID) |
a4670f8e AF |
132 | #ifdef CONFIG_SPL_BUILD |
133 | #define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE | |
d73a8a1b SB |
134 | #define CONFIG_SF_DEFAULT_SPEED 30000000 |
135 | #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED | |
a4670f8e | 136 | #endif |
d73a8a1b | 137 | |
42612104 | 138 | #ifdef CONFIG_USE_SPIFLASH |
42612104 | 139 | #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8000 |
2a10f8b9 | 140 | #define CONFIG_SYS_SPI_U_BOOT_SIZE 0x40000 |
42612104 LP |
141 | #endif |
142 | ||
89b765c7 SR |
143 | /* |
144 | * I2C Configuration | |
145 | */ | |
c774207f | 146 | #ifndef CONFIG_SPL_BUILD |
e8459dcc | 147 | #define CONFIG_SYS_I2C_DAVINCI |
d2607401 | 148 | #define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20 |
c774207f | 149 | #endif |
89b765c7 | 150 | |
6b2c6468 BG |
151 | /* |
152 | * Flash & Environment | |
153 | */ | |
154 | #ifdef CONFIG_USE_NAND | |
6b2c6468 | 155 | #define CONFIG_NAND_DAVINCI |
6b2c6468 BG |
156 | #define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */ |
157 | #define CONFIG_ENV_SIZE (128 << 10) | |
158 | #define CONFIG_SYS_NAND_USE_FLASH_BBT | |
159 | #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST | |
160 | #define CONFIG_SYS_NAND_PAGE_2K | |
161 | #define CONFIG_SYS_NAND_CS 3 | |
162 | #define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE | |
34fa0706 EB |
163 | #define CONFIG_SYS_NAND_MASK_CLE 0x10 |
164 | #define CONFIG_SYS_NAND_MASK_ALE 0x8 | |
6b2c6468 BG |
165 | #undef CONFIG_SYS_NAND_HW_ECC |
166 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */ | |
122f9c9b LP |
167 | #define CONFIG_SYS_NAND_HW_ECC_OOBFIRST |
168 | #define CONFIG_SYS_NAND_5_ADDR_CYCLE | |
169 | #define CONFIG_SYS_NAND_PAGE_SIZE (2 << 10) | |
170 | #define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10) | |
171 | #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x28000 | |
172 | #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x60000 | |
173 | #define CONFIG_SYS_NAND_U_BOOT_DST 0xc1080000 | |
174 | #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST | |
175 | #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \ | |
176 | CONFIG_SYS_NAND_U_BOOT_SIZE - \ | |
177 | CONFIG_SYS_MALLOC_LEN - \ | |
178 | GENERATED_GBL_DATA_SIZE) | |
179 | #define CONFIG_SYS_NAND_ECCPOS { \ | |
180 | 24, 25, 26, 27, 28, \ | |
181 | 29, 30, 31, 32, 33, 34, 35, 36, 37, 38, \ | |
182 | 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, \ | |
183 | 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, \ | |
184 | 59, 60, 61, 62, 63 } | |
185 | #define CONFIG_SYS_NAND_PAGE_COUNT 64 | |
186 | #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 | |
187 | #define CONFIG_SYS_NAND_ECCSIZE 512 | |
188 | #define CONFIG_SYS_NAND_ECCBYTES 10 | |
189 | #define CONFIG_SYS_NAND_OOBSIZE 64 | |
6f2f01b9 SW |
190 | #define CONFIG_SPL_NAND_BASE |
191 | #define CONFIG_SPL_NAND_DRIVERS | |
192 | #define CONFIG_SPL_NAND_ECC | |
122f9c9b | 193 | #define CONFIG_SPL_NAND_LOAD |
6b2c6468 BG |
194 | #endif |
195 | ||
3d248d37 BG |
196 | /* |
197 | * Network & Ethernet Configuration | |
198 | */ | |
199 | #ifdef CONFIG_DRIVER_TI_EMAC | |
3d248d37 | 200 | #define CONFIG_MII |
3d248d37 BG |
201 | #define CONFIG_BOOTP_DNS2 |
202 | #define CONFIG_BOOTP_SEND_HOSTNAME | |
203 | #define CONFIG_NET_RETRY_COUNT 10 | |
3d248d37 BG |
204 | #endif |
205 | ||
1506b0a8 | 206 | #ifdef CONFIG_USE_NOR |
1506b0a8 NN |
207 | #define CONFIG_FLASH_CFI_DRIVER |
208 | #define CONFIG_SYS_FLASH_CFI | |
209 | #define CONFIG_SYS_FLASH_PROTECTION | |
210 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */ | |
211 | #define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */ | |
212 | #define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_SECT_SZ * 3) | |
213 | #define CONFIG_ENV_SIZE (10 << 10) /* 10KB */ | |
214 | #define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE | |
215 | #define PHYS_FLASH_SIZE (8 << 20) /* Flash size 8MB */ | |
216 | #define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\ | |
217 | + 3) | |
218 | #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ | |
219 | #endif | |
220 | ||
d73a8a1b | 221 | #ifdef CONFIG_USE_SPIFLASH |
d73a8a1b | 222 | #define CONFIG_ENV_SIZE (64 << 10) |
2a10f8b9 | 223 | #define CONFIG_ENV_OFFSET (512 << 10) |
d73a8a1b | 224 | #define CONFIG_ENV_SECT_SIZE (64 << 10) |
f4fad716 AF |
225 | #ifdef CONFIG_SPL_BUILD |
226 | #undef CONFIG_SPI_FLASH_MTD | |
227 | #endif | |
228 | #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */ | |
229 | #define CONFIG_MTD_PARTITIONS /* required for UBI partition support */ | |
d73a8a1b SB |
230 | #endif |
231 | ||
89b765c7 SR |
232 | /* |
233 | * U-Boot general configuration | |
234 | */ | |
cf2c24e3 | 235 | #define CONFIG_MISC_INIT_R |
89b765c7 | 236 | #define CONFIG_BOOTFILE "uImage" /* Boot file name */ |
89b765c7 | 237 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
89b765c7 SR |
238 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */ |
239 | #define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000) | |
89b765c7 SR |
240 | #define CONFIG_MX_CYCLIC |
241 | ||
242 | /* | |
243 | * Linux Information | |
244 | */ | |
59e0d611 | 245 | #define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100) |
cf2c24e3 | 246 | #define CONFIG_HWCONFIG /* enable hwconfig */ |
89b765c7 | 247 | #define CONFIG_CMDLINE_TAG |
4f6fc15b | 248 | #define CONFIG_REVISION_TAG |
89b765c7 | 249 | #define CONFIG_SETUP_MEMORY_TAGS |
a4670f8e AF |
250 | |
251 | #define CONFIG_BOOTCOMMAND \ | |
252 | "run envboot; " \ | |
253 | "run mmcboot; " | |
254 | ||
255 | #define DEFAULT_LINUX_BOOT_ENV \ | |
256 | "loadaddr=0xc0700000\0" \ | |
257 | "fdtaddr=0xc0600000\0" \ | |
258 | "scriptaddr=0xc0600000\0" | |
259 | ||
260 | #include <environment/ti/mmc.h> | |
261 | ||
262 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
263 | DEFAULT_LINUX_BOOT_ENV \ | |
264 | DEFAULT_MMC_TI_ARGS \ | |
265 | "bootpart=0:2\0" \ | |
266 | "bootdir=/boot\0" \ | |
267 | "bootfile=zImage\0" \ | |
268 | "fdtfile=da850-evm.dtb\0" \ | |
269 | "boot_fdt=yes\0" \ | |
270 | "boot_fit=0\0" \ | |
271 | "console=ttyS2,115200n8\0" \ | |
272 | "hwconfig=dsp:wake=yes" | |
89b765c7 | 273 | |
8f5d4687 HM |
274 | #ifdef CONFIG_CMD_BDI |
275 | #define CONFIG_CLOCKS | |
276 | #endif | |
277 | ||
6b2c6468 | 278 | #ifdef CONFIG_USE_NAND |
771d028a BG |
279 | #define CONFIG_MTD_DEVICE |
280 | #define CONFIG_MTD_PARTITIONS | |
6b2c6468 BG |
281 | #endif |
282 | ||
89b765c7 SR |
283 | #if !defined(CONFIG_USE_NAND) && \ |
284 | !defined(CONFIG_USE_NOR) && \ | |
285 | !defined(CONFIG_USE_SPIFLASH) | |
89b765c7 | 286 | #define CONFIG_ENV_SIZE (16 << 10) |
89b765c7 SR |
287 | #endif |
288 | ||
63777665 | 289 | #ifndef CONFIG_DIRECT_NOR_BOOT |
3d2c8e6c | 290 | /* defines for SPL */ |
3f7f2414 TR |
291 | #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE - \ |
292 | CONFIG_SYS_MALLOC_LEN) | |
293 | #define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN | |
3d2c8e6c CR |
294 | #define CONFIG_SPL_STACK 0x8001ff00 |
295 | #define CONFIG_SPL_TEXT_BASE 0x80000000 | |
b7b5f1a1 | 296 | #define CONFIG_SPL_MAX_FOOTPRINT 32768 |
532d5318 | 297 | #define CONFIG_SPL_PAD_TO 32768 |
63777665 | 298 | #endif |
0d986e61 LP |
299 | |
300 | /* Load U-Boot Image From MMC */ | |
0d986e61 | 301 | |
ab86f72c | 302 | /* additions for new relocation code, must added to all boards */ |
ab86f72c | 303 | #define CONFIG_SYS_SDRAM_BASE 0xc0000000 |
63777665 LP |
304 | |
305 | #ifdef CONFIG_DIRECT_NOR_BOOT | |
306 | #define CONFIG_SYS_INIT_SP_ADDR 0x8001ff00 | |
307 | #else | |
ab86f72c | 308 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \ |
25ddd1fb | 309 | GENERATED_GBL_DATA_SIZE) |
63777665 | 310 | #endif /* CONFIG_DIRECT_NOR_BOOT */ |
89f5eaa1 SG |
311 | |
312 | #include <asm/arch/hardware.h> | |
313 | ||
89b765c7 | 314 | #endif /* __CONFIG_H */ |