]>
Commit | Line | Data |
---|---|---|
2bae75a4 SR |
1 | /* |
2 | * Copyright (C) 2014 Stefan Roese <[email protected]> | |
3 | * | |
4 | * SPDX-License-Identifier: GPL-2.0+ | |
5 | */ | |
6 | ||
7 | #ifndef _CONFIG_DB_88F6820_GP_H | |
8 | #define _CONFIG_DB_88F6820_GP_H | |
9 | ||
10 | /* | |
11 | * High Level Configuration Options (easy to change) | |
12 | */ | |
2bae75a4 | 13 | |
2bae75a4 SR |
14 | #define CONFIG_DISPLAY_BOARDINFO_LATE |
15 | ||
2923c2d2 SR |
16 | /* |
17 | * TEXT_BASE needs to be below 16MiB, since this area is scrubbed | |
18 | * for DDR ECC byte filling in the SPL before loading the main | |
19 | * U-Boot into it. | |
20 | */ | |
21 | #define CONFIG_SYS_TEXT_BASE 0x00800000 | |
2bae75a4 SR |
22 | #define CONFIG_SYS_TCLK 250000000 /* 250MHz */ |
23 | ||
24 | /* | |
25 | * Commands configuration | |
26 | */ | |
27 | #define CONFIG_SYS_NO_FLASH /* Declare no flash (NOR/SPI) */ | |
2bae75a4 | 28 | #define CONFIG_CMD_ENV |
ce2cb1d3 | 29 | #define CONFIG_CMD_PCI |
c649e3c9 | 30 | #define CONFIG_SCSI |
2bae75a4 SR |
31 | |
32 | /* I2C */ | |
33 | #define CONFIG_SYS_I2C | |
34 | #define CONFIG_SYS_I2C_MVTWSI | |
35 | #define CONFIG_I2C_MVTWSI_BASE0 MVEBU_TWSI_BASE | |
36 | #define CONFIG_SYS_I2C_SLAVE 0x0 | |
37 | #define CONFIG_SYS_I2C_SPEED 100000 | |
38 | ||
39 | /* SPI NOR flash default params, used by sf commands */ | |
40 | #define CONFIG_SF_DEFAULT_SPEED 1000000 | |
41 | #define CONFIG_SF_DEFAULT_MODE SPI_MODE_3 | |
2bae75a4 | 42 | |
e80f1e85 SR |
43 | /* |
44 | * SDIO/MMC Card Configuration | |
45 | */ | |
e80f1e85 SR |
46 | #define CONFIG_SYS_MMC_BASE MVEBU_SDIO_BASE |
47 | ||
7cbaff95 SR |
48 | /* |
49 | * SATA/SCSI/AHCI configuration | |
50 | */ | |
51 | #define CONFIG_LIBATA | |
52 | #define CONFIG_SCSI_AHCI | |
53 | #define CONFIG_SCSI_AHCI_PLAT | |
54 | #define CONFIG_SYS_SCSI_MAX_SCSI_ID 2 | |
55 | #define CONFIG_SYS_SCSI_MAX_LUN 1 | |
56 | #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \ | |
57 | CONFIG_SYS_SCSI_MAX_LUN) | |
58 | ||
e80f1e85 | 59 | /* Partition support */ |
e80f1e85 SR |
60 | |
61 | /* Additional FS support/configuration */ | |
62 | #define CONFIG_SUPPORT_VFAT | |
63 | ||
59565736 | 64 | /* USB/EHCI configuration */ |
59565736 SR |
65 | #define CONFIG_EHCI_IS_TDI |
66 | ||
2bae75a4 SR |
67 | /* Environment in SPI NOR flash */ |
68 | #define CONFIG_ENV_IS_IN_SPI_FLASH | |
69 | #define CONFIG_ENV_OFFSET (1 << 20) /* 1MiB in */ | |
70 | #define CONFIG_ENV_SIZE (64 << 10) /* 64KiB */ | |
71 | #define CONFIG_ENV_SECT_SIZE (256 << 10) /* 256KiB sectors */ | |
72 | ||
73 | #define CONFIG_PHY_MARVELL /* there is a marvell phy */ | |
2bae75a4 SR |
74 | #define PHY_ANEG_TIMEOUT 8000 /* PHY needs a longer aneg time */ |
75 | ||
ce2cb1d3 | 76 | /* PCIe support */ |
6451223a | 77 | #ifndef CONFIG_SPL_BUILD |
ce2cb1d3 | 78 | #define CONFIG_PCI_MVEBU |
ce2cb1d3 | 79 | #define CONFIG_PCI_SCAN_SHOW |
6451223a | 80 | #endif |
ce2cb1d3 | 81 | |
2bae75a4 SR |
82 | #define CONFIG_SYS_ALT_MEMTEST |
83 | ||
3fd38af7 KS |
84 | /* Keep device tree and initrd in lower memory so the kernel can access them */ |
85 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
86 | "fdt_high=0x10000000\0" \ | |
87 | "initrd_high=0x10000000\0" | |
88 | ||
9e30b31d | 89 | /* SPL */ |
7853c508 SR |
90 | /* |
91 | * Select the boot device here | |
92 | * | |
93 | * Currently supported are: | |
94 | * SPL_BOOT_SPI_NOR_FLASH - Booting via SPI NOR flash | |
95 | * SPL_BOOT_SDIO_MMC_CARD - Booting via SDIO/MMC card (partition 1) | |
96 | */ | |
97 | #define SPL_BOOT_SPI_NOR_FLASH 1 | |
98 | #define SPL_BOOT_SDIO_MMC_CARD 2 | |
99 | #define CONFIG_SPL_BOOT_DEVICE SPL_BOOT_SPI_NOR_FLASH | |
100 | ||
9e30b31d SR |
101 | /* Defines for SPL */ |
102 | #define CONFIG_SPL_FRAMEWORK | |
103 | #define CONFIG_SPL_SIZE (140 << 10) | |
104 | #define CONFIG_SPL_TEXT_BASE 0x40000030 | |
105 | #define CONFIG_SPL_MAX_SIZE (CONFIG_SPL_SIZE - 0x0030) | |
106 | ||
107 | #define CONFIG_SPL_BSS_START_ADDR (0x40000000 + CONFIG_SPL_SIZE) | |
108 | #define CONFIG_SPL_BSS_MAX_SIZE (16 << 10) | |
109 | ||
6451223a SR |
110 | #ifdef CONFIG_SPL_BUILD |
111 | #define CONFIG_SYS_MALLOC_SIMPLE | |
112 | #endif | |
9e30b31d SR |
113 | |
114 | #define CONFIG_SPL_STACK (0x40000000 + ((192 - 16) << 10)) | |
115 | #define CONFIG_SPL_BOOTROM_SAVE (CONFIG_SPL_STACK + 4) | |
116 | ||
7853c508 | 117 | #if CONFIG_SPL_BOOT_DEVICE == SPL_BOOT_SPI_NOR_FLASH |
9e30b31d | 118 | /* SPL related SPI defines */ |
9e30b31d | 119 | #define CONFIG_SPL_SPI_LOAD |
09a54c00 | 120 | #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x24000 |
7853c508 SR |
121 | #define CONFIG_SYS_U_BOOT_OFFS CONFIG_SYS_SPI_U_BOOT_OFFS |
122 | #endif | |
123 | ||
124 | #if CONFIG_SPL_BOOT_DEVICE == SPL_BOOT_SDIO_MMC_CARD | |
125 | /* SPL related MMC defines */ | |
7853c508 SR |
126 | #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 1 |
127 | #define CONFIG_SYS_MMC_U_BOOT_OFFS (160 << 10) | |
128 | #define CONFIG_SYS_U_BOOT_OFFS CONFIG_SYS_MMC_U_BOOT_OFFS | |
7853c508 SR |
129 | #ifdef CONFIG_SPL_BUILD |
130 | #define CONFIG_FIXED_SDHCI_ALIGNED_BUFFER 0x00180000 /* in SDRAM */ | |
131 | #endif | |
132 | #endif | |
9e30b31d | 133 | |
2bae75a4 SR |
134 | /* |
135 | * mv-common.h should be defined after CMD configs since it used them | |
136 | * to enable certain macros | |
137 | */ | |
138 | #include "mv-common.h" | |
139 | ||
140 | #endif /* _CONFIG_DB_88F6820_GP_H */ |