]>
Commit | Line | Data |
---|---|---|
83d290c5 | 1 | // SPDX-License-Identifier: GPL-2.0+ |
cdace066 | 2 | /* |
db84140b | 3 | * i2c driver for Freescale i.MX series |
cdace066 SH |
4 | * |
5 | * (c) 2007 Pengutronix, Sascha Hauer <[email protected]> | |
db84140b | 6 | * (c) 2011 Marek Vasut <[email protected]> |
9c31c535 | 7 | * Copyright 2020 NXP |
db84140b MV |
8 | * |
9 | * Based on i2c-imx.c from linux kernel: | |
10 | * Copyright (C) 2005 Torsten Koschorrek <koschorrek at synertronixx.de> | |
11 | * Copyright (C) 2005 Matthias Blaschke <blaschke at synertronixx.de> | |
12 | * Copyright (C) 2007 RightHand Technologies, Inc. | |
13 | * Copyright (C) 2008 Darius Augulis <darius.augulis at teltonika.lt> | |
14 | * | |
cdace066 SH |
15 | */ |
16 | ||
03de305e | 17 | #include <config.h> |
f7ae49fc | 18 | #include <log.h> |
127cec18 | 19 | #include <asm/arch/clock.h> |
86271115 | 20 | #include <asm/arch/imx-regs.h> |
401d1c4f | 21 | #include <asm/global_data.h> |
336d4615 | 22 | #include <dm/device_compat.h> |
c05ed00a | 23 | #include <linux/delay.h> |
1221ce45 | 24 | #include <linux/errno.h> |
552a848e | 25 | #include <asm/mach-imx/mxc_i2c.h> |
7d1ee741 | 26 | #include <asm/mach-imx/sys_proto.h> |
24cd738b | 27 | #include <asm/io.h> |
bf0783df | 28 | #include <i2c.h> |
7aa57a01 | 29 | #include <watchdog.h> |
71204e95 | 30 | #include <dm.h> |
e1bed802 | 31 | #include <dm/pinctrl.h> |
cdace066 | 32 | |
dec1861b YS |
33 | DECLARE_GLOBAL_DATA_PTR; |
34 | ||
71204e95 PF |
35 | #define I2C_QUIRK_FLAG (1 << 0) |
36 | ||
37 | #define IMX_I2C_REGSHIFT 2 | |
38 | #define VF610_I2C_REGSHIFT 0 | |
9d10c2d3 YY |
39 | |
40 | #define I2C_EARLY_INIT_INDEX 0 | |
65cc0e2a TR |
41 | #ifdef CFG_SYS_I2C_IFDR_DIV |
42 | #define I2C_IFDR_DIV_CONSERVATIVE CFG_SYS_I2C_IFDR_DIV | |
9d10c2d3 YY |
43 | #else |
44 | #define I2C_IFDR_DIV_CONSERVATIVE 0x7e | |
45 | #endif | |
46 | ||
71204e95 PF |
47 | /* Register index */ |
48 | #define IADR 0 | |
49 | #define IFDR 1 | |
50 | #define I2CR 2 | |
51 | #define I2SR 3 | |
52 | #define I2DR 4 | |
cdace066 | 53 | |
cdace066 SH |
54 | #define I2CR_IIEN (1 << 6) |
55 | #define I2CR_MSTA (1 << 5) | |
56 | #define I2CR_MTX (1 << 4) | |
57 | #define I2CR_TX_NO_AK (1 << 3) | |
58 | #define I2CR_RSTA (1 << 2) | |
59 | ||
60 | #define I2SR_ICF (1 << 7) | |
61 | #define I2SR_IBB (1 << 5) | |
d5383a63 | 62 | #define I2SR_IAL (1 << 4) |
cdace066 SH |
63 | #define I2SR_IIF (1 << 1) |
64 | #define I2SR_RX_NO_AK (1 << 0) | |
65 | ||
30ea41a4 AW |
66 | #ifdef I2C_QUIRK_REG |
67 | #define I2CR_IEN (0 << 7) | |
68 | #define I2CR_IDIS (1 << 7) | |
69 | #define I2SR_IIF_CLEAR (1 << 1) | |
70 | #else | |
71 | #define I2CR_IEN (1 << 7) | |
72 | #define I2CR_IDIS (0 << 7) | |
73 | #define I2SR_IIF_CLEAR (0 << 1) | |
74 | #endif | |
75 | ||
30ea41a4 AW |
76 | #ifdef I2C_QUIRK_REG |
77 | static u16 i2c_clk_div[60][2] = { | |
78 | { 20, 0x00 }, { 22, 0x01 }, { 24, 0x02 }, { 26, 0x03 }, | |
79 | { 28, 0x04 }, { 30, 0x05 }, { 32, 0x09 }, { 34, 0x06 }, | |
80 | { 36, 0x0A }, { 40, 0x07 }, { 44, 0x0C }, { 48, 0x0D }, | |
81 | { 52, 0x43 }, { 56, 0x0E }, { 60, 0x45 }, { 64, 0x12 }, | |
82 | { 68, 0x0F }, { 72, 0x13 }, { 80, 0x14 }, { 88, 0x15 }, | |
83 | { 96, 0x19 }, { 104, 0x16 }, { 112, 0x1A }, { 128, 0x17 }, | |
84 | { 136, 0x4F }, { 144, 0x1C }, { 160, 0x1D }, { 176, 0x55 }, | |
85 | { 192, 0x1E }, { 208, 0x56 }, { 224, 0x22 }, { 228, 0x24 }, | |
86 | { 240, 0x1F }, { 256, 0x23 }, { 288, 0x5C }, { 320, 0x25 }, | |
87 | { 384, 0x26 }, { 448, 0x2A }, { 480, 0x27 }, { 512, 0x2B }, | |
88 | { 576, 0x2C }, { 640, 0x2D }, { 768, 0x31 }, { 896, 0x32 }, | |
89 | { 960, 0x2F }, { 1024, 0x33 }, { 1152, 0x34 }, { 1280, 0x35 }, | |
90 | { 1536, 0x36 }, { 1792, 0x3A }, { 1920, 0x37 }, { 2048, 0x3B }, | |
91 | { 2304, 0x3C }, { 2560, 0x3D }, { 3072, 0x3E }, { 3584, 0x7A }, | |
92 | { 3840, 0x3F }, { 4096, 0x7B }, { 5120, 0x7D }, { 6144, 0x7E }, | |
93 | }; | |
94 | #else | |
db84140b MV |
95 | static u16 i2c_clk_div[50][2] = { |
96 | { 22, 0x20 }, { 24, 0x21 }, { 26, 0x22 }, { 28, 0x23 }, | |
97 | { 30, 0x00 }, { 32, 0x24 }, { 36, 0x25 }, { 40, 0x26 }, | |
98 | { 42, 0x03 }, { 44, 0x27 }, { 48, 0x28 }, { 52, 0x05 }, | |
99 | { 56, 0x29 }, { 60, 0x06 }, { 64, 0x2A }, { 72, 0x2B }, | |
100 | { 80, 0x2C }, { 88, 0x09 }, { 96, 0x2D }, { 104, 0x0A }, | |
101 | { 112, 0x2E }, { 128, 0x2F }, { 144, 0x0C }, { 160, 0x30 }, | |
102 | { 192, 0x31 }, { 224, 0x32 }, { 240, 0x0F }, { 256, 0x33 }, | |
103 | { 288, 0x10 }, { 320, 0x34 }, { 384, 0x35 }, { 448, 0x36 }, | |
104 | { 480, 0x13 }, { 512, 0x37 }, { 576, 0x14 }, { 640, 0x38 }, | |
105 | { 768, 0x39 }, { 896, 0x3A }, { 960, 0x17 }, { 1024, 0x3B }, | |
106 | { 1152, 0x18 }, { 1280, 0x3C }, { 1536, 0x3D }, { 1792, 0x3E }, | |
107 | { 1920, 0x1B }, { 2048, 0x3F }, { 2304, 0x1C }, { 2560, 0x1D }, | |
108 | { 3072, 0x1E }, { 3840, 0x1F } | |
109 | }; | |
30ea41a4 | 110 | #endif |
db84140b | 111 | |
db84140b MV |
112 | /* |
113 | * Calculate and set proper clock divider | |
114 | */ | |
71204e95 | 115 | static uint8_t i2c_imx_get_clk(struct mxc_i2c_bus *i2c_bus, unsigned int rate) |
cdace066 | 116 | { |
db84140b MV |
117 | unsigned int i2c_clk_rate; |
118 | unsigned int div; | |
bf0783df | 119 | u8 clk_div; |
cdace066 | 120 | |
127cec18 | 121 | #if defined(CONFIG_MX31) |
1d549ade SB |
122 | struct clock_control_regs *sc_regs = |
123 | (struct clock_control_regs *)CCM_BASE; | |
db84140b | 124 | |
e7de18af | 125 | /* start the required I2C clock */ |
de6f604d | 126 | writel(readl(&sc_regs->cgr0) | (3 << CONFIG_SYS_I2C_CLK_OFFSET), |
1d549ade | 127 | &sc_regs->cgr0); |
127cec18 | 128 | #endif |
e7de18af | 129 | |
db84140b | 130 | /* Divider value calculation */ |
6dba0864 PF |
131 | #if CONFIG_IS_ENABLED(CLK) |
132 | i2c_clk_rate = clk_get_rate(&i2c_bus->per_clk); | |
133 | #else | |
e7bed5c2 | 134 | i2c_clk_rate = mxc_get_clock(MXC_I2C_CLK); |
6dba0864 PF |
135 | #endif |
136 | ||
db84140b MV |
137 | div = (i2c_clk_rate + rate - 1) / rate; |
138 | if (div < i2c_clk_div[0][0]) | |
b567b8ff | 139 | clk_div = 0; |
db84140b | 140 | else if (div > i2c_clk_div[ARRAY_SIZE(i2c_clk_div) - 1][0]) |
b567b8ff | 141 | clk_div = ARRAY_SIZE(i2c_clk_div) - 1; |
db84140b | 142 | else |
b567b8ff | 143 | for (clk_div = 0; i2c_clk_div[clk_div][0] < div; clk_div++) |
db84140b MV |
144 | ; |
145 | ||
146 | /* Store divider value */ | |
bf0783df | 147 | return clk_div; |
db84140b | 148 | } |
cdace066 | 149 | |
db84140b | 150 | /* |
e4ff525f | 151 | * Set I2C Bus speed |
db84140b | 152 | */ |
71204e95 | 153 | static int bus_i2c_set_bus_speed(struct mxc_i2c_bus *i2c_bus, int speed) |
db84140b | 154 | { |
71204e95 PF |
155 | ulong base = i2c_bus->base; |
156 | bool quirk = i2c_bus->driver_data & I2C_QUIRK_FLAG ? true : false; | |
157 | u8 clk_idx = i2c_imx_get_clk(i2c_bus, speed); | |
bf0783df | 158 | u8 idx = i2c_clk_div[clk_idx][1]; |
71204e95 | 159 | int reg_shift = quirk ? VF610_I2C_REGSHIFT : IMX_I2C_REGSHIFT; |
bf0783df | 160 | |
e6c8b716 | 161 | if (!base) |
7c84319a | 162 | return -EINVAL; |
e6c8b716 | 163 | |
bf0783df | 164 | /* Store divider value */ |
71204e95 | 165 | writeb(idx, base + (IFDR << reg_shift)); |
bf0783df | 166 | |
83a1a190 | 167 | /* Reset module */ |
71204e95 PF |
168 | writeb(I2CR_IDIS, base + (I2CR << reg_shift)); |
169 | writeb(0, base + (I2SR << reg_shift)); | |
b567b8ff MV |
170 | return 0; |
171 | } | |
172 | ||
7aa57a01 TK |
173 | #define ST_BUS_IDLE (0 | (I2SR_IBB << 8)) |
174 | #define ST_BUS_BUSY (I2SR_IBB | (I2SR_IBB << 8)) | |
175 | #define ST_IIF (I2SR_IIF | (I2SR_IIF << 8)) | |
81687212 | 176 | |
71204e95 | 177 | static int wait_for_sr_state(struct mxc_i2c_bus *i2c_bus, unsigned state) |
cdace066 | 178 | { |
7aa57a01 TK |
179 | unsigned sr; |
180 | ulong elapsed; | |
71204e95 PF |
181 | bool quirk = i2c_bus->driver_data & I2C_QUIRK_FLAG ? true : false; |
182 | int reg_shift = quirk ? VF610_I2C_REGSHIFT : IMX_I2C_REGSHIFT; | |
183 | ulong base = i2c_bus->base; | |
7aa57a01 TK |
184 | ulong start_time = get_timer(0); |
185 | for (;;) { | |
71204e95 | 186 | sr = readb(base + (I2SR << reg_shift)); |
d5383a63 | 187 | if (sr & I2SR_IAL) { |
71204e95 PF |
188 | if (quirk) |
189 | writeb(sr | I2SR_IAL, base + | |
190 | (I2SR << reg_shift)); | |
191 | else | |
192 | writeb(sr & ~I2SR_IAL, base + | |
193 | (I2SR << reg_shift)); | |
d5383a63 | 194 | printf("%s: Arbitration lost sr=%x cr=%x state=%x\n", |
71204e95 PF |
195 | __func__, sr, readb(base + (I2CR << reg_shift)), |
196 | state); | |
d5383a63 TK |
197 | return -ERESTART; |
198 | } | |
7aa57a01 TK |
199 | if ((sr & (state >> 8)) == (unsigned char)state) |
200 | return sr; | |
29caf930 | 201 | schedule(); |
7aa57a01 TK |
202 | elapsed = get_timer(start_time); |
203 | if (elapsed > (CONFIG_SYS_HZ / 10)) /* .1 seconds */ | |
204 | break; | |
db84140b | 205 | } |
7aa57a01 | 206 | printf("%s: failed sr=%x cr=%x state=%x\n", __func__, |
71204e95 | 207 | sr, readb(base + (I2CR << reg_shift)), state); |
cea60b0c | 208 | return -ETIMEDOUT; |
cdace066 SH |
209 | } |
210 | ||
71204e95 | 211 | static int tx_byte(struct mxc_i2c_bus *i2c_bus, u8 byte) |
81687212 | 212 | { |
cea60b0c | 213 | int ret; |
71204e95 PF |
214 | int reg_shift = i2c_bus->driver_data & I2C_QUIRK_FLAG ? |
215 | VF610_I2C_REGSHIFT : IMX_I2C_REGSHIFT; | |
216 | ulong base = i2c_bus->base; | |
81687212 | 217 | |
71204e95 PF |
218 | writeb(I2SR_IIF_CLEAR, base + (I2SR << reg_shift)); |
219 | writeb(byte, base + (I2DR << reg_shift)); | |
220 | ||
221 | ret = wait_for_sr_state(i2c_bus, ST_IIF); | |
cea60b0c TK |
222 | if (ret < 0) |
223 | return ret; | |
cea60b0c | 224 | if (ret & I2SR_RX_NO_AK) |
7c84319a | 225 | return -EREMOTEIO; |
cea60b0c | 226 | return 0; |
db84140b | 227 | } |
81687212 | 228 | |
71204e95 PF |
229 | /* |
230 | * Stub implementations for outer i2c slave operations. | |
231 | */ | |
232 | void __i2c_force_reset_slave(void) | |
233 | { | |
234 | } | |
235 | void i2c_force_reset_slave(void) | |
236 | __attribute__((weak, alias("__i2c_force_reset_slave"))); | |
237 | ||
db84140b | 238 | /* |
90a5b70f | 239 | * Stop I2C transaction |
db84140b | 240 | */ |
71204e95 | 241 | static void i2c_imx_stop(struct mxc_i2c_bus *i2c_bus) |
cdace066 | 242 | { |
7aa57a01 | 243 | int ret; |
71204e95 PF |
244 | int reg_shift = i2c_bus->driver_data & I2C_QUIRK_FLAG ? |
245 | VF610_I2C_REGSHIFT : IMX_I2C_REGSHIFT; | |
246 | ulong base = i2c_bus->base; | |
247 | unsigned int temp = readb(base + (I2CR << reg_shift)); | |
db84140b | 248 | |
1c076dba | 249 | temp &= ~(I2CR_MSTA | I2CR_MTX); |
71204e95 PF |
250 | writeb(temp, base + (I2CR << reg_shift)); |
251 | ret = wait_for_sr_state(i2c_bus, ST_BUS_IDLE); | |
7aa57a01 TK |
252 | if (ret < 0) |
253 | printf("%s:trigger stop failed\n", __func__); | |
cdace066 SH |
254 | } |
255 | ||
db84140b | 256 | /* |
b230ddc2 TK |
257 | * Send start signal, chip address and |
258 | * write register address | |
db84140b | 259 | */ |
71204e95 PF |
260 | static int i2c_init_transfer_(struct mxc_i2c_bus *i2c_bus, u8 chip, |
261 | u32 addr, int alen) | |
cdace066 | 262 | { |
71e9f3cb TK |
263 | unsigned int temp; |
264 | int ret; | |
71204e95 PF |
265 | bool quirk = i2c_bus->driver_data & I2C_QUIRK_FLAG ? true : false; |
266 | ulong base = i2c_bus->base; | |
267 | int reg_shift = quirk ? VF610_I2C_REGSHIFT : IMX_I2C_REGSHIFT; | |
268 | ||
269 | /* Reset i2c slave */ | |
270 | i2c_force_reset_slave(); | |
71e9f3cb TK |
271 | |
272 | /* Enable I2C controller */ | |
71204e95 PF |
273 | if (quirk) |
274 | ret = readb(base + (I2CR << reg_shift)) & I2CR_IDIS; | |
275 | else | |
276 | ret = !(readb(base + (I2CR << reg_shift)) & I2CR_IEN); | |
277 | ||
278 | if (ret) { | |
279 | writeb(I2CR_IEN, base + (I2CR << reg_shift)); | |
90a5b70f TK |
280 | /* Wait for controller to be stable */ |
281 | udelay(50); | |
282 | } | |
71204e95 PF |
283 | |
284 | if (readb(base + (IADR << reg_shift)) == (chip << 1)) | |
285 | writeb((chip << 1) ^ 2, base + (IADR << reg_shift)); | |
286 | writeb(I2SR_IIF_CLEAR, base + (I2SR << reg_shift)); | |
287 | ret = wait_for_sr_state(i2c_bus, ST_BUS_IDLE); | |
90a5b70f | 288 | if (ret < 0) |
a7f1a005 | 289 | return ret; |
71e9f3cb TK |
290 | |
291 | /* Start I2C transaction */ | |
71204e95 | 292 | temp = readb(base + (I2CR << reg_shift)); |
71e9f3cb | 293 | temp |= I2CR_MSTA; |
71204e95 | 294 | writeb(temp, base + (I2CR << reg_shift)); |
71e9f3cb | 295 | |
71204e95 | 296 | ret = wait_for_sr_state(i2c_bus, ST_BUS_BUSY); |
71e9f3cb | 297 | if (ret < 0) |
a7f1a005 | 298 | return ret; |
b230ddc2 | 299 | |
71e9f3cb | 300 | temp |= I2CR_MTX | I2CR_TX_NO_AK; |
71204e95 | 301 | writeb(temp, base + (I2CR << reg_shift)); |
71e9f3cb | 302 | |
2feec4ea NH |
303 | if (alen >= 0) { |
304 | /* write slave address */ | |
305 | ret = tx_byte(i2c_bus, chip << 1); | |
cea60b0c | 306 | if (ret < 0) |
a7f1a005 | 307 | return ret; |
2feec4ea NH |
308 | |
309 | while (alen--) { | |
310 | ret = tx_byte(i2c_bus, (addr >> (alen * 8)) & 0xff); | |
311 | if (ret < 0) | |
312 | return ret; | |
313 | } | |
81687212 | 314 | } |
2feec4ea | 315 | |
b230ddc2 | 316 | return 0; |
a7f1a005 TK |
317 | } |
318 | ||
9c31c535 BL |
319 | #if !defined(I2C2_BASE_ADDR) |
320 | #define I2C2_BASE_ADDR 0 | |
321 | #endif | |
322 | ||
323 | #if !defined(I2C3_BASE_ADDR) | |
324 | #define I2C3_BASE_ADDR 0 | |
325 | #endif | |
326 | ||
327 | #if !defined(I2C4_BASE_ADDR) | |
328 | #define I2C4_BASE_ADDR 0 | |
329 | #endif | |
330 | ||
331 | #if !defined(I2C5_BASE_ADDR) | |
332 | #define I2C5_BASE_ADDR 0 | |
333 | #endif | |
334 | ||
335 | #if !defined(I2C6_BASE_ADDR) | |
336 | #define I2C6_BASE_ADDR 0 | |
337 | #endif | |
338 | ||
339 | #if !defined(I2C7_BASE_ADDR) | |
340 | #define I2C7_BASE_ADDR 0 | |
341 | #endif | |
342 | ||
343 | #if !defined(I2C8_BASE_ADDR) | |
344 | #define I2C8_BASE_ADDR 0 | |
345 | #endif | |
346 | ||
347 | static struct mxc_i2c_bus mxc_i2c_buses[] = { | |
348 | #if defined(CONFIG_ARCH_LS1021A) || defined(CONFIG_VF610) || \ | |
349 | defined(CONFIG_FSL_LAYERSCAPE) | |
350 | { 0, I2C1_BASE_ADDR, I2C_QUIRK_FLAG }, | |
351 | { 1, I2C2_BASE_ADDR, I2C_QUIRK_FLAG }, | |
352 | { 2, I2C3_BASE_ADDR, I2C_QUIRK_FLAG }, | |
353 | { 3, I2C4_BASE_ADDR, I2C_QUIRK_FLAG }, | |
354 | { 4, I2C5_BASE_ADDR, I2C_QUIRK_FLAG }, | |
355 | { 5, I2C6_BASE_ADDR, I2C_QUIRK_FLAG }, | |
356 | { 6, I2C7_BASE_ADDR, I2C_QUIRK_FLAG }, | |
357 | { 7, I2C8_BASE_ADDR, I2C_QUIRK_FLAG }, | |
358 | #else | |
359 | { 0, I2C1_BASE_ADDR, 0 }, | |
360 | { 1, I2C2_BASE_ADDR, 0 }, | |
361 | { 2, I2C3_BASE_ADDR, 0 }, | |
362 | { 3, I2C4_BASE_ADDR, 0 }, | |
363 | { 4, I2C5_BASE_ADDR, 0 }, | |
364 | { 5, I2C6_BASE_ADDR, 0 }, | |
365 | { 6, I2C7_BASE_ADDR, 0 }, | |
366 | { 7, I2C8_BASE_ADDR, 0 }, | |
367 | #endif | |
368 | }; | |
369 | ||
2147a169 | 370 | #if !CONFIG_IS_ENABLED(DM_I2C) |
71204e95 PF |
371 | int i2c_idle_bus(struct mxc_i2c_bus *i2c_bus) |
372 | { | |
373 | if (i2c_bus && i2c_bus->idle_bus_fn) | |
374 | return i2c_bus->idle_bus_fn(i2c_bus->idle_bus_data); | |
375 | return 0; | |
376 | } | |
377 | #else | |
378 | /* | |
e1bed802 PF |
379 | * See Linux Documentation/devicetree/bindings/i2c/i2c-imx.txt |
380 | * " | |
381 | * scl-gpios: specify the gpio related to SCL pin | |
382 | * sda-gpios: specify the gpio related to SDA pin | |
383 | * add pinctrl to configure i2c pins to gpio function for i2c | |
384 | * bus recovery, call it "gpio" state | |
385 | * " | |
386 | * | |
387 | * The i2c_idle_bus is an implementation following Linux Kernel. | |
71204e95 | 388 | */ |
e1bed802 | 389 | int i2c_idle_bus(struct mxc_i2c_bus *i2c_bus) |
71204e95 | 390 | { |
e1bed802 | 391 | struct udevice *bus = i2c_bus->bus; |
a40fe217 | 392 | struct dm_i2c_bus *i2c = dev_get_uclass_priv(bus); |
e1bed802 PF |
393 | struct gpio_desc *scl_gpio = &i2c_bus->scl_gpio; |
394 | struct gpio_desc *sda_gpio = &i2c_bus->sda_gpio; | |
a40fe217 | 395 | int sda, scl, idle_sclks; |
e1bed802 PF |
396 | int i, ret = 0; |
397 | ulong elapsed, start_time; | |
96c19bd3 | 398 | |
e1bed802 PF |
399 | if (pinctrl_select_state(bus, "gpio")) { |
400 | dev_dbg(bus, "Can not to switch to use gpio pinmux\n"); | |
401 | /* | |
402 | * GPIO pinctrl for i2c force idle is not a must, | |
403 | * but it is strongly recommended to be used. | |
404 | * Because it can help you to recover from bad | |
405 | * i2c bus state. Do not return failure, because | |
406 | * it is not a must. | |
407 | */ | |
408 | return 0; | |
409 | } | |
410 | ||
411 | dm_gpio_set_dir_flags(scl_gpio, GPIOD_IS_IN); | |
412 | dm_gpio_set_dir_flags(sda_gpio, GPIOD_IS_IN); | |
413 | scl = dm_gpio_get_value(scl_gpio); | |
414 | sda = dm_gpio_get_value(sda_gpio); | |
415 | ||
416 | if ((sda & scl) == 1) | |
417 | goto exit; /* Bus is idle already */ | |
418 | ||
a40fe217 LM |
419 | /* |
420 | * In most cases it is just enough to generate 8 + 1 SCLK | |
421 | * clocks to recover I2C slave device from 'stuck' state | |
422 | * (when for example SW reset was performed, in the middle of | |
423 | * I2C transmission). | |
424 | * | |
425 | * However, there are devices which send data in packets of | |
426 | * N bytes (N > 1). In such case we do need N * 8 + 1 SCLK | |
427 | * clocks. | |
428 | */ | |
429 | idle_sclks = 8 + 1; | |
430 | ||
431 | if (i2c->max_transaction_bytes > 0) | |
432 | idle_sclks = i2c->max_transaction_bytes * 8 + 1; | |
e1bed802 | 433 | /* Send high and low on the SCL line */ |
a40fe217 | 434 | for (i = 0; i < idle_sclks; i++) { |
e1bed802 PF |
435 | dm_gpio_set_dir_flags(scl_gpio, GPIOD_IS_OUT); |
436 | dm_gpio_set_value(scl_gpio, 0); | |
437 | udelay(50); | |
438 | dm_gpio_set_dir_flags(scl_gpio, GPIOD_IS_IN); | |
439 | udelay(50); | |
440 | } | |
441 | start_time = get_timer(0); | |
442 | for (;;) { | |
443 | dm_gpio_set_dir_flags(scl_gpio, GPIOD_IS_IN); | |
444 | dm_gpio_set_dir_flags(sda_gpio, GPIOD_IS_IN); | |
445 | scl = dm_gpio_get_value(scl_gpio); | |
446 | sda = dm_gpio_get_value(sda_gpio); | |
447 | if ((sda & scl) == 1) | |
448 | break; | |
29caf930 | 449 | schedule(); |
e1bed802 PF |
450 | elapsed = get_timer(start_time); |
451 | if (elapsed > (CONFIG_SYS_HZ / 5)) { /* .2 seconds */ | |
452 | ret = -EBUSY; | |
453 | printf("%s: failed to clear bus, sda=%d scl=%d\n", __func__, sda, scl); | |
454 | break; | |
455 | } | |
456 | } | |
457 | ||
458 | exit: | |
459 | pinctrl_select_state(bus, "default"); | |
460 | return ret; | |
461 | } | |
71204e95 | 462 | #endif |
9c31c535 BL |
463 | /* |
464 | * Early init I2C for prepare read the clk through I2C. | |
465 | */ | |
466 | void i2c_early_init_f(void) | |
467 | { | |
468 | ulong base = mxc_i2c_buses[I2C_EARLY_INIT_INDEX].base; | |
469 | bool quirk = mxc_i2c_buses[I2C_EARLY_INIT_INDEX].driver_data | |
470 | & I2C_QUIRK_FLAG ? true : false; | |
471 | int reg_shift = quirk ? VF610_I2C_REGSHIFT : IMX_I2C_REGSHIFT; | |
472 | ||
473 | /* Set I2C divider value */ | |
474 | writeb(I2C_IFDR_DIV_CONSERVATIVE, base + (IFDR << reg_shift)); | |
475 | /* Reset module */ | |
476 | writeb(I2CR_IDIS, base + (I2CR << reg_shift)); | |
477 | writeb(0, base + (I2SR << reg_shift)); | |
478 | /* Enable I2C */ | |
479 | writeb(I2CR_IEN, base + (I2CR << reg_shift)); | |
480 | } | |
71204e95 PF |
481 | |
482 | static int i2c_init_transfer(struct mxc_i2c_bus *i2c_bus, u8 chip, | |
483 | u32 addr, int alen) | |
a7f1a005 TK |
484 | { |
485 | int retry; | |
486 | int ret; | |
71204e95 PF |
487 | int reg_shift = i2c_bus->driver_data & I2C_QUIRK_FLAG ? |
488 | VF610_I2C_REGSHIFT : IMX_I2C_REGSHIFT; | |
e6c8b716 HS |
489 | |
490 | if (!i2c_bus->base) | |
7c84319a | 491 | return -EINVAL; |
e6c8b716 | 492 | |
a7f1a005 | 493 | for (retry = 0; retry < 3; retry++) { |
71204e95 | 494 | ret = i2c_init_transfer_(i2c_bus, chip, addr, alen); |
a7f1a005 TK |
495 | if (ret >= 0) |
496 | return 0; | |
71204e95 | 497 | i2c_imx_stop(i2c_bus); |
7c84319a | 498 | if (ret == -EREMOTEIO) |
a7f1a005 TK |
499 | return ret; |
500 | ||
501 | printf("%s: failed for chip 0x%x retry=%d\n", __func__, chip, | |
502 | retry); | |
503 | if (ret != -ERESTART) | |
30ea41a4 | 504 | /* Disable controller */ |
71204e95 | 505 | writeb(I2CR_IDIS, i2c_bus->base + (I2CR << reg_shift)); |
a7f1a005 | 506 | udelay(100); |
71204e95 | 507 | if (i2c_idle_bus(i2c_bus) < 0) |
96c19bd3 | 508 | break; |
a7f1a005 | 509 | } |
71204e95 | 510 | printf("%s: give up i2c_regs=0x%lx\n", __func__, i2c_bus->base); |
db84140b | 511 | return ret; |
cdace066 SH |
512 | } |
513 | ||
71204e95 PF |
514 | static int i2c_write_data(struct mxc_i2c_bus *i2c_bus, u8 chip, const u8 *buf, |
515 | int len) | |
516 | { | |
517 | int i, ret = 0; | |
518 | ||
519 | debug("i2c_write_data: chip=0x%x, len=0x%x\n", chip, len); | |
520 | debug("write_data: "); | |
521 | /* use rc for counter */ | |
522 | for (i = 0; i < len; ++i) | |
523 | debug(" 0x%02x", buf[i]); | |
524 | debug("\n"); | |
525 | ||
526 | for (i = 0; i < len; i++) { | |
527 | ret = tx_byte(i2c_bus, buf[i]); | |
528 | if (ret < 0) { | |
529 | debug("i2c_write_data(): rc=%d\n", ret); | |
530 | break; | |
531 | } | |
532 | } | |
533 | ||
534 | return ret; | |
535 | } | |
536 | ||
c854933f TP |
537 | /* Will generate a STOP after the last byte if "last" is true, i.e. this is the |
538 | * final message of a transaction. If not, it switches the bus back to TX mode | |
539 | * and does not send a STOP, leaving the bus in a state where a repeated start | |
540 | * and address can be sent for another message. | |
541 | */ | |
71204e95 | 542 | static int i2c_read_data(struct mxc_i2c_bus *i2c_bus, uchar chip, uchar *buf, |
c854933f | 543 | int len, bool last) |
db84140b | 544 | { |
db84140b MV |
545 | int ret; |
546 | unsigned int temp; | |
547 | int i; | |
71204e95 PF |
548 | int reg_shift = i2c_bus->driver_data & I2C_QUIRK_FLAG ? |
549 | VF610_I2C_REGSHIFT : IMX_I2C_REGSHIFT; | |
550 | ulong base = i2c_bus->base; | |
db84140b | 551 | |
71204e95 | 552 | debug("i2c_read_data: chip=0x%x, len=0x%x\n", chip, len); |
db84140b MV |
553 | |
554 | /* setup bus to read data */ | |
71204e95 | 555 | temp = readb(base + (I2CR << reg_shift)); |
db84140b MV |
556 | temp &= ~(I2CR_MTX | I2CR_TX_NO_AK); |
557 | if (len == 1) | |
558 | temp |= I2CR_TX_NO_AK; | |
71204e95 PF |
559 | writeb(temp, base + (I2CR << reg_shift)); |
560 | writeb(I2SR_IIF_CLEAR, base + (I2SR << reg_shift)); | |
561 | /* dummy read to clear ICF */ | |
562 | readb(base + (I2DR << reg_shift)); | |
db84140b MV |
563 | |
564 | /* read data */ | |
565 | for (i = 0; i < len; i++) { | |
71204e95 | 566 | ret = wait_for_sr_state(i2c_bus, ST_IIF); |
7aa57a01 | 567 | if (ret < 0) { |
71204e95 PF |
568 | debug("i2c_read_data(): ret=%d\n", ret); |
569 | i2c_imx_stop(i2c_bus); | |
db84140b | 570 | return ret; |
c4330d28 | 571 | } |
db84140b | 572 | |
db84140b | 573 | if (i == (len - 1)) { |
c854933f TP |
574 | /* Final byte has already been received by master! When |
575 | * we read it from I2DR, the master will start another | |
576 | * cycle. We must program it first to send a STOP or | |
577 | * switch to TX to avoid this. | |
578 | */ | |
579 | if (last) { | |
580 | i2c_imx_stop(i2c_bus); | |
581 | } else { | |
582 | /* Final read, no stop, switch back to tx */ | |
583 | temp = readb(base + (I2CR << reg_shift)); | |
584 | temp |= I2CR_MTX | I2CR_TX_NO_AK; | |
585 | writeb(temp, base + (I2CR << reg_shift)); | |
586 | } | |
db84140b | 587 | } else if (i == (len - 2)) { |
c854933f TP |
588 | /* Master has already recevied penultimate byte. When |
589 | * we read it from I2DR, master will start RX of final | |
590 | * byte. We must set TX_NO_AK now so it does not ACK | |
591 | * that final byte. | |
592 | */ | |
71204e95 | 593 | temp = readb(base + (I2CR << reg_shift)); |
db84140b | 594 | temp |= I2CR_TX_NO_AK; |
71204e95 | 595 | writeb(temp, base + (I2CR << reg_shift)); |
db84140b | 596 | } |
c854933f | 597 | |
71204e95 PF |
598 | writeb(I2SR_IIF_CLEAR, base + (I2SR << reg_shift)); |
599 | buf[i] = readb(base + (I2DR << reg_shift)); | |
cdace066 | 600 | } |
71204e95 PF |
601 | |
602 | /* reuse ret for counter*/ | |
603 | for (ret = 0; ret < len; ++ret) | |
604 | debug(" 0x%02x", buf[ret]); | |
605 | debug("\n"); | |
606 | ||
c854933f TP |
607 | /* It is not clear to me that this is necessary */ |
608 | if (last) | |
609 | i2c_imx_stop(i2c_bus); | |
7aa57a01 | 610 | return 0; |
cdace066 SH |
611 | } |
612 | ||
068cabe8 CH |
613 | int __enable_i2c_clk(unsigned char enable, unsigned int i2c_num) |
614 | { | |
615 | return 1; | |
616 | } | |
617 | ||
618 | int enable_i2c_clk(unsigned char enable, unsigned int i2c_num) | |
619 | __attribute__((weak, alias("__enable_i2c_clk"))); | |
620 | ||
2147a169 | 621 | #if !CONFIG_IS_ENABLED(DM_I2C) |
98dfa70f | 622 | |
db84140b | 623 | /* |
71204e95 | 624 | * Read data from I2C device |
6314b3c7 TP |
625 | * |
626 | * The transactions use the syntax defined in the Linux kernel I2C docs. | |
627 | * | |
628 | * If alen is > 0, then this function will send a transaction of the form: | |
629 | * S Chip Wr [A] Addr [A] S Chip Rd [A] [data] A ... NA P | |
630 | * This is a normal I2C register read: writing the register address, then doing | |
631 | * a repeated start and reading the data. | |
632 | * | |
633 | * If alen == 0, then we get this transaction: | |
634 | * S Chip Wr [A] S Chip Rd [A] [data] A ... NA P | |
635 | * This is somewhat unusual, though valid, transaction. It addresses the chip | |
636 | * in write mode, but doesn't actually write any register address or data, then | |
637 | * does a repeated start and reads data. | |
638 | * | |
639 | * If alen < 0, then we get this transaction: | |
640 | * S Chip Rd [A] [data] A ... NA P | |
641 | * The chip is addressed in read mode and then data is read. No register | |
642 | * address is written first. This is perfectly valid on most devices and | |
643 | * required on some (usually those that don't act like an array of registers). | |
db84140b | 644 | */ |
71204e95 PF |
645 | static int bus_i2c_read(struct mxc_i2c_bus *i2c_bus, u8 chip, u32 addr, |
646 | int alen, u8 *buf, int len) | |
cdace066 | 647 | { |
71204e95 PF |
648 | int ret = 0; |
649 | u32 temp; | |
650 | int reg_shift = i2c_bus->driver_data & I2C_QUIRK_FLAG ? | |
651 | VF610_I2C_REGSHIFT : IMX_I2C_REGSHIFT; | |
652 | ulong base = i2c_bus->base; | |
cdace066 | 653 | |
71204e95 | 654 | ret = i2c_init_transfer(i2c_bus, chip, addr, alen); |
cea60b0c | 655 | if (ret < 0) |
db84140b | 656 | return ret; |
cdace066 | 657 | |
2feec4ea NH |
658 | if (alen >= 0) { |
659 | temp = readb(base + (I2CR << reg_shift)); | |
660 | temp |= I2CR_RSTA; | |
661 | writeb(temp, base + (I2CR << reg_shift)); | |
662 | } | |
71204e95 PF |
663 | |
664 | ret = tx_byte(i2c_bus, (chip << 1) | 1); | |
665 | if (ret < 0) { | |
666 | i2c_imx_stop(i2c_bus); | |
667 | return ret; | |
db84140b | 668 | } |
71204e95 | 669 | |
c854933f | 670 | ret = i2c_read_data(i2c_bus, chip, buf, len, true); |
71204e95 PF |
671 | |
672 | i2c_imx_stop(i2c_bus); | |
673 | return ret; | |
674 | } | |
675 | ||
676 | /* | |
677 | * Write data to I2C device | |
6314b3c7 TP |
678 | * |
679 | * If alen > 0, we get this transaction: | |
680 | * S Chip Wr [A] addr [A] data [A] ... [A] P | |
681 | * An ordinary write register command. | |
682 | * | |
683 | * If alen == 0, then we get this: | |
684 | * S Chip Wr [A] data [A] ... [A] P | |
685 | * This is a simple I2C write. | |
686 | * | |
687 | * If alen < 0, then we get this: | |
688 | * S data [A] ... [A] P | |
689 | * This is most likely NOT something that should be used. It doesn't send the | |
690 | * chip address first, so in effect, the first byte of data will be used as the | |
691 | * address. | |
71204e95 PF |
692 | */ |
693 | static int bus_i2c_write(struct mxc_i2c_bus *i2c_bus, u8 chip, u32 addr, | |
694 | int alen, const u8 *buf, int len) | |
695 | { | |
696 | int ret = 0; | |
697 | ||
698 | ret = i2c_init_transfer(i2c_bus, chip, addr, alen); | |
699 | if (ret < 0) | |
700 | return ret; | |
701 | ||
702 | ret = i2c_write_data(i2c_bus, chip, buf, len); | |
703 | ||
704 | i2c_imx_stop(i2c_bus); | |
705 | ||
db84140b MV |
706 | return ret; |
707 | } | |
cfbb88d3 | 708 | |
71204e95 | 709 | struct mxc_i2c_bus *i2c_get_base(struct i2c_adapter *adap) |
96c19bd3 | 710 | { |
71204e95 | 711 | return &mxc_i2c_buses[adap->hwadapnr]; |
96c19bd3 TK |
712 | } |
713 | ||
fac96408 | 714 | static int mxc_i2c_read(struct i2c_adapter *adap, uint8_t chip, |
715 | uint addr, int alen, uint8_t *buffer, | |
716 | int len) | |
e4ff525f | 717 | { |
fac96408 | 718 | return bus_i2c_read(i2c_get_base(adap), chip, addr, alen, buffer, len); |
e4ff525f TK |
719 | } |
720 | ||
fac96408 | 721 | static int mxc_i2c_write(struct i2c_adapter *adap, uint8_t chip, |
722 | uint addr, int alen, uint8_t *buffer, | |
723 | int len) | |
e4ff525f | 724 | { |
fac96408 | 725 | return bus_i2c_write(i2c_get_base(adap), chip, addr, alen, buffer, len); |
e4ff525f TK |
726 | } |
727 | ||
cfbb88d3 TK |
728 | /* |
729 | * Test if a chip at a given address responds (probe the chip) | |
730 | */ | |
fac96408 | 731 | static int mxc_i2c_probe(struct i2c_adapter *adap, uint8_t chip) |
cfbb88d3 | 732 | { |
fac96408 | 733 | return bus_i2c_write(i2c_get_base(adap), chip, 0, 0, NULL, 0); |
e4ff525f TK |
734 | } |
735 | ||
71204e95 PF |
736 | void bus_i2c_init(int index, int speed, int unused, |
737 | int (*idle_bus_fn)(void *p), void *idle_bus_data) | |
e4ff525f | 738 | { |
71204e95 PF |
739 | int ret; |
740 | ||
741 | if (index >= ARRAY_SIZE(mxc_i2c_buses)) { | |
742 | debug("Error i2c index\n"); | |
e4ff525f | 743 | return; |
e4ff525f | 744 | } |
71204e95 | 745 | |
24f95e14 | 746 | if (IS_ENABLED(CONFIG_IMX_MODULE_FUSE)) { |
7d1ee741 PF |
747 | if (i2c_fused((ulong)mxc_i2c_buses[index].base)) { |
748 | printf("SoC fuse indicates I2C@0x%lx is unavailable.\n", | |
749 | (ulong)mxc_i2c_buses[index].base); | |
750 | return; | |
751 | } | |
752 | } | |
753 | ||
aee3fddb GQ |
754 | /* |
755 | * Warning: Be careful to allow the assignment to a static | |
756 | * variable here. This function could be called while U-Boot is | |
757 | * still running in flash memory. So such assignment is equal | |
758 | * to write data to flash without erasing. | |
759 | */ | |
760 | if (idle_bus_fn) | |
761 | mxc_i2c_buses[index].idle_bus_fn = idle_bus_fn; | |
762 | if (idle_bus_data) | |
763 | mxc_i2c_buses[index].idle_bus_data = idle_bus_data; | |
71204e95 PF |
764 | |
765 | ret = enable_i2c_clk(1, index); | |
766 | if (ret < 0) { | |
767 | debug("I2C-%d clk fail to enable.\n", index); | |
768 | return; | |
769 | } | |
770 | ||
771 | bus_i2c_set_bus_speed(&mxc_i2c_buses[index], speed); | |
e4ff525f TK |
772 | } |
773 | ||
774 | /* | |
775 | * Init I2C Bus | |
776 | */ | |
fac96408 | 777 | static void mxc_i2c_init(struct i2c_adapter *adap, int speed, int slaveaddr) |
e4ff525f | 778 | { |
71204e95 | 779 | bus_i2c_init(adap->hwadapnr, speed, slaveaddr, NULL, NULL); |
e4ff525f TK |
780 | } |
781 | ||
782 | /* | |
783 | * Set I2C Speed | |
784 | */ | |
71204e95 | 785 | static u32 mxc_i2c_set_bus_speed(struct i2c_adapter *adap, uint speed) |
e4ff525f | 786 | { |
fac96408 | 787 | return bus_i2c_set_bus_speed(i2c_get_base(adap), speed); |
e4ff525f TK |
788 | } |
789 | ||
790 | /* | |
fac96408 | 791 | * Register mxc i2c adapters |
e4ff525f | 792 | */ |
03544c66 | 793 | #ifdef CONFIG_SYS_I2C_MXC_I2C1 |
fac96408 | 794 | U_BOOT_I2C_ADAP_COMPLETE(mxc0, mxc_i2c_init, mxc_i2c_probe, |
795 | mxc_i2c_read, mxc_i2c_write, | |
796 | mxc_i2c_set_bus_speed, | |
797 | CONFIG_SYS_MXC_I2C1_SPEED, | |
798 | CONFIG_SYS_MXC_I2C1_SLAVE, 0) | |
03544c66 AA |
799 | #endif |
800 | ||
801 | #ifdef CONFIG_SYS_I2C_MXC_I2C2 | |
fac96408 | 802 | U_BOOT_I2C_ADAP_COMPLETE(mxc1, mxc_i2c_init, mxc_i2c_probe, |
803 | mxc_i2c_read, mxc_i2c_write, | |
804 | mxc_i2c_set_bus_speed, | |
805 | CONFIG_SYS_MXC_I2C2_SPEED, | |
806 | CONFIG_SYS_MXC_I2C2_SLAVE, 1) | |
03544c66 AA |
807 | #endif |
808 | ||
f8cb101e | 809 | #ifdef CONFIG_SYS_I2C_MXC_I2C3 |
fac96408 | 810 | U_BOOT_I2C_ADAP_COMPLETE(mxc2, mxc_i2c_init, mxc_i2c_probe, |
811 | mxc_i2c_read, mxc_i2c_write, | |
812 | mxc_i2c_set_bus_speed, | |
813 | CONFIG_SYS_MXC_I2C3_SPEED, | |
814 | CONFIG_SYS_MXC_I2C3_SLAVE, 2) | |
815 | #endif | |
71204e95 | 816 | |
f8cb101e YS |
817 | #ifdef CONFIG_SYS_I2C_MXC_I2C4 |
818 | U_BOOT_I2C_ADAP_COMPLETE(mxc3, mxc_i2c_init, mxc_i2c_probe, | |
819 | mxc_i2c_read, mxc_i2c_write, | |
820 | mxc_i2c_set_bus_speed, | |
821 | CONFIG_SYS_MXC_I2C4_SPEED, | |
822 | CONFIG_SYS_MXC_I2C4_SLAVE, 3) | |
823 | #endif | |
71204e95 | 824 | |
fa452192 SD |
825 | #ifdef CONFIG_SYS_I2C_MXC_I2C5 |
826 | U_BOOT_I2C_ADAP_COMPLETE(mxc4, mxc_i2c_init, mxc_i2c_probe, | |
827 | mxc_i2c_read, mxc_i2c_write, | |
828 | mxc_i2c_set_bus_speed, | |
829 | CONFIG_SYS_MXC_I2C5_SPEED, | |
830 | CONFIG_SYS_MXC_I2C5_SLAVE, 4) | |
831 | #endif | |
832 | ||
833 | #ifdef CONFIG_SYS_I2C_MXC_I2C6 | |
834 | U_BOOT_I2C_ADAP_COMPLETE(mxc5, mxc_i2c_init, mxc_i2c_probe, | |
835 | mxc_i2c_read, mxc_i2c_write, | |
836 | mxc_i2c_set_bus_speed, | |
837 | CONFIG_SYS_MXC_I2C6_SPEED, | |
838 | CONFIG_SYS_MXC_I2C6_SLAVE, 5) | |
839 | #endif | |
840 | ||
841 | #ifdef CONFIG_SYS_I2C_MXC_I2C7 | |
842 | U_BOOT_I2C_ADAP_COMPLETE(mxc6, mxc_i2c_init, mxc_i2c_probe, | |
843 | mxc_i2c_read, mxc_i2c_write, | |
844 | mxc_i2c_set_bus_speed, | |
845 | CONFIG_SYS_MXC_I2C7_SPEED, | |
846 | CONFIG_SYS_MXC_I2C7_SLAVE, 6) | |
847 | #endif | |
848 | ||
849 | #ifdef CONFIG_SYS_I2C_MXC_I2C8 | |
850 | U_BOOT_I2C_ADAP_COMPLETE(mxc7, mxc_i2c_init, mxc_i2c_probe, | |
851 | mxc_i2c_read, mxc_i2c_write, | |
852 | mxc_i2c_set_bus_speed, | |
853 | CONFIG_SYS_MXC_I2C8_SPEED, | |
854 | CONFIG_SYS_MXC_I2C8_SLAVE, 7) | |
855 | #endif | |
856 | ||
71204e95 PF |
857 | #else |
858 | ||
859 | static int mxc_i2c_set_bus_speed(struct udevice *bus, unsigned int speed) | |
860 | { | |
861 | struct mxc_i2c_bus *i2c_bus = dev_get_priv(bus); | |
862 | ||
863 | return bus_i2c_set_bus_speed(i2c_bus, speed); | |
864 | } | |
865 | ||
866 | static int mxc_i2c_probe(struct udevice *bus) | |
867 | { | |
868 | struct mxc_i2c_bus *i2c_bus = dev_get_priv(bus); | |
ad2aad70 | 869 | ofnode node = dev_ofnode(bus); |
71204e95 | 870 | fdt_addr_t addr; |
e1bed802 | 871 | int ret, ret2; |
71204e95 PF |
872 | |
873 | i2c_bus->driver_data = dev_get_driver_data(bus); | |
874 | ||
2548493a | 875 | addr = dev_read_addr(bus); |
71204e95 | 876 | if (addr == FDT_ADDR_T_NONE) |
7c84319a | 877 | return -EINVAL; |
71204e95 | 878 | |
24f95e14 | 879 | if (IS_ENABLED(CONFIG_IMX_MODULE_FUSE)) { |
7d1ee741 PF |
880 | if (i2c_fused((ulong)addr)) { |
881 | printf("SoC fuse indicates I2C@0x%lx is unavailable.\n", | |
882 | (ulong)addr); | |
883 | return -ENODEV; | |
884 | } | |
885 | } | |
886 | ||
71204e95 | 887 | i2c_bus->base = addr; |
8b85dfc6 | 888 | i2c_bus->index = dev_seq(bus); |
e1bed802 | 889 | i2c_bus->bus = bus; |
71204e95 PF |
890 | |
891 | /* Enable clk */ | |
6dba0864 PF |
892 | #if CONFIG_IS_ENABLED(CLK) |
893 | ret = clk_get_by_index(bus, 0, &i2c_bus->per_clk); | |
894 | if (ret) { | |
895 | printf("Failed to get i2c clk\n"); | |
896 | return ret; | |
897 | } | |
898 | ret = clk_enable(&i2c_bus->per_clk); | |
899 | if (ret) { | |
900 | printf("Failed to enable i2c clk\n"); | |
901 | return ret; | |
902 | } | |
903 | #else | |
8b85dfc6 | 904 | ret = enable_i2c_clk(1, dev_seq(bus)); |
71204e95 PF |
905 | if (ret < 0) |
906 | return ret; | |
6dba0864 | 907 | #endif |
71204e95 | 908 | |
e1bed802 PF |
909 | /* |
910 | * See Documentation/devicetree/bindings/i2c/i2c-imx.txt | |
911 | * Use gpio to force bus idle when necessary. | |
912 | */ | |
ad2aad70 | 913 | ret = ofnode_stringlist_search(node, "pinctrl-names", "gpio"); |
e1bed802 | 914 | if (ret < 0) { |
b4f11dfc | 915 | debug("i2c bus %d at 0x%2lx, no gpio pinctrl state.\n", |
8b85dfc6 | 916 | dev_seq(bus), i2c_bus->base); |
e1bed802 | 917 | } else { |
ad2aad70 TH |
918 | ret = gpio_request_by_name(bus, "scl-gpios", 0, &i2c_bus->scl_gpio, |
919 | GPIOD_IS_OUT); | |
920 | ret2 = gpio_request_by_name(bus, "sda-gpios", 0, &i2c_bus->sda_gpio, | |
921 | GPIOD_IS_OUT); | |
fb012873 PF |
922 | if (!dm_gpio_is_valid(&i2c_bus->sda_gpio) || |
923 | !dm_gpio_is_valid(&i2c_bus->scl_gpio) || | |
924 | ret || ret2) { | |
b4f11dfc | 925 | dev_err(bus, |
26c7048d | 926 | "i2c bus %d at 0x%2lx, fail to request scl/sda gpio\n", |
8b85dfc6 | 927 | dev_seq(bus), i2c_bus->base); |
7c84319a | 928 | return -EINVAL; |
e1bed802 PF |
929 | } |
930 | } | |
931 | ||
71204e95 PF |
932 | /* |
933 | * Pinmux settings are in board file now, until pinmux is supported, | |
934 | * we can set pinmux here in probe function. | |
935 | */ | |
936 | ||
371be1e0 | 937 | debug("i2c : controller bus %d at 0x%lx , speed %d: ", |
8b85dfc6 | 938 | dev_seq(bus), i2c_bus->base, |
71204e95 PF |
939 | i2c_bus->speed); |
940 | ||
941 | return 0; | |
942 | } | |
943 | ||
6314b3c7 | 944 | /* Sends: S Addr Wr [A|NA] P */ |
71204e95 PF |
945 | static int mxc_i2c_probe_chip(struct udevice *bus, u32 chip_addr, |
946 | u32 chip_flags) | |
947 | { | |
948 | int ret; | |
949 | struct mxc_i2c_bus *i2c_bus = dev_get_priv(bus); | |
950 | ||
951 | ret = i2c_init_transfer(i2c_bus, chip_addr, 0, 0); | |
952 | if (ret < 0) { | |
953 | debug("%s failed, ret = %d\n", __func__, ret); | |
954 | return ret; | |
955 | } | |
956 | ||
957 | i2c_imx_stop(i2c_bus); | |
958 | ||
959 | return 0; | |
960 | } | |
961 | ||
962 | static int mxc_i2c_xfer(struct udevice *bus, struct i2c_msg *msg, int nmsgs) | |
963 | { | |
964 | struct mxc_i2c_bus *i2c_bus = dev_get_priv(bus); | |
965 | int ret = 0; | |
966 | ulong base = i2c_bus->base; | |
967 | int reg_shift = i2c_bus->driver_data & I2C_QUIRK_FLAG ? | |
968 | VF610_I2C_REGSHIFT : IMX_I2C_REGSHIFT; | |
c854933f | 969 | int read_mode; |
71204e95 | 970 | |
c854933f TP |
971 | /* Here address len is set to -1 to not send any address at first. |
972 | * Otherwise i2c_init_transfer will send the chip address with write | |
973 | * mode set. This is wrong if the 1st message is read. | |
71204e95 | 974 | */ |
c854933f | 975 | ret = i2c_init_transfer(i2c_bus, msg->addr, 0, -1); |
71204e95 PF |
976 | if (ret < 0) { |
977 | debug("i2c_init_transfer error: %d\n", ret); | |
978 | return ret; | |
979 | } | |
980 | ||
c854933f | 981 | read_mode = -1; /* So it's always different on the first message */ |
71204e95 | 982 | for (; nmsgs > 0; nmsgs--, msg++) { |
c854933f TP |
983 | const int msg_is_read = !!(msg->flags & I2C_M_RD); |
984 | ||
985 | debug("i2c_xfer: chip=0x%x, len=0x%x, dir=%c\n", msg->addr, | |
986 | msg->len, msg_is_read ? 'R' : 'W'); | |
987 | ||
988 | if (msg_is_read != read_mode) { | |
989 | /* Send repeated start if not 1st message */ | |
990 | if (read_mode != -1) { | |
991 | debug("i2c_xfer: [RSTART]\n"); | |
71204e95 PF |
992 | ret = readb(base + (I2CR << reg_shift)); |
993 | ret |= I2CR_RSTA; | |
994 | writeb(ret, base + (I2CR << reg_shift)); | |
71204e95 | 995 | } |
c854933f TP |
996 | debug("i2c_xfer: [ADDR %02x | %c]\n", msg->addr, |
997 | msg_is_read ? 'R' : 'W'); | |
998 | ret = tx_byte(i2c_bus, (msg->addr << 1) | msg_is_read); | |
999 | if (ret < 0) { | |
1000 | debug("i2c_xfer: [STOP]\n"); | |
1001 | i2c_imx_stop(i2c_bus); | |
1002 | break; | |
1003 | } | |
1004 | read_mode = msg_is_read; | |
71204e95 | 1005 | } |
c854933f TP |
1006 | |
1007 | if (msg->flags & I2C_M_RD) | |
1008 | ret = i2c_read_data(i2c_bus, msg->addr, msg->buf, | |
1009 | msg->len, nmsgs == 1 || | |
1010 | (msg->flags & I2C_M_STOP)); | |
1011 | else | |
1012 | ret = i2c_write_data(i2c_bus, msg->addr, msg->buf, | |
1013 | msg->len); | |
1014 | ||
1015 | if (ret < 0) | |
1016 | break; | |
71204e95 PF |
1017 | } |
1018 | ||
1019 | if (ret) | |
1020 | debug("i2c_write: error sending\n"); | |
1021 | ||
1022 | i2c_imx_stop(i2c_bus); | |
1023 | ||
1024 | return ret; | |
1025 | } | |
1026 | ||
1027 | static const struct dm_i2c_ops mxc_i2c_ops = { | |
1028 | .xfer = mxc_i2c_xfer, | |
1029 | .probe_chip = mxc_i2c_probe_chip, | |
1030 | .set_bus_speed = mxc_i2c_set_bus_speed, | |
1031 | }; | |
1032 | ||
1033 | static const struct udevice_id mxc_i2c_ids[] = { | |
1034 | { .compatible = "fsl,imx21-i2c", }, | |
1035 | { .compatible = "fsl,vf610-i2c", .data = I2C_QUIRK_FLAG, }, | |
1036 | {} | |
1037 | }; | |
1038 | ||
1039 | U_BOOT_DRIVER(i2c_mxc) = { | |
1040 | .name = "i2c_mxc", | |
1041 | .id = UCLASS_I2C, | |
1042 | .of_match = mxc_i2c_ids, | |
1043 | .probe = mxc_i2c_probe, | |
41575d8e | 1044 | .priv_auto = sizeof(struct mxc_i2c_bus), |
71204e95 | 1045 | .ops = &mxc_i2c_ops, |
c6910321 | 1046 | .flags = DM_FLAG_PRE_RELOC, |
71204e95 PF |
1047 | }; |
1048 | #endif |