]>
Commit | Line | Data |
---|---|---|
59189a8b TH |
1 | /* |
2 | * Copyright (C) 2013 Gateworks Corporation | |
3 | * | |
4 | * SPDX-License-Identifier: GPL-2.0+ | |
5 | */ | |
6 | ||
7 | #ifndef __CONFIG_H | |
8 | #define __CONFIG_H | |
9 | ||
0cc11dea | 10 | /* SPL */ |
06c3564d | 11 | #define CONFIG_SPL_BOARD_INIT |
0cc11dea TH |
12 | #define CONFIG_SPL_NAND_SUPPORT |
13 | #define CONFIG_SPL_MMC_SUPPORT | |
e06a0362 | 14 | #define CONFIG_SPL_POWER_SUPPORT |
0cc11dea | 15 | /* Location in NAND to read U-Boot from */ |
55ff55e9 | 16 | #define CONFIG_SYS_NAND_U_BOOT_OFFS (14 * SZ_1M) |
0cc11dea | 17 | |
53940a50 TH |
18 | /* Falcon Mode */ |
19 | #define CONFIG_CMD_SPL | |
20 | #define CONFIG_SPL_OS_BOOT | |
21 | #define CONFIG_SPL_ENV_SUPPORT | |
22 | #define CONFIG_SYS_SPL_ARGS_ADDR 0x18000000 | |
23 | #define CONFIG_CMD_SPL_WRITE_SIZE (128 * SZ_1K) | |
24 | ||
25 | /* Falcon Mode - NAND support: args@17MB kernel@18MB */ | |
26 | #define CONFIG_CMD_SPL_NAND_OFS (17 * SZ_1M) | |
27 | #define CONFIG_SYS_NAND_SPL_KERNEL_OFFS (18 * SZ_1M) | |
28 | ||
29 | /* Falcon Mode - MMC support: args@1MB kernel@2MB */ | |
30 | #define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTOR 0x800 /* 1MB */ | |
31 | #define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTORS (CONFIG_CMD_SPL_WRITE_SIZE / 512) | |
32 | #define CONFIG_SYS_MMCSD_RAW_MODE_KERNEL_SECTOR 0x1000 /* 2MB */ | |
33 | ||
0cc11dea | 34 | #include "imx6_spl.h" /* common IMX6 SPL configuration */ |
59189a8b | 35 | #include "mx6_common.h" |
59189a8b TH |
36 | |
37 | #define CONFIG_MACH_TYPE 4520 /* Gateworks Ventana Platform */ | |
38 | ||
ea690917 | 39 | /* Serial ATAG */ |
59189a8b | 40 | #define CONFIG_SERIAL_TAG |
59189a8b TH |
41 | |
42 | /* Size of malloc() pool */ | |
55ff55e9 | 43 | #define CONFIG_SYS_MALLOC_LEN (10 * SZ_1M) |
59189a8b TH |
44 | |
45 | /* Init Functions */ | |
46 | #define CONFIG_BOARD_EARLY_INIT_F | |
47 | #define CONFIG_MISC_INIT_R | |
48 | ||
e1b4770c TH |
49 | /* Driver Model */ |
50 | #ifndef CONFIG_SPL_BUILD | |
e1b4770c | 51 | #define CONFIG_DM_GPIO |
50de5088 | 52 | #define CONFIG_DM_THERMAL |
e1b4770c TH |
53 | #endif |
54 | ||
59189a8b TH |
55 | /* GPIO */ |
56 | #define CONFIG_MXC_GPIO | |
57 | ||
50de5088 | 58 | /* Thermal */ |
1368f993 | 59 | #define CONFIG_IMX_THERMAL |
50de5088 | 60 | |
59189a8b TH |
61 | /* Serial */ |
62 | #define CONFIG_MXC_UART | |
63 | #define CONFIG_MXC_UART_BASE UART2_BASE | |
64 | ||
65 | #ifdef CONFIG_SPI_FLASH | |
66 | ||
67 | /* SPI */ | |
68 | #define CONFIG_CMD_SF | |
69 | #ifdef CONFIG_CMD_SF | |
70 | #define CONFIG_MXC_SPI | |
71 | #define CONFIG_SPI_FLASH_MTD | |
72 | #define CONFIG_SPI_FLASH_BAR | |
59189a8b | 73 | #define CONFIG_SF_DEFAULT_BUS 0 |
155fa9af | 74 | #define CONFIG_SF_DEFAULT_CS 0 |
59189a8b TH |
75 | /* GPIO 3-19 (21248) */ |
76 | #define CONFIG_SF_DEFAULT_SPEED 30000000 | |
77 | #define CONFIG_SF_DEFAULT_MODE (SPI_MODE_0) | |
78 | #endif | |
79 | ||
80 | #else | |
81 | /* Enable NAND support */ | |
82 | #define CONFIG_CMD_TIME | |
83 | #define CONFIG_CMD_NAND | |
84 | #define CONFIG_CMD_NAND_TRIMFFS | |
85 | #ifdef CONFIG_CMD_NAND | |
86 | #define CONFIG_NAND_MXS | |
87 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 | |
88 | #define CONFIG_SYS_NAND_BASE 0x40000000 | |
89 | #define CONFIG_SYS_NAND_5_ADDR_CYCLE | |
90 | #define CONFIG_SYS_NAND_ONFI_DETECTION | |
91 | ||
92 | /* DMA stuff, needed for GPMI/MXS NAND support */ | |
93 | #define CONFIG_APBH_DMA | |
94 | #define CONFIG_APBH_DMA_BURST | |
95 | #define CONFIG_APBH_DMA_BURST8 | |
96 | #endif | |
97 | ||
98 | #endif /* CONFIG_SPI_FLASH */ | |
99 | ||
59189a8b TH |
100 | /* I2C Configs */ |
101 | #define CONFIG_CMD_I2C | |
102 | #define CONFIG_SYS_I2C | |
103 | #define CONFIG_SYS_I2C_MXC | |
03544c66 AA |
104 | #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ |
105 | #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ | |
f8cb101e | 106 | #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ |
9c0fe83e TH |
107 | #define CONFIG_SYS_I2C_SPEED 100000 |
108 | #define CONFIG_I2C_GSC 0 | |
109 | #define CONFIG_I2C_PMIC 1 | |
f6747cda | 110 | #define CONFIG_I2C_EDID |
59189a8b TH |
111 | |
112 | /* MMC Configs */ | |
59189a8b TH |
113 | #define CONFIG_SYS_FSL_ESDHC_ADDR 0 |
114 | #define CONFIG_SYS_FSL_USDHC_NUM 1 | |
59189a8b TH |
115 | |
116 | /* Filesystem support */ | |
59189a8b | 117 | #define CONFIG_CMD_UBIFS |
59189a8b | 118 | |
59189a8b TH |
119 | /* |
120 | * SATA Configs | |
121 | */ | |
122 | #define CONFIG_CMD_SATA | |
123 | #ifdef CONFIG_CMD_SATA | |
124 | #define CONFIG_DWC_AHSATA | |
125 | #define CONFIG_SYS_SATA_MAX_DEVICE 1 | |
126 | #define CONFIG_DWC_AHSATA_PORT_ID 0 | |
127 | #define CONFIG_DWC_AHSATA_BASE_ADDR SATA_ARB_BASE_ADDR | |
128 | #define CONFIG_LBA48 | |
129 | #define CONFIG_LIBATA | |
130 | #endif | |
131 | ||
132 | /* | |
133 | * PCI express | |
134 | */ | |
135 | #define CONFIG_CMD_PCI | |
136 | #ifdef CONFIG_CMD_PCI | |
137 | #define CONFIG_PCI | |
138 | #define CONFIG_PCI_PNP | |
139 | #define CONFIG_PCI_SCAN_SHOW | |
dad08286 | 140 | #define CONFIG_PCI_FIXUP_DEV |
59189a8b TH |
141 | #define CONFIG_PCIE_IMX |
142 | #endif | |
143 | ||
144 | /* | |
145 | * PMIC | |
146 | */ | |
147 | #define CONFIG_POWER | |
148 | #define CONFIG_POWER_I2C | |
149 | #define CONFIG_POWER_PFUZE100 | |
150 | #define CONFIG_POWER_PFUZE100_I2C_ADDR 0x08 | |
234d89da TH |
151 | #define CONFIG_POWER_LTC3676 |
152 | #define CONFIG_POWER_LTC3676_I2C_ADDR 0x3c | |
59189a8b TH |
153 | |
154 | /* Various command support */ | |
59189a8b TH |
155 | #define CONFIG_CMD_PING |
156 | #define CONFIG_CMD_DHCP | |
157 | #define CONFIG_CMD_MII | |
59189a8b TH |
158 | #define CONFIG_CMD_BMODE /* set eFUSE shadow for a boot dev and reset */ |
159 | #define CONFIG_CMD_HDMIDETECT /* detect HDMI output device */ | |
59189a8b | 160 | #define CONFIG_CMD_GSC |
9c0fe83e | 161 | #define CONFIG_CMD_EECONFIG /* Gateworks EEPROM config cmd */ |
59189a8b TH |
162 | #define CONFIG_CMD_UBI |
163 | #define CONFIG_RBTREE | |
59189a8b TH |
164 | |
165 | /* Ethernet support */ | |
166 | #define CONFIG_FEC_MXC | |
167 | #define CONFIG_MII | |
168 | #define IMX_FEC_BASE ENET_BASE_ADDR | |
169 | #define CONFIG_FEC_XCV_TYPE RGMII | |
59189a8b TH |
170 | #define CONFIG_FEC_MXC_PHYADDR 0 |
171 | #define CONFIG_PHYLIB | |
172 | #define CONFIG_ARP_TIMEOUT 200UL | |
173 | ||
174 | /* USB Configs */ | |
175 | #define CONFIG_CMD_USB | |
176 | #define CONFIG_USB_EHCI | |
177 | #define CONFIG_USB_EHCI_MX6 | |
178 | #define CONFIG_USB_STORAGE | |
179 | #define CONFIG_USB_HOST_ETHER | |
180 | #define CONFIG_USB_ETHER_ASIX | |
181 | #define CONFIG_USB_ETHER_SMSC95XX | |
182 | #define CONFIG_USB_MAX_CONTROLLER_COUNT 2 | |
183 | #define CONFIG_EHCI_HCD_INIT_AFTER_RESET /* For OTG port */ | |
184 | #define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW) | |
185 | #define CONFIG_MXC_USB_FLAGS 0 | |
186 | #define CONFIG_USB_KEYBOARD | |
59189a8b | 187 | #define CONFIG_USBD_HS |
59189a8b TH |
188 | #define CONFIG_USB_ETHER |
189 | #define CONFIG_USB_ETH_CDC | |
190 | #define CONFIG_NETCONSOLE | |
191 | #define CONFIG_SYS_USB_EVENT_POLL_VIA_CONTROL_EP | |
59189a8b | 192 | |
9543e954 | 193 | /* USB Mass Storage Gadget */ |
9543e954 | 194 | #define CONFIG_CMD_USB_MASS_STORAGE |
01acd6ab PK |
195 | #define CONFIG_USB_FUNCTION_MASS_STORAGE |
196 | #define CONFIG_USB_GADGET_DOWNLOAD | |
9543e954 TH |
197 | |
198 | /* Netchip IDs */ | |
199 | #define CONFIG_G_DNL_VENDOR_NUM 0x0525 | |
200 | #define CONFIG_G_DNL_PRODUCT_NUM 0xa4a5 | |
201 | #define CONFIG_G_DNL_MANUFACTURER "Gateworks" | |
202 | ||
7a278f9f TH |
203 | /* Framebuffer and LCD */ |
204 | #define CONFIG_VIDEO | |
205 | #define CONFIG_VIDEO_IPUV3 | |
206 | #define CONFIG_CFB_CONSOLE | |
207 | #define CONFIG_VGA_AS_SINGLE_DEVICE | |
208 | #define CONFIG_SYS_CONSOLE_IS_IN_ENV | |
209 | #define CONFIG_VIDEO_BMP_RLE8 | |
210 | #define CONFIG_SPLASH_SCREEN | |
211 | #define CONFIG_BMP_16BPP | |
212 | #define CONFIG_VIDEO_LOGO | |
213 | #define CONFIG_IPUV3_CLK 260000000 | |
214 | #define CONFIG_CMD_HDMIDETECT | |
215 | #define CONFIG_CONSOLE_MUX | |
216 | #define CONFIG_IMX_HDMI | |
217 | #define CONFIG_IMX_VIDEO_SKIP | |
218 | ||
59189a8b | 219 | /* Miscellaneous configurable options */ |
59189a8b TH |
220 | #define CONFIG_HWCONFIG |
221 | ||
222 | /* Print Buffer Size */ | |
223 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) | |
59189a8b TH |
224 | |
225 | /* Memory configuration */ | |
226 | #define CONFIG_SYS_MEMTEST_START 0x10000000 | |
227 | #define CONFIG_SYS_MEMTEST_END 0x10010000 | |
228 | #define CONFIG_SYS_MEMTEST_SCRATCH 0x10800000 | |
59189a8b TH |
229 | |
230 | /* Physical Memory Map */ | |
231 | #define CONFIG_NR_DRAM_BANKS 1 | |
232 | #define PHYS_SDRAM MMDC0_ARB_BASE_ADDR | |
233 | #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM | |
234 | #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR | |
235 | #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE | |
236 | ||
237 | #define CONFIG_SYS_INIT_SP_OFFSET \ | |
238 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) | |
239 | #define CONFIG_SYS_INIT_SP_ADDR \ | |
240 | (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) | |
241 | ||
59189a8b TH |
242 | /* |
243 | * MTD Command for mtdparts | |
244 | */ | |
a380ce6e | 245 | #define CONFIG_LZO |
59189a8b TH |
246 | #define CONFIG_CMD_MTDPARTS |
247 | #define CONFIG_MTD_DEVICE | |
248 | #define CONFIG_MTD_PARTITIONS | |
249 | #ifdef CONFIG_SPI_FLASH | |
250 | #define MTDIDS_DEFAULT "nor0=nor" | |
251 | #define MTDPARTS_DEFAULT \ | |
252 | "mtdparts=nor:512k(uboot),64k(env),2m(kernel),-(rootfs)" | |
253 | #else | |
254 | #define MTDIDS_DEFAULT "nand0=nand" | |
255 | #define MTDPARTS_DEFAULT "mtdparts=nand:16m(uboot),1m(env),-(rootfs)" | |
256 | #endif | |
257 | ||
258 | /* Persistent Environment Config */ | |
59189a8b TH |
259 | #ifdef CONFIG_SPI_FLASH |
260 | #define CONFIG_ENV_IS_IN_SPI_FLASH | |
261 | #else | |
262 | #define CONFIG_ENV_IS_IN_NAND | |
263 | #endif | |
264 | #if defined(CONFIG_ENV_IS_IN_MMC) | |
59189a8b | 265 | #define CONFIG_SYS_MMC_ENV_DEV 0 |
0a9c2150 TH |
266 | #define CONFIG_ENV_OFFSET (709 * SZ_1K) |
267 | #define CONFIG_ENV_SIZE (128 * SZ_1K) | |
268 | #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + (128 * SZ_1K)) | |
59189a8b | 269 | #elif defined(CONFIG_ENV_IS_IN_NAND) |
55ff55e9 TH |
270 | #define CONFIG_ENV_OFFSET (16 * SZ_1M) |
271 | #define CONFIG_ENV_SECT_SIZE (128 * SZ_1K) | |
59189a8b | 272 | #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE |
55ff55e9 | 273 | #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + (512 * SZ_1K)) |
59189a8b TH |
274 | #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE |
275 | #elif defined(CONFIG_ENV_IS_IN_SPI_FLASH) | |
55ff55e9 TH |
276 | #define CONFIG_ENV_OFFSET (512 * SZ_1K) |
277 | #define CONFIG_ENV_SECT_SIZE (64 * SZ_1K) | |
278 | #define CONFIG_ENV_SIZE (8 * SZ_1K) | |
59189a8b TH |
279 | #define CONFIG_ENV_SPI_BUS CONFIG_SF_DEFAULT_BUS |
280 | #define CONFIG_ENV_SPI_CS CONFIG_SF_DEFAULT_CS | |
281 | #define CONFIG_ENV_SPI_MODE CONFIG_SF_DEFAULT_MODE | |
282 | #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED | |
283 | #endif | |
284 | ||
285 | /* Environment */ | |
59189a8b TH |
286 | #define CONFIG_IPADDR 192.168.1.1 |
287 | #define CONFIG_SERVERIP 192.168.1.146 | |
288 | #define HWCONFIG_DEFAULT \ | |
289 | "hwconfig=rs232;" \ | |
290 | "dio0:mode=gpio;dio1:mode=gpio;dio2:mode=gpio;dio3:mode=gpio\0" \ | |
291 | ||
292 | #define CONFIG_EXTRA_ENV_SETTINGS_COMMON \ | |
04171690 | 293 | "usb_pgood_delay=2000\0" \ |
59189a8b TH |
294 | "console=ttymxc1\0" \ |
295 | "bootdevs=usb mmc sata flash\0" \ | |
296 | HWCONFIG_DEFAULT \ | |
297 | "video=\0" \ | |
298 | \ | |
299 | "mtdparts=" MTDPARTS_DEFAULT "\0" \ | |
300 | "mtdids=" MTDIDS_DEFAULT "\0" \ | |
301 | \ | |
302 | "fdt_high=0xffffffff\0" \ | |
303 | "fdt_addr=0x18000000\0" \ | |
8cc25eb8 | 304 | "initrd_high=0xffffffff\0" \ |
e2801a96 | 305 | "bootdir=boot\0" \ |
59189a8b | 306 | "loadfdt=" \ |
e2801a96 TH |
307 | "if ${fsload} ${fdt_addr} ${bootdir}/${fdt_file}; then " \ |
308 | "echo Loaded DTB from ${bootdir}/${fdt_file}; " \ | |
309 | "elif ${fsload} ${fdt_addr} ${bootdir}/${fdt_file1}; then " \ | |
310 | "echo Loaded DTB from ${bootdir}/${fdt_file1}; " \ | |
311 | "elif ${fsload} ${fdt_addr} ${bootdir}/${fdt_file2}; then " \ | |
312 | "echo Loaded DTB from ${bootdir}/${fdt_file2}; " \ | |
59189a8b TH |
313 | "fi\0" \ |
314 | \ | |
e2801a96 | 315 | "script=6x_bootscript-ventana\0" \ |
59189a8b | 316 | "loadscript=" \ |
e2801a96 | 317 | "if ${fsload} ${loadaddr} ${bootdir}/${script}; then " \ |
59189a8b TH |
318 | "source; " \ |
319 | "fi\0" \ | |
320 | \ | |
e2801a96 | 321 | "uimage=uImage\0" \ |
59189a8b TH |
322 | "mmc_root=/dev/mmcblk0p1 rootfstype=ext4 rootwait rw\0" \ |
323 | "mmc_boot=" \ | |
324 | "setenv fsload 'ext2load mmc 0:1'; " \ | |
325 | "mmc dev 0 && mmc rescan && " \ | |
560e8b3f | 326 | "setenv dtype mmc; run loadscript; " \ |
e2801a96 | 327 | "if ${fsload} ${loadaddr} ${bootdir}/${uimage}; then " \ |
59189a8b TH |
328 | "setenv bootargs console=${console},${baudrate} " \ |
329 | "root=/dev/mmcblk0p1 rootfstype=ext4 " \ | |
330 | "rootwait rw ${video} ${extra}; " \ | |
331 | "if run loadfdt && fdt addr ${fdt_addr}; then " \ | |
332 | "bootm ${loadaddr} - ${fdt_addr}; " \ | |
333 | "else " \ | |
334 | "bootm; " \ | |
335 | "fi; " \ | |
336 | "fi\0" \ | |
337 | \ | |
338 | "sata_boot=" \ | |
339 | "setenv fsload 'ext2load sata 0:1'; sata init && " \ | |
560e8b3f | 340 | "setenv dtype sata; run loadscript; " \ |
e2801a96 | 341 | "if ${fsload} ${loadaddr} ${bootdir}/${uimage}; then " \ |
59189a8b TH |
342 | "setenv bootargs console=${console},${baudrate} " \ |
343 | "root=/dev/sda1 rootfstype=ext4 " \ | |
344 | "rootwait rw ${video} ${extra}; " \ | |
345 | "if run loadfdt && fdt addr ${fdt_addr}; then " \ | |
346 | "bootm ${loadaddr} - ${fdt_addr}; " \ | |
347 | "else " \ | |
348 | "bootm; " \ | |
349 | "fi; " \ | |
350 | "fi\0" \ | |
351 | "usb_boot=" \ | |
352 | "setenv fsload 'ext2load usb 0:1'; usb start && usb dev 0 && " \ | |
560e8b3f | 353 | "setenv dtype usb; run loadscript; " \ |
e2801a96 | 354 | "if ${fsload} ${loadaddr} ${bootdir}/${uimage}; then " \ |
59189a8b TH |
355 | "setenv bootargs console=${console},${baudrate} " \ |
356 | "root=/dev/sda1 rootfstype=ext4 " \ | |
357 | "rootwait rw ${video} ${extra}; " \ | |
358 | "if run loadfdt && fdt addr ${fdt_addr}; then " \ | |
359 | "bootm ${loadaddr} - ${fdt_addr}; " \ | |
360 | "else " \ | |
361 | "bootm; " \ | |
362 | "fi; " \ | |
363 | "fi\0" | |
364 | ||
365 | #ifdef CONFIG_SPI_FLASH | |
366 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
367 | CONFIG_EXTRA_ENV_SETTINGS_COMMON \ | |
368 | "image_os=ventana/openwrt-imx6-imx6q-gw5400-a-squashfs.bin\0" \ | |
369 | "image_uboot=ventana/u-boot_spi.imx\0" \ | |
370 | \ | |
371 | "spi_koffset=0x90000\0" \ | |
372 | "spi_klen=0x200000\0" \ | |
373 | \ | |
374 | "spi_updateuboot=echo Updating uboot from " \ | |
375 | "${serverip}:${image_uboot}...; " \ | |
376 | "tftpboot ${loadaddr} ${image_uboot} && " \ | |
377 | "sf probe && sf erase 0 80000 && " \ | |
378 | "sf write ${loadaddr} 400 ${filesize}\0" \ | |
379 | "spi_update=echo Updating OS from ${serverip}:${image_os} " \ | |
380 | "to ${spi_koffset} ...; " \ | |
381 | "tftp ${loadaddr} ${image_os} && " \ | |
382 | "sf probe && " \ | |
383 | "sf update ${loadaddr} ${spi_koffset} ${filesize}\0" \ | |
384 | \ | |
385 | "flash_boot=" \ | |
386 | "if sf probe && " \ | |
387 | "sf read ${loadaddr} ${spi_koffset} ${spi_klen}; then " \ | |
388 | "setenv bootargs console=${console},${baudrate} " \ | |
389 | "root=/dev/mtdblock3 " \ | |
390 | "rootfstype=squashfs,jffs2 " \ | |
391 | "${video} ${extra}; " \ | |
392 | "bootm; " \ | |
393 | "fi\0" | |
394 | #else | |
395 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
396 | CONFIG_EXTRA_ENV_SETTINGS_COMMON \ | |
59189a8b | 397 | \ |
e2801a96 | 398 | "image_rootfs=openwrt-imx6-ventana-rootfs.ubi\0" \ |
59189a8b TH |
399 | "nand_update=echo Updating NAND from ${serverip}:${image_rootfs}...; " \ |
400 | "tftp ${loadaddr} ${image_rootfs} && " \ | |
401 | "nand erase.part rootfs && " \ | |
402 | "nand write ${loadaddr} rootfs ${filesize}\0" \ | |
403 | \ | |
404 | "flash_boot=" \ | |
405 | "setenv fsload 'ubifsload'; " \ | |
e2801a96 TH |
406 | "ubi part rootfs; " \ |
407 | "if ubi check boot; then " \ | |
408 | "ubifsmount ubi0:boot; " \ | |
409 | "setenv root ubi0:rootfs ubi.mtd=2 " \ | |
410 | "rootfstype=squashfs,ubifs; " \ | |
411 | "setenv bootdir; " \ | |
412 | "elif ubi check rootfs; then " \ | |
413 | "ubifsmount ubi0:rootfs; " \ | |
414 | "setenv root ubi0:rootfs ubi.mtd=2 " \ | |
415 | "rootfstype=ubifs; " \ | |
416 | "fi; " \ | |
560e8b3f | 417 | "setenv dtype nand; run loadscript; " \ |
e2801a96 | 418 | "if ${fsload} ${loadaddr} ${bootdir}/${uimage}; then " \ |
59189a8b | 419 | "setenv bootargs console=${console},${baudrate} " \ |
e2801a96 | 420 | "root=${root} ${video} ${extra}; " \ |
59189a8b TH |
421 | "if run loadfdt && fdt addr ${fdt_addr}; then " \ |
422 | "ubifsumount; " \ | |
423 | "bootm ${loadaddr} - ${fdt_addr}; " \ | |
424 | "else " \ | |
425 | "ubifsumount; bootm; " \ | |
426 | "fi; " \ | |
427 | "fi\0" | |
428 | #endif | |
429 | ||
430 | #define CONFIG_BOOTCOMMAND \ | |
431 | "for btype in ${bootdevs}; do " \ | |
432 | "echo; echo Attempting ${btype} boot...; " \ | |
433 | "if run ${btype}_boot; then; fi; " \ | |
434 | "done" | |
435 | ||
436 | /* Device Tree Support */ | |
59189a8b TH |
437 | #define CONFIG_FDT_FIXUP_PARTITIONS |
438 | ||
59189a8b | 439 | #endif /* __CONFIG_H */ |