]> Git Repo - J-u-boot.git/blame - include/configs/HUB405.h
Merge branch 'master' of git://www.denx.de/git/u-boot-microblaze
[J-u-boot.git] / include / configs / HUB405.h
CommitLineData
13fdf8a6
SR
1/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, [email protected]
4 *
3765b3e7 5 * SPDX-License-Identifier: GPL-2.0+
13fdf8a6
SR
6 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_405EP 1 /* This is a PPC405 CPU */
a20b27a3 21#define CONFIG_HUB405 1 /* ...on a HUB405 board */
13fdf8a6 22
2ae18241
WD
23#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
24
c837dcb1
WD
25#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
26#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
13fdf8a6 27
a20b27a3 28#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
13fdf8a6 29
47b1e3d7
SR
30#define CONFIG_BOARD_TYPES 1 /* support board types */
31
13fdf8a6
SR
32#define CONFIG_BAUDRATE 9600
33#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
34
35#undef CONFIG_BOOTARGS
a20b27a3
SR
36#undef CONFIG_BOOTCOMMAND
37
38#define CONFIG_PREBOOT /* enable preboot variable */
39
6d0f6bcf 40#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
13fdf8a6 41
96e21f86 42#define CONFIG_PPC4xx_EMAC
13fdf8a6 43#define CONFIG_MII 1 /* MII PHY management */
c837dcb1 44#define CONFIG_PHY_ADDR 0 /* PHY address */
a20b27a3
SR
45#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
46
47#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
13fdf8a6 48
6c4f4da9 49
11799434
JL
50/*
51 * BOOTP options
52 */
53#define CONFIG_BOOTP_BOOTFILESIZE
54#define CONFIG_BOOTP_BOOTPATH
55#define CONFIG_BOOTP_GATEWAY
56#define CONFIG_BOOTP_HOSTNAME
57
58
6c4f4da9
JL
59/*
60 * Command line configuration.
61 */
62#include <config_cmd_default.h>
63
64#define CONFIG_CMD_DHCP
65#define CONFIG_CMD_IRQ
66#define CONFIG_CMD_ELF
67#define CONFIG_CMD_NAND
68#define CONFIG_CMD_I2C
69#define CONFIG_CMD_MII
70#define CONFIG_CMD_PING
71#define CONFIG_CMD_EEPROM
72
13fdf8a6 73
c837dcb1 74#undef CONFIG_WATCHDOG /* watchdog disabled */
13fdf8a6 75
c837dcb1 76#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
13fdf8a6
SR
77
78/*
79 * Miscellaneous configurable options
80 */
6d0f6bcf 81#define CONFIG_SYS_LONGHELP /* undef to save memory */
13fdf8a6 82
6d0f6bcf 83#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
13fdf8a6 84
6c4f4da9 85#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 86#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
13fdf8a6 87#else
6d0f6bcf 88#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
13fdf8a6 89#endif
6d0f6bcf
JCPV
90#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
91#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
92#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
13fdf8a6 93
6d0f6bcf 94#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
13fdf8a6 95
6d0f6bcf 96#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
13fdf8a6 97
6d0f6bcf
JCPV
98#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
99#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
13fdf8a6 100
550650dd
SR
101#define CONFIG_CONS_INDEX 1 /* Use UART0 */
102#define CONFIG_SYS_NS16550
103#define CONFIG_SYS_NS16550_SERIAL
104#define CONFIG_SYS_NS16550_REG_SIZE 1
105#define CONFIG_SYS_NS16550_CLK get_serial_clock()
106
6d0f6bcf 107#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
6d0f6bcf 108#define CONFIG_SYS_BASE_BAUD 691200
13fdf8a6
SR
109
110/* The following table includes the supported baudrates */
6d0f6bcf 111#define CONFIG_SYS_BAUDRATE_TABLE \
13fdf8a6
SR
112 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
113 57600, 115200, 230400, 460800, 921600 }
114
6d0f6bcf
JCPV
115#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
116#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
13fdf8a6 117
13fdf8a6
SR
118#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
119
c837dcb1 120#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
13fdf8a6 121
6d0f6bcf 122#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
13fdf8a6 123
a20b27a3
SR
124/* Ethernet stuff */
125#define CONFIG_ENV_OVERWRITE /* Let the user to change the Ethernet MAC addresses */
126#define CONFIG_ETHADDR 00:50:C2:1E:AF:FE
e2ffd59b 127#define CONFIG_HAS_ETH1
a20b27a3
SR
128#define CONFIG_ETH1ADDR 00:50:C2:1E:AF:FD
129
13fdf8a6
SR
130/*-----------------------------------------------------------------------
131 * NAND-FLASH stuff
132 *-----------------------------------------------------------------------
133 */
6d0f6bcf 134#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
6d0f6bcf 135#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
bd84ee4c
MF
136#define NAND_BIG_DELAY_US 25
137
6d0f6bcf
JCPV
138#define CONFIG_SYS_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
139#define CONFIG_SYS_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
140#define CONFIG_SYS_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
141#define CONFIG_SYS_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
13fdf8a6 142
6d0f6bcf
JCPV
143#define CONFIG_SYS_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */
144#define CONFIG_SYS_NAND_QUIET 1
a20b27a3 145
13fdf8a6
SR
146/*-----------------------------------------------------------------------
147 * PCI stuff
148 *-----------------------------------------------------------------------
149 */
c837dcb1
WD
150#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
151#define PCI_HOST_FORCE 1 /* configure as pci host */
152#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
153
154#undef CONFIG_PCI /* include pci support */
155#define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */
156#undef CONFIG_PCI_PNP /* do pci plug-and-play */
157 /* resource configuration */
158
159#undef CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
160
6d0f6bcf
JCPV
161#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
162#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
163#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
164#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
165#define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
166#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
167#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
168#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
169#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
13fdf8a6
SR
170
171/*-----------------------------------------------------------------------
172 * Start addresses for the final memory configuration
173 * (Set up by the startup code)
6d0f6bcf 174 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
13fdf8a6 175 */
6d0f6bcf
JCPV
176#define CONFIG_SYS_SDRAM_BASE 0x00000000
177#define CONFIG_SYS_FLASH_BASE 0xFFFC0000
178#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
179#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
180#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
13fdf8a6
SR
181
182/*
183 * For booting Linux, the board info and command line data
184 * have to be in the first 8 MB of memory, since this is
185 * the maximum mapped by the Linux kernel during initialization.
186 */
6d0f6bcf 187#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
13fdf8a6
SR
188/*-----------------------------------------------------------------------
189 * FLASH organization
190 */
6d0f6bcf
JCPV
191#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
192#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
13fdf8a6 193
6d0f6bcf
JCPV
194#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
195#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
13fdf8a6 196
6d0f6bcf
JCPV
197#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
198#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
199#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
13fdf8a6
SR
200/*
201 * The following defines are added for buggy IOP480 byte interface.
202 * All other boards should use the standard values (CPCI405 etc.)
203 */
6d0f6bcf
JCPV
204#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
205#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
206#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
13fdf8a6 207
6d0f6bcf 208#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
13fdf8a6
SR
209
210#if 0 /* test-only */
6d0f6bcf
JCPV
211#define CONFIG_SYS_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
212#define CONFIG_SYS_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */
13fdf8a6
SR
213#endif
214
215/*-----------------------------------------------------------------------
216 * Environment Variable setup
217 */
bb1f8b4f 218#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
0e8d1586
JCPV
219#define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
220#define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
13fdf8a6
SR
221 /* total size of a CAT24WC16 is 2048 bytes */
222
6d0f6bcf
JCPV
223#define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
224#define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */
13fdf8a6
SR
225
226/*-----------------------------------------------------------------------
227 * I2C EEPROM (CAT24WC16) for environment
228 */
880540de
DE
229#define CONFIG_SYS_I2C
230#define CONFIG_SYS_I2C_PPC4XX
231#define CONFIG_SYS_I2C_PPC4XX_CH0
232#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
233#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
13fdf8a6 234
6d0f6bcf
JCPV
235#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
236#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
c837dcb1 237/* mask of address bits that overflow into the "EEPROM chip address" */
6d0f6bcf
JCPV
238#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
239#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
13fdf8a6 240 /* 16 byte page write mode using*/
c837dcb1 241 /* last 4 bits of the address */
6d0f6bcf 242#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
13fdf8a6 243
13fdf8a6
SR
244/*
245 * Init Memory Controller:
246 *
247 * BR0/1 and OR0/1 (FLASH)
248 */
249
250#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
251
252/*-----------------------------------------------------------------------
253 * External Bus Controller (EBC) Setup
254 */
255
c837dcb1 256/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
6d0f6bcf
JCPV
257#define CONFIG_SYS_EBC_PB0AP 0x92015480
258/*#define CONFIG_SYS_EBC_PB0AP 0x08055880 /XXX* TWT=16,CSN=1,OEN=1,WBN=1,WBF=1,TH=4,SOR=1 */
259#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
13fdf8a6 260
c837dcb1 261/* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
6d0f6bcf
JCPV
262#define CONFIG_SYS_EBC_PB1AP 0x92015480
263#define CONFIG_SYS_EBC_PB1CR 0xF4018000 /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
13fdf8a6 264
c837dcb1 265/* Memory Bank 2 (8 Bit Peripheral: UART) initialization */
13fdf8a6 266#if 0
6d0f6bcf
JCPV
267#define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
268#define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
13fdf8a6 269#else
6d0f6bcf
JCPV
270#define CONFIG_SYS_EBC_PB2AP 0x92015480
271#define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
13fdf8a6
SR
272#endif
273
c837dcb1
WD
274#define DUART0_BA 0xF0000000 /* DUART Base Address */
275#define DUART1_BA 0xF0000008 /* DUART Base Address */
276#define DUART2_BA 0xF0000010 /* DUART Base Address */
277#define DUART3_BA 0xF0000018 /* DUART Base Address */
6d0f6bcf 278#define CONFIG_SYS_NAND_BASE 0xF4000000
13fdf8a6
SR
279
280/*-----------------------------------------------------------------------
281 * FPGA stuff
282 */
6d0f6bcf
JCPV
283#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
284#define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
13fdf8a6
SR
285
286/* FPGA program pin configuration */
6d0f6bcf
JCPV
287#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
288#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
289#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
290#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
291#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
13fdf8a6
SR
292
293/*-----------------------------------------------------------------------
294 * Definitions for initial stack pointer and data area (in data cache)
295 */
296/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
6d0f6bcf 297#define CONFIG_SYS_TEMP_STACK_OCM 1
13fdf8a6
SR
298
299/* On Chip Memory location */
6d0f6bcf
JCPV
300#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
301#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
302#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
553f0982 303#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
13fdf8a6 304
25ddd1fb 305#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 306#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
13fdf8a6
SR
307
308/*-----------------------------------------------------------------------
309 * Definitions for GPIO setup (PPC405EP specific)
310 *
c837dcb1
WD
311 * GPIO0[0] - External Bus Controller BLAST output
312 * GPIO0[1-9] - Instruction trace outputs -> GPIO
13fdf8a6
SR
313 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
314 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
315 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
316 * GPIO0[24-27] - UART0 control signal inputs/outputs
317 * GPIO0[28-29] - UART1 data signal input/output
318 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
319 */
afabb498
SR
320#define CONFIG_SYS_GPIO0_OSRL 0x40000550
321#define CONFIG_SYS_GPIO0_OSRH 0x00000110
322#define CONFIG_SYS_GPIO0_ISR1L 0x00000000
323#define CONFIG_SYS_GPIO0_ISR1H 0x15555445
6d0f6bcf 324#define CONFIG_SYS_GPIO0_TSRL 0x00000000
afabb498 325#define CONFIG_SYS_GPIO0_TSRH 0x00000000
6d0f6bcf
JCPV
326#define CONFIG_SYS_GPIO0_TCR 0xF7FE0014
327
328#define CONFIG_SYS_DUART_RST (0x80000000 >> 14)
329#define CONFIG_SYS_UART2_RS232 (0x80000000 >> 5)
330#define CONFIG_SYS_UART3_RS232 (0x80000000 >> 6)
331#define CONFIG_SYS_UART4_RS232 (0x80000000 >> 7)
332#define CONFIG_SYS_UART5_RS232 (0x80000000 >> 8)
13fdf8a6 333
13fdf8a6
SR
334/*
335 * Default speed selection (cpu_plb_opb_ebc) in mhz.
336 * This value will be set if iic boot eprom is disabled.
337 */
338#if 0
c837dcb1
WD
339#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
340#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
13fdf8a6
SR
341#endif
342#if 0
c837dcb1
WD
343#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
344#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
13fdf8a6
SR
345#endif
346#if 1
c837dcb1
WD
347#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
348#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
13fdf8a6
SR
349#endif
350
351#endif /* __CONFIG_H */
This page took 0.422666 seconds and 4 git commands to generate.