]> Git Repo - J-u-boot.git/blame - include/configs/MPC837XEMDS.h
Convert CONFIG_FLASH_CFI_DRIVER et al to Kconfig
[J-u-boot.git] / include / configs / MPC837XEMDS.h
CommitLineData
83d290c5 1/* SPDX-License-Identifier: GPL-2.0+ */
19580e66
DL
2/*
3 * Copyright (C) 2007 Freescale Semiconductor, Inc.
4 * Dave Liu <[email protected]>
19580e66
DL
5 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
19580e66
DL
10/*
11 * High Level Configuration Options
12 */
13#define CONFIG_E300 1 /* E300 family */
2c7920af 14#define CONFIG_MPC837x 1 /* MPC837x CPU specific */
19580e66
DL
15#define CONFIG_MPC837XEMDS 1 /* MPC837XEMDS board specific */
16
17/*
18 * System Clock Setup
19 */
20#ifdef CONFIG_PCISLAVE
21#define CONFIG_83XX_PCICLK 66000000 /* in HZ */
22#else
23#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
24#endif
25
26#ifndef CONFIG_SYS_CLK_FREQ
27#define CONFIG_SYS_CLK_FREQ 66000000
28#endif
29
30/*
31 * Hardware Reset Configuration Word
32 * if CLKIN is 66MHz, then
33 * CSB = 396MHz, CORE = 594MHz, DDRC = 396MHz, LBC = 396MHz
34 */
6d0f6bcf 35#define CONFIG_SYS_HRCW_LOW (\
19580e66
DL
36 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
37 HRCWL_DDR_TO_SCB_CLK_1X1 |\
38 HRCWL_SVCOD_DIV_2 |\
39 HRCWL_CSB_TO_CLKIN_6X1 |\
40 HRCWL_CORE_TO_CSB_1_5X1)
41
42#ifdef CONFIG_PCISLAVE
6d0f6bcf 43#define CONFIG_SYS_HRCW_HIGH (\
19580e66
DL
44 HRCWH_PCI_AGENT |\
45 HRCWH_PCI1_ARBITER_DISABLE |\
46 HRCWH_CORE_ENABLE |\
47 HRCWH_FROM_0XFFF00100 |\
48 HRCWH_BOOTSEQ_DISABLE |\
49 HRCWH_SW_WATCHDOG_DISABLE |\
50 HRCWH_ROM_LOC_LOCAL_16BIT |\
51 HRCWH_RL_EXT_LEGACY |\
52 HRCWH_TSEC1M_IN_RGMII |\
53 HRCWH_TSEC2M_IN_RGMII |\
54 HRCWH_BIG_ENDIAN |\
55 HRCWH_LDP_CLEAR)
56#else
6d0f6bcf 57#define CONFIG_SYS_HRCW_HIGH (\
19580e66
DL
58 HRCWH_PCI_HOST |\
59 HRCWH_PCI1_ARBITER_ENABLE |\
60 HRCWH_CORE_ENABLE |\
61 HRCWH_FROM_0X00000100 |\
62 HRCWH_BOOTSEQ_DISABLE |\
63 HRCWH_SW_WATCHDOG_DISABLE |\
64 HRCWH_ROM_LOC_LOCAL_16BIT |\
65 HRCWH_RL_EXT_LEGACY |\
66 HRCWH_TSEC1M_IN_RGMII |\
67 HRCWH_TSEC2M_IN_RGMII |\
68 HRCWH_BIG_ENDIAN |\
69 HRCWH_LDP_CLEAR)
70#endif
71
bd4458cb 72/* Arbiter Configuration Register */
6d0f6bcf 73#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
8d85808f 74#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
bd4458cb
DL
75
76/* System Priority Control Register */
8d85808f 77#define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1/2 emergency has highest priority */
bd4458cb 78
19580e66 79/*
bd4458cb 80 * IP blocks clock configuration
19580e66 81 */
6d0f6bcf
JCPV
82#define CONFIG_SYS_SCCR_TSEC1CM 1 /* CSB:eTSEC1 = 1:1 */
83#define CONFIG_SYS_SCCR_TSEC2CM 1 /* CSB:eTSEC2 = 1:1 */
8d85808f 84#define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* CSB:SATA[0:3] = 2:1 */
19580e66
DL
85
86/*
87 * System IO Config
88 */
6d0f6bcf
JCPV
89#define CONFIG_SYS_SICRH 0x00000000
90#define CONFIG_SYS_SICRL 0x00000000
19580e66
DL
91
92/*
93 * Output Buffer Impedance
94 */
6d0f6bcf 95#define CONFIG_SYS_OBIR 0x31100000
19580e66 96
c78c6783 97#define CONFIG_HWCONFIG
19580e66
DL
98
99/*
100 * IMMR new address
101 */
6d0f6bcf 102#define CONFIG_SYS_IMMR 0xE0000000
19580e66
DL
103
104/*
105 * DDR Setup
106 */
6d0f6bcf
JCPV
107#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
108#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
109#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
110#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
111#define CONFIG_SYS_83XX_DDR_USES_CS0
2fef4020
JH
112#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN \
113 | DDRCDR_ODT \
114 | DDRCDR_Q_DRN)
115 /* 0x80080001 */ /* ODT 150ohm on SoC */
19580e66
DL
116
117#undef CONFIG_DDR_ECC /* support DDR ECC function */
118#undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
119
120#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
121#define CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
122
123#if defined(CONFIG_SPD_EEPROM)
124#define SPD_EEPROM_ADDRESS 0x51 /* I2C address of DDR SODIMM SPD */
125#else
126/*
127 * Manually set up DDR parameters
7e74d63d 128 * WHITE ELECTRONIC DESIGNS - W3HG64M72EEU403PD4 SO-DIMM
19580e66
DL
129 * consist of nine chips from SAMSUNG K4T51083QE-ZC(L)D5
130 */
6d0f6bcf
JCPV
131#define CONFIG_SYS_DDR_SIZE 512 /* MB */
132#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001f
8d85808f 133#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
2fef4020
JH
134 | CSCONFIG_ODT_RD_NEVER /* ODT_RD to none */ \
135 | CSCONFIG_ODT_WR_ONLY_CURRENT /* ODT_WR to CSn */ \
136 | CSCONFIG_ROW_BIT_14 \
137 | CSCONFIG_COL_BIT_10)
138 /* 0x80010202 */
6d0f6bcf 139#define CONFIG_SYS_DDR_TIMING_3 0x00000000
8d85808f
JH
140#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
141 | (0 << TIMING_CFG0_WRT_SHIFT) \
142 | (0 << TIMING_CFG0_RRT_SHIFT) \
143 | (0 << TIMING_CFG0_WWT_SHIFT) \
144 | (6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
145 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
146 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
147 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
19580e66 148 /* 0x00620802 */
8d85808f
JH
149#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
150 | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
151 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
152 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
153 | (13 << TIMING_CFG1_REFREC_SHIFT) \
154 | (3 << TIMING_CFG1_WRREC_SHIFT) \
155 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
156 | (2 << TIMING_CFG1_WRTORD_SHIFT))
19580e66 157 /* 0x3935d322 */
8d85808f
JH
158#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
159 | (6 << TIMING_CFG2_CPO_SHIFT) \
160 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
161 | (4 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
162 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
163 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
164 | (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
7e74d63d 165 /* 0x131088c8 */
8d85808f
JH
166#define CONFIG_SYS_DDR_INTERVAL ((0x03E0 << SDRAM_INTERVAL_REFINT_SHIFT) \
167 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
19580e66 168 /* 0x03E00100 */
6d0f6bcf
JCPV
169#define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
170#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
8d85808f
JH
171#define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
172 | (0x1432 << SDRAM_MODE_SD_SHIFT))
7e74d63d 173 /* ODT 150ohm CL=3, AL=1 on SDRAM */
8d85808f 174#define CONFIG_SYS_DDR_MODE2 0x00000000
19580e66
DL
175#endif
176
177/*
178 * Memory test
179 */
6d0f6bcf
JCPV
180#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
181#define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
182#define CONFIG_SYS_MEMTEST_END 0x00140000
19580e66
DL
183
184/*
185 * The reserved memory
186 */
14d0a02a 187#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
19580e66 188
6d0f6bcf
JCPV
189#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
190#define CONFIG_SYS_RAMBOOT
19580e66 191#else
6d0f6bcf 192#undef CONFIG_SYS_RAMBOOT
19580e66
DL
193#endif
194
6d0f6bcf 195/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
16c8c170 196#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
8d85808f 197#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
19580e66
DL
198
199/*
200 * Initial RAM Base Address Setup
201 */
6d0f6bcf
JCPV
202#define CONFIG_SYS_INIT_RAM_LOCK 1
203#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
553f0982 204#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
8d85808f
JH
205#define CONFIG_SYS_GBL_DATA_OFFSET \
206 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
19580e66
DL
207
208/*
209 * Local Bus Configuration & Clock Setup
210 */
c7190f02
KP
211#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
212#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
6d0f6bcf 213#define CONFIG_SYS_LBC_LBCR 0x00000000
0914f483 214#define CONFIG_FSL_ELBC 1
19580e66
DL
215
216/*
217 * FLASH on the Local Bus
218 */
8d85808f
JH
219#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
220#define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */
19580e66 221
8d85808f
JH
222 /* Window base at flash base */
223#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
7d6a0982 224#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
19580e66 225
8d85808f 226#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
7d6a0982
JH
227 | BR_PS_16 /* 16 bit port */ \
228 | BR_MS_GPCM /* MSEL = GPCM */ \
229 | BR_V) /* valid */
230#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
ded08317
DL
231 | OR_UPM_XAM \
232 | OR_GPCM_CSNT \
f9023afb 233 | OR_GPCM_ACS_DIV2 \
ded08317
DL
234 | OR_GPCM_XACS \
235 | OR_GPCM_SCY_15 \
7d6a0982
JH
236 | OR_GPCM_TRLX_SET \
237 | OR_GPCM_EHTR_SET \
8d85808f 238 | OR_GPCM_EAD)
ded08317 239 /* 0xFE000FF7 */
19580e66 240
6d0f6bcf
JCPV
241#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
242#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
19580e66 243
6d0f6bcf
JCPV
244#undef CONFIG_SYS_FLASH_CHECKSUM
245#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
246#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
19580e66
DL
247
248/*
249 * BCSR on the Local Bus
250 */
6d0f6bcf 251#define CONFIG_SYS_BCSR 0xF8000000
8d85808f
JH
252 /* Access window base at BCSR base */
253#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR
7d6a0982
JH
254#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
255
256#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \
257 | BR_PS_8 \
258 | BR_MS_GPCM \
259 | BR_V)
260 /* 0xF8000801 */
261#define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
262 | OR_GPCM_XAM \
263 | OR_GPCM_CSNT \
264 | OR_GPCM_XACS \
265 | OR_GPCM_SCY_15 \
266 | OR_GPCM_TRLX_SET \
267 | OR_GPCM_EHTR_SET \
268 | OR_GPCM_EAD)
269 /* 0xFFFFE9F7 */
19580e66
DL
270
271/*
272 * NAND Flash on the Local Bus
273 */
b3379f3f 274#define CONFIG_SYS_MAX_NAND_DEVICE 1
8d85808f 275#define CONFIG_NAND_FSL_ELBC 1
b3379f3f 276
7d6a0982 277#define CONFIG_SYS_NAND_BASE 0xE0600000
8d85808f 278#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_NAND_BASE \
7d6a0982 279 | BR_DECC_CHK_GEN /* Use HW ECC */ \
8d85808f 280 | BR_PS_8 /* 8 bit port */ \
19580e66 281 | BR_MS_FCM /* MSEL = FCM */ \
7d6a0982
JH
282 | BR_V) /* valid */
283#define CONFIG_SYS_OR3_PRELIM (OR_AM_32KB \
b3379f3f 284 | OR_FCM_BCTLD \
19580e66
DL
285 | OR_FCM_CST \
286 | OR_FCM_CHT \
287 | OR_FCM_SCY_1 \
b3379f3f 288 | OR_FCM_RST \
19580e66 289 | OR_FCM_TRLX \
8d85808f 290 | OR_FCM_EHTR)
b3379f3f 291 /* 0xFFFF919E */
19580e66 292
6d0f6bcf 293#define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_NAND_BASE
7d6a0982 294#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
19580e66
DL
295
296/*
297 * Serial Port
298 */
6d0f6bcf
JCPV
299#define CONFIG_SYS_NS16550_SERIAL
300#define CONFIG_SYS_NS16550_REG_SIZE 1
301#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
19580e66 302
6d0f6bcf 303#define CONFIG_SYS_BAUDRATE_TABLE \
8d85808f 304 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
19580e66 305
6d0f6bcf
JCPV
306#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
307#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
19580e66 308
19580e66 309/* I2C */
00f792e0
HS
310#define CONFIG_SYS_I2C
311#define CONFIG_SYS_I2C_FSL
312#define CONFIG_SYS_FSL_I2C_SPEED 400000
313#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
314#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
315#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
19580e66
DL
316
317/*
318 * Config on-board RTC
319 */
320#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
6d0f6bcf 321#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
19580e66
DL
322
323/*
324 * General PCI
325 * Addresses are mapped 1-1.
326 */
8d85808f
JH
327#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
328#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
329#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
6d0f6bcf
JCPV
330#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
331#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
332#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
333#define CONFIG_SYS_PCI_IO_BASE 0x00000000
334#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
335#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
19580e66 336
6d0f6bcf
JCPV
337#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
338#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
339#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
19580e66 340
8b34557c
AV
341#define CONFIG_SYS_PCIE1_BASE 0xA0000000
342#define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000
343#define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000
344#define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000
345#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000
346#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
347#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
348#define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000
349#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
350
351#define CONFIG_SYS_PCIE2_BASE 0xC0000000
352#define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000
353#define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000
354#define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000
355#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000
356#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
357#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
358#define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000
359#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
360
19580e66 361#ifdef CONFIG_PCI
842033e6 362#define CONFIG_PCI_INDIRECT_BRIDGE
00f7bbae
AV
363#ifndef __ASSEMBLY__
364extern int board_pci_host_broken(void);
365#endif
be9b56df 366#define CONFIG_PCIE
19580e66
DL
367#define CONFIG_PQ_MDS_PIB 1 /* PQ MDS Platform IO Board */
368
3bf1be3c 369#define CONFIG_HAS_FSL_DR_USB 1 /* fixup device tree for the DR USB */
6c3c5750
NB
370#define CONFIG_USB_EHCI_FSL
371#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
3bf1be3c 372
19580e66
DL
373#undef CONFIG_EEPRO100
374#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
6d0f6bcf 375#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
19580e66
DL
376#endif /* CONFIG_PCI */
377
19580e66
DL
378/*
379 * TSEC
380 */
6d0f6bcf 381#define CONFIG_SYS_TSEC1_OFFSET 0x24000
8d85808f 382#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
6d0f6bcf 383#define CONFIG_SYS_TSEC2_OFFSET 0x25000
8d85808f 384#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
19580e66
DL
385
386/*
387 * TSEC ethernet configuration
388 */
19580e66
DL
389#define CONFIG_TSEC1 1
390#define CONFIG_TSEC1_NAME "eTSEC0"
391#define CONFIG_TSEC2 1
392#define CONFIG_TSEC2_NAME "eTSEC1"
393#define TSEC1_PHY_ADDR 2
394#define TSEC2_PHY_ADDR 3
1da83a63
AV
395#define TSEC1_PHY_ADDR_SGMII 8
396#define TSEC2_PHY_ADDR_SGMII 4
19580e66
DL
397#define TSEC1_PHYIDX 0
398#define TSEC2_PHYIDX 0
399#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
400#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
401
402/* Options are: TSEC[0-1] */
403#define CONFIG_ETHPRIME "eTSEC1"
404
6f8c85e8
DL
405/* SERDES */
406#define CONFIG_FSL_SERDES
407#define CONFIG_FSL_SERDES1 0xe3000
408#define CONFIG_FSL_SERDES2 0xe3100
409
2eeb3e4f
DL
410/*
411 * SATA
412 */
6d0f6bcf 413#define CONFIG_SYS_SATA_MAX_DEVICE 2
2eeb3e4f 414#define CONFIG_SATA1
6d0f6bcf 415#define CONFIG_SYS_SATA1_OFFSET 0x18000
8d85808f
JH
416#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
417#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
2eeb3e4f 418#define CONFIG_SATA2
6d0f6bcf 419#define CONFIG_SYS_SATA2_OFFSET 0x19000
8d85808f
JH
420#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
421#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
2eeb3e4f
DL
422
423#ifdef CONFIG_FSL_SATA
424#define CONFIG_LBA48
2eeb3e4f
DL
425#endif
426
19580e66
DL
427/*
428 * Environment
429 */
6d0f6bcf 430#ifndef CONFIG_SYS_RAMBOOT
8d85808f
JH
431 #define CONFIG_ENV_ADDR \
432 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
0e8d1586
JCPV
433 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
434 #define CONFIG_ENV_SIZE 0x2000
19580e66 435#else
6d0f6bcf 436 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
0e8d1586 437 #define CONFIG_ENV_SIZE 0x2000
19580e66
DL
438#endif
439
440#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 441#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
19580e66
DL
442
443/*
444 * BOOTP options
445 */
446#define CONFIG_BOOTP_BOOTFILESIZE
19580e66 447
19580e66
DL
448/*
449 * Command line configuration.
450 */
19580e66 451
19580e66
DL
452#undef CONFIG_WATCHDOG /* watchdog disabled */
453
e1ac387f 454#ifdef CONFIG_MMC
a6da8b81 455#define CONFIG_FSL_ESDHC_PIN_MUX
e1ac387f 456#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
e1ac387f
AF
457#endif
458
19580e66
DL
459/*
460 * Miscellaneous configurable options
461 */
6d0f6bcf 462#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
19580e66 463
19580e66
DL
464/*
465 * For booting Linux, the board info and command line data
9f530d59 466 * have to be in the first 256 MB of memory, since this is
19580e66
DL
467 * the maximum mapped by the Linux kernel during initialization.
468 */
8d85808f 469#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
63865278 470#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
19580e66
DL
471
472/*
473 * Core HID Setup
474 */
1a2e203b
KP
475#define CONFIG_SYS_HID0_INIT 0x000000000
476#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
477 HID0_ENABLE_INSTRUCTION_CACHE)
6d0f6bcf 478#define CONFIG_SYS_HID2 HID2_HBE
19580e66 479
19580e66
DL
480/*
481 * MMU Setup
482 */
31d82672 483#define CONFIG_HIGH_BATS 1 /* High BATs supported */
19580e66
DL
484
485/* DDR: cache cacheable */
6d0f6bcf
JCPV
486#define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE
487#define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000)
19580e66 488
8d85808f 489#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER \
72cd4087 490 | BATL_PP_RW \
8d85808f
JH
491 | BATL_MEMCOHERENCE)
492#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER \
493 | BATU_BL_256M \
494 | BATU_VS \
495 | BATU_VP)
6d0f6bcf
JCPV
496#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
497#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
19580e66 498
8d85808f 499#define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER \
72cd4087 500 | BATL_PP_RW \
8d85808f
JH
501 | BATL_MEMCOHERENCE)
502#define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER \
503 | BATU_BL_256M \
504 | BATU_VS \
505 | BATU_VP)
6d0f6bcf
JCPV
506#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
507#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
19580e66
DL
508
509/* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
8d85808f 510#define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR \
72cd4087 511 | BATL_PP_RW \
8d85808f
JH
512 | BATL_CACHEINHIBIT \
513 | BATL_GUARDEDSTORAGE)
514#define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR \
515 | BATU_BL_8M \
516 | BATU_VS \
517 | BATU_VP)
6d0f6bcf
JCPV
518#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
519#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
19580e66
DL
520
521/* BCSR: cache-inhibit and guarded */
8d85808f 522#define CONFIG_SYS_IBAT3L (CONFIG_SYS_BCSR \
72cd4087 523 | BATL_PP_RW \
8d85808f
JH
524 | BATL_CACHEINHIBIT \
525 | BATL_GUARDEDSTORAGE)
526#define CONFIG_SYS_IBAT3U (CONFIG_SYS_BCSR \
527 | BATU_BL_128K \
528 | BATU_VS \
529 | BATU_VP)
6d0f6bcf
JCPV
530#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
531#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
19580e66
DL
532
533/* FLASH: icache cacheable, but dcache-inhibit and guarded */
8d85808f 534#define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE \
72cd4087 535 | BATL_PP_RW \
8d85808f
JH
536 | BATL_MEMCOHERENCE)
537#define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE \
538 | BATU_BL_32M \
539 | BATU_VS \
540 | BATU_VP)
541#define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE \
72cd4087 542 | BATL_PP_RW \
8d85808f
JH
543 | BATL_CACHEINHIBIT \
544 | BATL_GUARDEDSTORAGE)
6d0f6bcf 545#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
19580e66
DL
546
547/* Stack in dcache: cacheable, no memory coherence */
72cd4087 548#define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
8d85808f
JH
549#define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \
550 | BATU_BL_128K \
551 | BATU_VS \
552 | BATU_VP)
6d0f6bcf
JCPV
553#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
554#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
19580e66
DL
555
556#ifdef CONFIG_PCI
557/* PCI MEM space: cacheable */
8d85808f 558#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS \
72cd4087 559 | BATL_PP_RW \
8d85808f
JH
560 | BATL_MEMCOHERENCE)
561#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS \
562 | BATU_BL_256M \
563 | BATU_VS \
564 | BATU_VP)
6d0f6bcf
JCPV
565#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
566#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
19580e66 567/* PCI MMIO space: cache-inhibit and guarded */
8d85808f 568#define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS \
72cd4087 569 | BATL_PP_RW \
8d85808f
JH
570 | BATL_CACHEINHIBIT \
571 | BATL_GUARDEDSTORAGE)
572#define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS \
573 | BATU_BL_256M \
574 | BATU_VS \
575 | BATU_VP)
6d0f6bcf
JCPV
576#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
577#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
19580e66 578#else
6d0f6bcf
JCPV
579#define CONFIG_SYS_IBAT6L (0)
580#define CONFIG_SYS_IBAT6U (0)
581#define CONFIG_SYS_IBAT7L (0)
582#define CONFIG_SYS_IBAT7U (0)
583#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
584#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
585#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
586#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
19580e66
DL
587#endif
588
19580e66
DL
589#if defined(CONFIG_CMD_KGDB)
590#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
19580e66
DL
591#endif
592
593/*
594 * Environment Configuration
595 */
596
597#define CONFIG_ENV_OVERWRITE
598
599#if defined(CONFIG_TSEC_ENET)
600#define CONFIG_HAS_ETH0
19580e66 601#define CONFIG_HAS_ETH1
19580e66
DL
602#endif
603
79f516bc 604#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
19580e66 605
19580e66 606#define CONFIG_EXTRA_ENV_SETTINGS \
8d85808f
JH
607 "netdev=eth0\0" \
608 "consoledev=ttyS0\0" \
609 "ramdiskaddr=1000000\0" \
610 "ramdiskfile=ramfs.83xx\0" \
611 "fdtaddr=780000\0" \
612 "fdtfile=mpc8379_mds.dtb\0" \
613 ""
19580e66
DL
614
615#define CONFIG_NFSBOOTCOMMAND \
8d85808f
JH
616 "setenv bootargs root=/dev/nfs rw " \
617 "nfsroot=$serverip:$rootpath " \
618 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
619 "$netdev:off " \
620 "console=$consoledev,$baudrate $othbootargs;" \
621 "tftp $loadaddr $bootfile;" \
622 "tftp $fdtaddr $fdtfile;" \
623 "bootm $loadaddr - $fdtaddr"
19580e66
DL
624
625#define CONFIG_RAMBOOTCOMMAND \
8d85808f
JH
626 "setenv bootargs root=/dev/ram rw " \
627 "console=$consoledev,$baudrate $othbootargs;" \
628 "tftp $ramdiskaddr $ramdiskfile;" \
629 "tftp $loadaddr $bootfile;" \
630 "tftp $fdtaddr $fdtfile;" \
631 "bootm $loadaddr $ramdiskaddr $fdtaddr"
19580e66 632
19580e66
DL
633#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
634
635#endif /* __CONFIG_H */
This page took 0.809228 seconds and 4 git commands to generate.