]>
Commit | Line | Data |
---|---|---|
cba69eee IC |
1 | /* |
2 | * (C) Copyright 2012-2012 Henrik Nordstrom <[email protected]> | |
3 | * | |
4 | * (C) Copyright 2007-2011 | |
5 | * Allwinner Technology Co., Ltd. <www.allwinnertech.com> | |
6 | * Tom Cubie <[email protected]> | |
7 | * | |
8 | * Configuration settings for the Allwinner sunxi series of boards. | |
9 | * | |
10 | * SPDX-License-Identifier: GPL-2.0+ | |
11 | */ | |
12 | ||
13 | #ifndef _SUNXI_COMMON_CONFIG_H | |
14 | #define _SUNXI_COMMON_CONFIG_H | |
15 | ||
daf6d399 | 16 | #include <asm/arch/cpu.h> |
e049fe28 HG |
17 | #include <linux/stringify.h> |
18 | ||
77ef1369 SS |
19 | #ifdef CONFIG_OLD_SUNXI_KERNEL_COMPAT |
20 | /* | |
21 | * The U-Boot workarounds bugs in the outdated buggy sunxi-3.4 kernels at the | |
22 | * expense of restricting some features, so the regular machine id values can | |
23 | * be used. | |
24 | */ | |
25 | # define CONFIG_MACH_TYPE_COMPAT_REV 0 | |
26 | #else | |
27 | /* | |
28 | * A compatibility guard to prevent loading outdated buggy sunxi-3.4 kernels. | |
29 | * Only sunxi-3.4 kernels with appropriate fixes applied are able to pass | |
30 | * beyond the machine id check. | |
31 | */ | |
32 | # define CONFIG_MACH_TYPE_COMPAT_REV 1 | |
33 | #endif | |
34 | ||
cba69eee IC |
35 | /* |
36 | * High Level Configuration Options | |
37 | */ | |
38 | #define CONFIG_SUNXI /* sunxi family */ | |
50827a59 | 39 | #ifdef CONFIG_SPL_BUILD |
50827a59 IC |
40 | #define CONFIG_SYS_THUMB_BUILD /* Thumbs mode to save space in SPL */ |
41 | #endif | |
cba69eee | 42 | |
cba69eee | 43 | /* Serial & console */ |
cba69eee IC |
44 | #define CONFIG_SYS_NS16550_SERIAL |
45 | /* ns16550 reg in the low bits of cpu reg */ | |
cba69eee | 46 | #define CONFIG_SYS_NS16550_CLK 24000000 |
4fb60552 | 47 | #ifndef CONFIG_DM_SERIAL |
1a81cf83 SG |
48 | # define CONFIG_SYS_NS16550_REG_SIZE -4 |
49 | # define CONFIG_SYS_NS16550_COM1 SUNXI_UART0_BASE | |
50 | # define CONFIG_SYS_NS16550_COM2 SUNXI_UART1_BASE | |
51 | # define CONFIG_SYS_NS16550_COM3 SUNXI_UART2_BASE | |
52 | # define CONFIG_SYS_NS16550_COM4 SUNXI_UART3_BASE | |
53 | # define CONFIG_SYS_NS16550_COM5 SUNXI_R_UART_BASE | |
54 | #endif | |
cba69eee | 55 | |
8a65f69c | 56 | /* CPU */ |
daf6d399 | 57 | #define CONFIG_DISPLAY_CPUINFO |
d96ebc46 | 58 | #define CONFIG_TIMER_CLK_FREQ 24000000 |
8a65f69c | 59 | |
e049fe28 HG |
60 | /* |
61 | * The DRAM Base differs between some models. We cannot use macros for the | |
62 | * CONFIG_FOO defines which contain the DRAM base address since they end | |
63 | * up unexpanded in include/autoconf.mk . | |
64 | * | |
65 | * So we have to have this #ifdef #else #endif block for these. | |
66 | */ | |
67 | #ifdef CONFIG_MACH_SUN9I | |
68 | #define SDRAM_OFFSET(x) 0x2##x | |
69 | #define CONFIG_SYS_SDRAM_BASE 0x20000000 | |
70 | #define CONFIG_SYS_LOAD_ADDR 0x22000000 /* default load address */ | |
71 | #define CONFIG_SYS_TEXT_BASE 0x2a000000 | |
72 | #define CONFIG_PRE_CON_BUF_ADDR 0x2f000000 | |
ff42d107 HG |
73 | /* Note SPL_STACK_R_ADDR is set through Kconfig, we include it here |
74 | * since it needs to fit in with the other values. By also #defining it | |
75 | * we get warnings if the Kconfig value mismatches. */ | |
76 | #define CONFIG_SPL_STACK_R_ADDR 0x2fe00000 | |
e049fe28 HG |
77 | #define CONFIG_SPL_BSS_START_ADDR 0x2ff80000 |
78 | #else | |
79 | #define SDRAM_OFFSET(x) 0x4##x | |
cba69eee | 80 | #define CONFIG_SYS_SDRAM_BASE 0x40000000 |
e049fe28 HG |
81 | #define CONFIG_SYS_LOAD_ADDR 0x42000000 /* default load address */ |
82 | #define CONFIG_SYS_TEXT_BASE 0x4a000000 | |
83 | #define CONFIG_PRE_CON_BUF_ADDR 0x4f000000 | |
ff42d107 HG |
84 | /* Note SPL_STACK_R_ADDR is set through Kconfig, we include it here |
85 | * since it needs to fit in with the other values. By also #defining it | |
86 | * we get warnings if the Kconfig value mismatches. */ | |
87 | #define CONFIG_SPL_STACK_R_ADDR 0x4fe00000 | |
e049fe28 HG |
88 | #define CONFIG_SPL_BSS_START_ADDR 0x4ff80000 |
89 | #endif | |
90 | ||
91 | #define CONFIG_SPL_BSS_MAX_SIZE 0x00080000 /* 512 KiB */ | |
e049fe28 | 92 | |
d96ebc46 | 93 | #if defined(CONFIG_MACH_SUN9I) || defined(CONFIG_MACH_SUN50I) |
77fe9887 HG |
94 | /* |
95 | * The A80's A1 sram starts at 0x00010000 rather then at 0x00000000 and is | |
96 | * slightly bigger. Note that it is possible to map the first 32 KiB of the | |
97 | * A1 at 0x00000000 like with older SoCs by writing 0x16aa0001 to the | |
98 | * undocumented 0x008000e0 SYS_CTRL register. Where the 16aa is a key and | |
99 | * the 1 actually activates the mapping of the first 32 KiB to 0x00000000. | |
100 | */ | |
101 | #define CONFIG_SYS_INIT_RAM_ADDR 0x10000 | |
eb504fa1 | 102 | #define CONFIG_SYS_INIT_RAM_SIZE 0x08000 /* FIXME: 40 KiB ? */ |
77fe9887 | 103 | #else |
cba69eee IC |
104 | #define CONFIG_SYS_INIT_RAM_ADDR 0x0 |
105 | #define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* 32 KiB */ | |
77fe9887 | 106 | #endif |
cba69eee IC |
107 | |
108 | #define CONFIG_SYS_INIT_SP_OFFSET \ | |
109 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) | |
110 | #define CONFIG_SYS_INIT_SP_ADDR \ | |
111 | (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) | |
112 | ||
113 | #define CONFIG_NR_DRAM_BANKS 1 | |
114 | #define PHYS_SDRAM_0 CONFIG_SYS_SDRAM_BASE | |
115 | #define PHYS_SDRAM_0_SIZE 0x80000000 /* 2 GiB */ | |
116 | ||
a6e50a88 IC |
117 | #ifdef CONFIG_AHCI |
118 | #define CONFIG_LIBATA | |
119 | #define CONFIG_SCSI_AHCI | |
120 | #define CONFIG_SCSI_AHCI_PLAT | |
121 | #define CONFIG_SUNXI_AHCI | |
0751b138 | 122 | #define CONFIG_SYS_64BIT_LBA |
a6e50a88 IC |
123 | #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1 |
124 | #define CONFIG_SYS_SCSI_MAX_LUN 1 | |
125 | #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \ | |
126 | CONFIG_SYS_SCSI_MAX_LUN) | |
c649e3c9 | 127 | #define CONFIG_SCSI |
a6e50a88 IC |
128 | #endif |
129 | ||
cba69eee IC |
130 | #define CONFIG_SETUP_MEMORY_TAGS |
131 | #define CONFIG_CMDLINE_TAG | |
132 | #define CONFIG_INITRD_TAG | |
9f852211 | 133 | #define CONFIG_SERIAL_TAG |
cba69eee | 134 | |
e5268616 | 135 | #ifdef CONFIG_NAND_SUNXI |
a0dfa88b | 136 | #define CONFIG_SYS_NAND_MAX_ECCPOS 1664 |
21d4d37a | 137 | #define CONFIG_SPL_NAND_SUPPORT 1 |
4ccae81c BB |
138 | #define CONFIG_SYS_NAND_ONFI_DETECTION |
139 | #define CONFIG_SYS_MAX_NAND_DEVICE 8 | |
960caeba PZ |
140 | #endif |
141 | ||
19e99fb4 SS |
142 | #ifdef CONFIG_SPL_SPI_SUNXI |
143 | #define CONFIG_SPL_SPI_FLASH_SUPPORT 1 | |
144 | #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8000 | |
145 | #endif | |
146 | ||
e24ea55c | 147 | /* mmc config */ |
44c79879 | 148 | #ifdef CONFIG_MMC |
e24ea55c | 149 | #define CONFIG_GENERIC_MMC |
e24ea55c IC |
150 | #define CONFIG_MMC_SUNXI |
151 | #define CONFIG_MMC_SUNXI_SLOT 0 | |
e24ea55c IC |
152 | #define CONFIG_ENV_IS_IN_MMC |
153 | #define CONFIG_SYS_MMC_ENV_DEV 0 /* first detected MMC controller */ | |
ff2b47f6 | 154 | #endif |
e24ea55c | 155 | |
5c965ed9 HG |
156 | /* 64MB of malloc() pool */ |
157 | #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (64 << 20)) | |
cba69eee IC |
158 | |
159 | /* | |
160 | * Miscellaneous configurable options | |
161 | */ | |
06beadb0 IC |
162 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
163 | #define CONFIG_SYS_PBSIZE 1024 /* Print Buffer Size */ | |
cba69eee | 164 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
cba69eee IC |
165 | |
166 | /* Boot Argument Buffer Size */ | |
167 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE | |
168 | ||
cba69eee | 169 | /* standalone support */ |
e049fe28 | 170 | #define CONFIG_STANDALONE_LOAD_ADDR CONFIG_SYS_LOAD_ADDR |
cba69eee | 171 | |
cba69eee IC |
172 | /* baudrate */ |
173 | #define CONFIG_BAUDRATE 115200 | |
174 | ||
175 | /* The stack sizes are set up in start.S using the settings below */ | |
176 | #define CONFIG_STACKSIZE (256 << 10) /* 256 KiB */ | |
177 | ||
178 | /* FLASH and environment organization */ | |
179 | ||
180 | #define CONFIG_SYS_NO_FLASH | |
181 | ||
fa5e1020 | 182 | #define CONFIG_SYS_MONITOR_LEN (768 << 10) /* 768 KiB */ |
cba69eee | 183 | #define CONFIG_IDENT_STRING " Allwinner Technology" |
2af25b74 | 184 | #define CONFIG_DISPLAY_BOARDINFO |
cba69eee | 185 | |
e24ea55c | 186 | #define CONFIG_ENV_OFFSET (544 << 10) /* (8 + 24 + 512) KiB */ |
cba69eee IC |
187 | #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */ |
188 | ||
cba69eee IC |
189 | #define CONFIG_FAT_WRITE /* enable write access */ |
190 | ||
191 | #define CONFIG_SPL_FRAMEWORK | |
192 | #define CONFIG_SPL_LIBCOMMON_SUPPORT | |
193 | #define CONFIG_SPL_SERIAL_SUPPORT | |
194 | #define CONFIG_SPL_LIBGENERIC_SUPPORT | |
195 | ||
942cb0b6 SG |
196 | #define CONFIG_SPL_BOARD_LOAD_IMAGE |
197 | ||
d96ebc46 | 198 | #if defined(CONFIG_MACH_SUN9I) |
b19236fd SS |
199 | #define CONFIG_SPL_TEXT_BASE 0x10040 /* sram start+header */ |
200 | #define CONFIG_SPL_MAX_SIZE 0x5fc0 /* ? KiB on sun9i */ | |
d96ebc46 | 201 | #elif defined(CONFIG_MACH_SUN50I) |
b19236fd SS |
202 | #define CONFIG_SPL_TEXT_BASE 0x10040 /* sram start+header */ |
203 | #define CONFIG_SPL_MAX_SIZE 0x7fc0 /* 32 KiB on sun50i */ | |
d96ebc46 | 204 | #else |
b19236fd SS |
205 | #define CONFIG_SPL_TEXT_BASE 0x40 /* sram start+header */ |
206 | #define CONFIG_SPL_MAX_SIZE 0x5fc0 /* 24KB on sun4i/sun7i */ | |
d96ebc46 | 207 | #endif |
50827a59 IC |
208 | |
209 | #define CONFIG_SPL_LIBDISK_SUPPORT | |
f0ce28e9 | 210 | |
44c79879 | 211 | #ifdef CONFIG_MMC |
50827a59 | 212 | #define CONFIG_SPL_MMC_SUPPORT |
f0ce28e9 | 213 | #endif |
50827a59 | 214 | |
d96ebc46 | 215 | #ifndef CONFIG_ARM64 |
50827a59 | 216 | #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds" |
d96ebc46 | 217 | #endif |
50827a59 IC |
218 | |
219 | #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 80 /* 40KiB */ | |
220 | #define CONFIG_SPL_PAD_TO 32768 /* decimal for 'dd' */ | |
221 | ||
d96ebc46 | 222 | #if defined(CONFIG_MACH_SUN9I) || defined(CONFIG_MACH_SUN50I) |
eb504fa1 AP |
223 | /* FIXME: 40 KiB instead of 32 KiB ? */ |
224 | #define LOW_LEVEL_SRAM_STACK 0x00018000 | |
d96ebc46 SS |
225 | #define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK |
226 | #else | |
cba69eee IC |
227 | /* end of 32 KiB in sram */ |
228 | #define LOW_LEVEL_SRAM_STACK 0x00008000 /* End of sram */ | |
229 | #define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK | |
d96ebc46 | 230 | #endif |
cba69eee | 231 | |
6620377e | 232 | /* I2C */ |
0d8382ae JW |
233 | #if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \ |
234 | defined CONFIG_SY8106A_POWER | |
6620377e | 235 | #define CONFIG_SPL_I2C_SUPPORT |
ad40610b HG |
236 | #endif |
237 | ||
6c739c5d PK |
238 | #if defined CONFIG_I2C0_ENABLE || defined CONFIG_I2C1_ENABLE || \ |
239 | defined CONFIG_I2C2_ENABLE || defined CONFIG_I2C3_ENABLE || \ | |
9d082687 | 240 | defined CONFIG_I2C4_ENABLE || defined CONFIG_R_I2C_ENABLE |
8b2db32a | 241 | #define CONFIG_SYS_I2C |
6620377e HG |
242 | #define CONFIG_SYS_I2C_MVTWSI |
243 | #define CONFIG_SYS_I2C_SPEED 400000 | |
244 | #define CONFIG_SYS_I2C_SLAVE 0x7f | |
8b2db32a | 245 | #endif |
55410089 HG |
246 | |
247 | #if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD) | |
248 | #define CONFIG_SYS_I2C_SOFT | |
249 | #define CONFIG_SYS_I2C_SOFT_SPEED 50000 | |
250 | #define CONFIG_SYS_I2C_SOFT_SLAVE 0x00 | |
55410089 HG |
251 | /* We use pin names in Kconfig and sunxi_name_to_gpio() */ |
252 | #define CONFIG_SOFT_I2C_GPIO_SDA soft_i2c_gpio_sda | |
253 | #define CONFIG_SOFT_I2C_GPIO_SCL soft_i2c_gpio_scl | |
254 | #ifndef __ASSEMBLY__ | |
255 | extern int soft_i2c_gpio_sda; | |
256 | extern int soft_i2c_gpio_scl; | |
257 | #endif | |
1fc42018 HG |
258 | #define CONFIG_VIDEO_LCD_I2C_BUS 0 /* The lcd panel soft i2c is bus 0 */ |
259 | #define CONFIG_SYS_SPD_BUS_NUM 1 /* And the axp209 i2c bus is bus 1 */ | |
260 | #else | |
261 | #define CONFIG_SYS_SPD_BUS_NUM 0 /* The axp209 i2c bus is bus 0 */ | |
262 | #define CONFIG_VIDEO_LCD_I2C_BUS -1 /* NA, but necessary to compile */ | |
55410089 HG |
263 | #endif |
264 | ||
14bc66bd | 265 | /* PMU */ |
95ab8fee | 266 | #if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \ |
0d8382ae JW |
267 | defined CONFIG_AXP221_POWER || defined CONFIG_AXP818_POWER || \ |
268 | defined CONFIG_SY8106A_POWER | |
14bc66bd HN |
269 | #define CONFIG_SPL_POWER_SUPPORT |
270 | #endif | |
271 | ||
f84269c5 | 272 | #ifndef CONFIG_CONS_INDEX |
cba69eee | 273 | #define CONFIG_CONS_INDEX 1 /* UART0 */ |
f84269c5 | 274 | #endif |
cba69eee | 275 | |
a5da3c83 | 276 | #ifdef CONFIG_REQUIRE_SERIAL_CONSOLE |
f3133962 HG |
277 | #if CONFIG_CONS_INDEX == 1 |
278 | #ifdef CONFIG_MACH_SUN9I | |
279 | #define OF_STDOUT_PATH "/soc/serial@07000000:115200" | |
280 | #else | |
281 | #define OF_STDOUT_PATH "/soc@01c00000/serial@01c28000:115200" | |
282 | #endif | |
283 | #elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN5I) | |
284 | #define OF_STDOUT_PATH "/soc@01c00000/serial@01c28400:115200" | |
5cd83b11 LI |
285 | #elif CONFIG_CONS_INDEX == 3 && defined(CONFIG_MACH_SUN8I) |
286 | #define OF_STDOUT_PATH "/soc@01c00000/serial@01c28800:115200" | |
f3133962 HG |
287 | #elif CONFIG_CONS_INDEX == 5 && defined(CONFIG_MACH_SUN8I) |
288 | #define OF_STDOUT_PATH "/soc@01c00000/serial@01f02800:115200" | |
289 | #else | |
290 | #error Unsupported console port nr. Please fix stdout-path in sunxi-common.h. | |
291 | #endif | |
a5da3c83 | 292 | #endif /* ifdef CONFIG_REQUIRE_SERIAL_CONSOLE */ |
f3133962 | 293 | |
abce2c62 IC |
294 | /* GPIO */ |
295 | #define CONFIG_SUNXI_GPIO | |
cd82113a | 296 | #define CONFIG_SPL_GPIO_SUPPORT |
abce2c62 | 297 | |
7f2c521f LV |
298 | #ifdef CONFIG_VIDEO |
299 | /* | |
5633a296 HG |
300 | * The amount of RAM to keep free at the top of RAM when relocating u-boot, |
301 | * to use as framebuffer. This must be a multiple of 4096. | |
7f2c521f | 302 | */ |
5c965ed9 | 303 | #define CONFIG_SUNXI_MAX_FB_SIZE (16 << 20) |
7f2c521f | 304 | |
2d7a084b LV |
305 | /* Do we want to initialize a simple FB? */ |
306 | #define CONFIG_VIDEO_DT_SIMPLEFB | |
307 | ||
7f2c521f LV |
308 | #define CONFIG_VIDEO_SUNXI |
309 | ||
310 | #define CONFIG_CFB_CONSOLE | |
311 | #define CONFIG_VIDEO_SW_CURSOR | |
312 | #define CONFIG_VIDEO_LOGO | |
be8ec633 | 313 | #define CONFIG_VIDEO_STD_TIMINGS |
75481607 | 314 | #define CONFIG_I2C_EDID |
58332f89 | 315 | #define VIDEO_LINE_LEN (pGD->plnSizeX) |
7f2c521f LV |
316 | |
317 | /* allow both serial and cfb console. */ | |
318 | #define CONFIG_CONSOLE_MUX | |
319 | /* stop x86 thinking in cfbconsole from trying to init a pc keyboard */ | |
320 | #define CONFIG_VGA_AS_SINGLE_DEVICE | |
321 | ||
7f2c521f LV |
322 | #endif /* CONFIG_VIDEO */ |
323 | ||
c26fb9db HG |
324 | /* Ethernet support */ |
325 | #ifdef CONFIG_SUNXI_EMAC | |
8145dea4 | 326 | #define CONFIG_PHY_ADDR 1 |
c26fb9db | 327 | #define CONFIG_MII /* MII PHY management */ |
8145dea4 | 328 | #define CONFIG_PHYLIB |
c26fb9db HG |
329 | #endif |
330 | ||
5835823d | 331 | #ifdef CONFIG_SUNXI_GMAC |
5835823d IC |
332 | #define CONFIG_PHY_GIGE /* GMAC can use gigabit PHY */ |
333 | #define CONFIG_PHY_ADDR 1 | |
334 | #define CONFIG_MII /* MII PHY management */ | |
1eae8f66 | 335 | #define CONFIG_PHY_REALTEK |
5835823d IC |
336 | #endif |
337 | ||
2582ca0d | 338 | #ifdef CONFIG_USB_EHCI_HCD |
6a72e804 HG |
339 | #define CONFIG_USB_OHCI_NEW |
340 | #define CONFIG_USB_OHCI_SUNXI | |
341 | #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 1 | |
3584f30c | 342 | #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 1 |
1a800f7a HG |
343 | #endif |
344 | ||
345 | #ifdef CONFIG_USB_MUSB_SUNXI | |
95de1e2f | 346 | #define CONFIG_USB_MUSB_PIO_ONLY |
1a800f7a HG |
347 | #endif |
348 | ||
b21144eb | 349 | #ifdef CONFIG_USB_MUSB_GADGET |
aaa4a9e3 SP |
350 | #define CONFIG_USB_FUNCTION_DFU |
351 | #define CONFIG_USB_FUNCTION_FASTBOOT | |
352 | #define CONFIG_USB_FUNCTION_MASS_STORAGE | |
b21144eb PK |
353 | #endif |
354 | ||
2a909c5f | 355 | #ifdef CONFIG_USB_FUNCTION_DFU |
2a909c5f SS |
356 | #define CONFIG_DFU_RAM |
357 | #endif | |
358 | ||
b21144eb PK |
359 | #ifdef CONFIG_USB_FUNCTION_FASTBOOT |
360 | #define CONFIG_CMD_FASTBOOT | |
361 | #define CONFIG_FASTBOOT_BUF_ADDR CONFIG_SYS_LOAD_ADDR | |
362 | #define CONFIG_FASTBOOT_BUF_SIZE 0x2000000 | |
bac83fb0 | 363 | #define CONFIG_ANDROID_BOOT_IMAGE |
b21144eb PK |
364 | |
365 | #define CONFIG_FASTBOOT_FLASH | |
44c79879 MR |
366 | |
367 | #ifdef CONFIG_MMC | |
b21144eb PK |
368 | #define CONFIG_FASTBOOT_FLASH_MMC_DEV 0 |
369 | #define CONFIG_EFI_PARTITION | |
370 | #endif | |
44c79879 | 371 | #endif |
b21144eb PK |
372 | |
373 | #ifdef CONFIG_USB_FUNCTION_MASS_STORAGE | |
b21144eb PK |
374 | #endif |
375 | ||
86b49093 HG |
376 | #ifdef CONFIG_USB_KEYBOARD |
377 | #define CONFIG_CONSOLE_MUX | |
378 | #define CONFIG_PREBOOT | |
379 | #define CONFIG_SYS_STDIO_DEREGISTER | |
eab9433a | 380 | #define CONFIG_SYS_USB_EVENT_POLL_VIA_INT_QUEUE |
86b49093 HG |
381 | #endif |
382 | ||
cba69eee IC |
383 | #if !defined CONFIG_ENV_IS_IN_MMC && \ |
384 | !defined CONFIG_ENV_IS_IN_NAND && \ | |
385 | !defined CONFIG_ENV_IS_IN_FAT && \ | |
386 | !defined CONFIG_ENV_IS_IN_SPI_FLASH | |
387 | #define CONFIG_ENV_IS_NOWHERE | |
388 | #endif | |
389 | ||
b41d7d05 | 390 | #define CONFIG_MISC_INIT_R |
7f2c521f | 391 | #define CONFIG_SYS_CONSOLE_IS_IN_ENV |
b41d7d05 | 392 | |
cba69eee IC |
393 | #ifndef CONFIG_SPL_BUILD |
394 | #include <config_distro_defaults.h> | |
2ec3a612 | 395 | |
a7925078 SS |
396 | /* Enable pre-console buffer to get complete log on the VGA console */ |
397 | #define CONFIG_PRE_CONSOLE_BUFFER | |
a8552c7c | 398 | #define CONFIG_PRE_CON_BUF_SZ 4096 /* Aprox 2 80*25 screens */ |
a7925078 | 399 | |
671f9ad8 AP |
400 | #ifdef CONFIG_ARM64 |
401 | /* | |
402 | * Boards seem to come with at least 512MB of DRAM. | |
403 | * The kernel should go at 512K, which is the default text offset (that will | |
404 | * be adjusted at runtime if needed). | |
405 | * There is no compression for arm64 kernels (yet), so leave some space | |
406 | * for really big kernels, say 256MB for now. | |
407 | * Scripts, PXE and DTBs should go afterwards, leaving the rest for the initrd. | |
408 | * Align the initrd to a 2MB page. | |
409 | */ | |
410 | #define KERNEL_ADDR_R __stringify(SDRAM_OFFSET(0080000)) | |
411 | #define FDT_ADDR_R __stringify(SDRAM_OFFSET(FA00000)) | |
412 | #define SCRIPT_ADDR_R __stringify(SDRAM_OFFSET(FC00000)) | |
413 | #define PXEFILE_ADDR_R __stringify(SDRAM_OFFSET(FD00000)) | |
414 | #define RAMDISK_ADDR_R __stringify(SDRAM_OFFSET(FE00000)) | |
415 | ||
416 | #else | |
8c95c556 | 417 | /* |
5c965ed9 | 418 | * 160M RAM (256M minimum minus 64MB heap + 32MB for u-boot, stack, fb, etc. |
8c95c556 HG |
419 | * 32M uncompressed kernel, 16M compressed kernel, 1M fdt, |
420 | * 1M script, 1M pxe and the ramdisk at the end. | |
421 | */ | |
2a909c5f SS |
422 | |
423 | #define KERNEL_ADDR_R __stringify(SDRAM_OFFSET(2000000)) | |
424 | #define FDT_ADDR_R __stringify(SDRAM_OFFSET(3000000)) | |
425 | #define SCRIPT_ADDR_R __stringify(SDRAM_OFFSET(3100000)) | |
426 | #define PXEFILE_ADDR_R __stringify(SDRAM_OFFSET(3200000)) | |
427 | #define RAMDISK_ADDR_R __stringify(SDRAM_OFFSET(3300000)) | |
671f9ad8 | 428 | #endif |
2a909c5f | 429 | |
846e3254 | 430 | #define MEM_LAYOUT_ENV_SETTINGS \ |
5c965ed9 | 431 | "bootm_size=0xa000000\0" \ |
2a909c5f SS |
432 | "kernel_addr_r=" KERNEL_ADDR_R "\0" \ |
433 | "fdt_addr_r=" FDT_ADDR_R "\0" \ | |
434 | "scriptaddr=" SCRIPT_ADDR_R "\0" \ | |
435 | "pxefile_addr_r=" PXEFILE_ADDR_R "\0" \ | |
436 | "ramdisk_addr_r=" RAMDISK_ADDR_R "\0" | |
437 | ||
438 | #define DFU_ALT_INFO_RAM \ | |
439 | "dfu_alt_info_ram=" \ | |
440 | "kernel ram " KERNEL_ADDR_R " 0x1000000;" \ | |
441 | "fdt ram " FDT_ADDR_R " 0x100000;" \ | |
442 | "ramdisk ram " RAMDISK_ADDR_R " 0x4000000\0" | |
846e3254 | 443 | |
41f8e9f5 CYT |
444 | #ifdef CONFIG_MMC |
445 | #define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0) | |
5a37a400 KM |
446 | #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1 |
447 | #define BOOT_TARGET_DEVICES_MMC_EXTRA(func) func(MMC, mmc, 1) | |
448 | #else | |
449 | #define BOOT_TARGET_DEVICES_MMC_EXTRA(func) | |
450 | #endif | |
41f8e9f5 CYT |
451 | #else |
452 | #define BOOT_TARGET_DEVICES_MMC(func) | |
5a37a400 | 453 | #define BOOT_TARGET_DEVICES_MMC_EXTRA(func) |
41f8e9f5 CYT |
454 | #endif |
455 | ||
2ec3a612 HG |
456 | #ifdef CONFIG_AHCI |
457 | #define BOOT_TARGET_DEVICES_SCSI(func) func(SCSI, scsi, 0) | |
458 | #else | |
459 | #define BOOT_TARGET_DEVICES_SCSI(func) | |
460 | #endif | |
461 | ||
2582ca0d | 462 | #ifdef CONFIG_USB_STORAGE |
859b3f14 CYT |
463 | #define BOOT_TARGET_DEVICES_USB(func) func(USB, usb, 0) |
464 | #else | |
465 | #define BOOT_TARGET_DEVICES_USB(func) | |
466 | #endif | |
467 | ||
f3b589c0 BN |
468 | /* FEL boot support, auto-execute boot.scr if a script address was provided */ |
469 | #define BOOTENV_DEV_FEL(devtypeu, devtypel, instance) \ | |
470 | "bootcmd_fel=" \ | |
471 | "if test -n ${fel_booted} && test -n ${fel_scriptaddr}; then " \ | |
472 | "echo '(FEL boot)'; " \ | |
473 | "source ${fel_scriptaddr}; " \ | |
474 | "fi\0" | |
475 | #define BOOTENV_DEV_NAME_FEL(devtypeu, devtypel, instance) \ | |
476 | "fel " | |
477 | ||
2ec3a612 | 478 | #define BOOT_TARGET_DEVICES(func) \ |
f3b589c0 | 479 | func(FEL, fel, na) \ |
41f8e9f5 | 480 | BOOT_TARGET_DEVICES_MMC(func) \ |
5a37a400 | 481 | BOOT_TARGET_DEVICES_MMC_EXTRA(func) \ |
2ec3a612 | 482 | BOOT_TARGET_DEVICES_SCSI(func) \ |
859b3f14 | 483 | BOOT_TARGET_DEVICES_USB(func) \ |
2ec3a612 HG |
484 | func(PXE, pxe, na) \ |
485 | func(DHCP, dhcp, na) | |
486 | ||
3b824025 HG |
487 | #ifdef CONFIG_OLD_SUNXI_KERNEL_COMPAT |
488 | #define BOOTCMD_SUNXI_COMPAT \ | |
489 | "bootcmd_sunxi_compat=" \ | |
490 | "setenv root /dev/mmcblk0p3 rootwait; " \ | |
491 | "if ext2load mmc 0 0x44000000 uEnv.txt; then " \ | |
492 | "echo Loaded environment from uEnv.txt; " \ | |
493 | "env import -t 0x44000000 ${filesize}; " \ | |
494 | "fi; " \ | |
495 | "setenv bootargs console=${console} root=${root} ${extraargs}; " \ | |
496 | "ext2load mmc 0 0x43000000 script.bin && " \ | |
497 | "ext2load mmc 0 0x48000000 uImage && " \ | |
498 | "bootm 0x48000000\0" | |
499 | #else | |
500 | #define BOOTCMD_SUNXI_COMPAT | |
501 | #endif | |
502 | ||
2ec3a612 HG |
503 | #include <config_distro_bootcmd.h> |
504 | ||
86b49093 HG |
505 | #ifdef CONFIG_USB_KEYBOARD |
506 | #define CONSOLE_STDIN_SETTINGS \ | |
507 | "preboot=usb start\0" \ | |
508 | "stdin=serial,usbkbd\0" | |
509 | #else | |
7f2c521f LV |
510 | #define CONSOLE_STDIN_SETTINGS \ |
511 | "stdin=serial\0" | |
86b49093 | 512 | #endif |
7f2c521f LV |
513 | |
514 | #ifdef CONFIG_VIDEO | |
515 | #define CONSOLE_STDOUT_SETTINGS \ | |
516 | "stdout=serial,vga\0" \ | |
517 | "stderr=serial,vga\0" | |
518 | #else | |
519 | #define CONSOLE_STDOUT_SETTINGS \ | |
520 | "stdout=serial\0" \ | |
521 | "stderr=serial\0" | |
522 | #endif | |
523 | ||
524 | #define CONSOLE_ENV_SETTINGS \ | |
525 | CONSOLE_STDIN_SETTINGS \ | |
526 | CONSOLE_STDOUT_SETTINGS | |
527 | ||
2ec3a612 | 528 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
7f2c521f | 529 | CONSOLE_ENV_SETTINGS \ |
846e3254 | 530 | MEM_LAYOUT_ENV_SETTINGS \ |
2a909c5f | 531 | DFU_ALT_INFO_RAM \ |
25acd33f | 532 | "fdtfile=" CONFIG_DEFAULT_DEVICE_TREE ".dtb\0" \ |
846e3254 | 533 | "console=ttyS0,115200\0" \ |
3b824025 | 534 | BOOTCMD_SUNXI_COMPAT \ |
2ec3a612 HG |
535 | BOOTENV |
536 | ||
537 | #else /* ifndef CONFIG_SPL_BUILD */ | |
538 | #define CONFIG_EXTRA_ENV_SETTINGS | |
cba69eee IC |
539 | #endif |
540 | ||
541 | #endif /* _SUNXI_COMMON_CONFIG_H */ |