]>
Commit | Line | Data |
---|---|---|
dd84058d | 1 | CONFIG_PPC=y |
278b90ce | 2 | CONFIG_SYS_TEXT_BASE=0xFE000000 |
ff3bb0c4 | 3 | CONFIG_SYS_CLK_FREQ=32000000 |
dd84058d | 4 | CONFIG_MPC83xx=y |
93de2530 | 5 | CONFIG_HIGH_BATS=y |
dd84058d | 6 | CONFIG_TARGET_VE8313=y |
21c1502a MS |
7 | CONFIG_SYSTEM_PLL_FACTOR_4_1=y |
8 | CONFIG_CORE_PLL_RATIO_25_1=y | |
9 | CONFIG_PCI_HOST_MODE_ENABLE=y | |
10 | CONFIG_PCI_INT_ARBITER1_ENABLE=y | |
11 | CONFIG_BOOT_MEMORY_SPACE_LOW=y | |
12 | CONFIG_BOOT_ROM_INTERFACE_GPCM_16BIT=y | |
13 | CONFIG_LALE_TIMING_EARLIER=y | |
30915ab9 MS |
14 | CONFIG_BAT0=y |
15 | CONFIG_BAT0_NAME="SDRAM" | |
16 | CONFIG_BAT0_BASE=0x00000000 | |
17 | CONFIG_BAT0_LENGTH_256_MBYTES=y | |
18 | CONFIG_BAT0_ACCESS_RW=y | |
19 | CONFIG_BAT0_USER_MODE_VALID=y | |
20 | CONFIG_BAT0_SUPERVISOR_MODE_VALID=y | |
21 | CONFIG_BAT1=y | |
22 | CONFIG_BAT1_NAME="PCI_MEM" | |
23 | CONFIG_BAT1_BASE=0x80000000 | |
24 | CONFIG_BAT1_LENGTH_256_MBYTES=y | |
25 | CONFIG_BAT1_ACCESS_RW=y | |
26 | CONFIG_BAT1_USER_MODE_VALID=y | |
27 | CONFIG_BAT1_SUPERVISOR_MODE_VALID=y | |
28 | CONFIG_BAT2=y | |
29 | CONFIG_BAT2_NAME="PCI_MMIO" | |
30 | CONFIG_BAT2_BASE=0x90000000 | |
31 | CONFIG_BAT2_LENGTH_256_MBYTES=y | |
32 | CONFIG_BAT2_ACCESS_RW=y | |
33 | CONFIG_BAT2_ICACHE_INHIBITED=y | |
34 | CONFIG_BAT2_ICACHE_GUARDED=y | |
35 | CONFIG_BAT2_DCACHE_INHIBITED=y | |
36 | CONFIG_BAT2_DCACHE_GUARDED=y | |
37 | CONFIG_BAT2_USER_MODE_VALID=y | |
38 | CONFIG_BAT2_SUPERVISOR_MODE_VALID=y | |
39 | CONFIG_BAT5=y | |
40 | CONFIG_BAT5_NAME="IMMR_PCIIO_BCSR" | |
41 | CONFIG_BAT5_BASE=0xE0000000 | |
42 | CONFIG_BAT5_LENGTH_256_MBYTES=y | |
43 | CONFIG_BAT5_ACCESS_RW=y | |
44 | CONFIG_BAT5_ICACHE_INHIBITED=y | |
45 | CONFIG_BAT5_ICACHE_GUARDED=y | |
46 | CONFIG_BAT5_DCACHE_INHIBITED=y | |
47 | CONFIG_BAT5_DCACHE_GUARDED=y | |
48 | CONFIG_BAT5_USER_MODE_VALID=y | |
49 | CONFIG_BAT5_SUPERVISOR_MODE_VALID=y | |
50 | CONFIG_BAT6=y | |
51 | CONFIG_BAT6_NAME="INITRAM_FLASH" | |
52 | CONFIG_BAT6_BASE=0xF0000000 | |
53 | CONFIG_BAT6_LENGTH_256_MBYTES=y | |
54 | CONFIG_BAT6_ACCESS_RW=y | |
55 | CONFIG_BAT6_ICACHE_GUARDED=y | |
56 | CONFIG_BAT6_DCACHE_GUARDED=y | |
57 | CONFIG_BAT6_USER_MODE_VALID=y | |
58 | CONFIG_BAT6_SUPERVISOR_MODE_VALID=y | |
59 | CONFIG_BAT7=y | |
60 | CONFIG_BAT7_NAME="FPGA_SRAM_NAND" | |
61 | CONFIG_BAT7_BASE=0x60000000 | |
62 | CONFIG_BAT7_LENGTH_256_MBYTES=y | |
63 | CONFIG_BAT7_ACCESS_RW=y | |
64 | CONFIG_BAT7_ICACHE_GUARDED=y | |
65 | CONFIG_BAT7_DCACHE_GUARDED=y | |
66 | CONFIG_BAT7_USER_MODE_VALID=y | |
67 | CONFIG_BAT7_SUPERVISOR_MODE_VALID=y | |
9c5df7a2 MS |
68 | CONFIG_NAND_LBLAWBAR_PRELIM_1=y |
69 | CONFIG_LBLAW0=y | |
70 | CONFIG_LBLAW0_BASE=0xFE000000 | |
71 | CONFIG_LBLAW0_NAME="FLASH" | |
72 | CONFIG_LBLAW0_LENGTH_32_MBYTES=y | |
73 | CONFIG_LBLAW1=y | |
74 | CONFIG_LBLAW1_BASE=0x61000000 | |
75 | CONFIG_LBLAW1_NAME="NAND" | |
76 | CONFIG_LBLAW1_LENGTH_32_KBYTES=y | |
fe7d654d MS |
77 | CONFIG_ELBC_BR0_OR0=y |
78 | CONFIG_BR0_OR0_NAME="FLASH" | |
79 | CONFIG_BR0_OR0_BASE=0xFE000000 | |
fe7d654d MS |
80 | CONFIG_BR0_PORTSIZE_16BIT=y |
81 | CONFIG_OR0_AM_32_MBYTES=y | |
fe7d654d | 82 | CONFIG_OR0_SCY_5=y |
344a0e43 TR |
83 | CONFIG_OR0_CSNT_EARLIER=y |
84 | CONFIG_OR0_ACS_QUARTER_CYCLE_EARLIER=y | |
fe7d654d | 85 | CONFIG_OR0_TRLX_RELAXED=y |
344a0e43 | 86 | CONFIG_OR0_EAD_EXTRA=y |
fe7d654d MS |
87 | CONFIG_ELBC_BR1_OR1=y |
88 | CONFIG_BR1_OR1_NAME="NAND" | |
89 | CONFIG_BR1_OR1_BASE=0x61000000 | |
90 | CONFIG_BR1_ERRORCHECKING_BOTH=y | |
91 | CONFIG_BR1_MACHINE_FCM=y | |
fe7d654d | 92 | CONFIG_OR1_BCTLD_NOT_ASSERTED=y |
fe7d654d | 93 | CONFIG_OR1_SCY_2=y |
fe7d654d | 94 | CONFIG_OR1_CHT_TWO_CLOCK=y |
344a0e43 TR |
95 | CONFIG_OR1_RST_ONE_CLOCK=y |
96 | CONFIG_OR1_TRLX_RELAXED=y | |
fe7d654d MS |
97 | CONFIG_ELBC_BR2_OR2=y |
98 | CONFIG_BR2_OR2_NAME="NVRAM" | |
99 | CONFIG_BR2_OR2_BASE=0x60000000 | |
fe7d654d | 100 | CONFIG_OR2_AM_128_KBYTES=y |
fe7d654d | 101 | CONFIG_OR2_SCY_3=y |
344a0e43 | 102 | CONFIG_OR2_CSNT_EARLIER=y |
fe7d654d MS |
103 | CONFIG_OR2_XACS_EXTENDED=y |
104 | CONFIG_OR2_TRLX_RELAXED=y | |
105 | CONFIG_OR2_EHTR_8_CYCLE=y | |
344a0e43 | 106 | CONFIG_OR2_EAD_EXTRA=y |
fe7d654d MS |
107 | CONFIG_ELBC_BR3_OR3=y |
108 | CONFIG_BR3_OR3_NAME="SRAM" | |
109 | CONFIG_BR3_OR3_BASE=0x62000000 | |
110 | CONFIG_BR3_PORTSIZE_16BIT=y | |
111 | CONFIG_OR3_AM_32_MBYTES=y | |
fe7d654d | 112 | CONFIG_OR3_SCY_15=y |
344a0e43 | 113 | CONFIG_OR3_CSNT_EARLIER=y |
fe7d654d MS |
114 | CONFIG_OR3_XACS_EXTENDED=y |
115 | CONFIG_OR3_TRLX_RELAXED=y | |
116 | CONFIG_OR3_EHTR_8_CYCLE=y | |
344a0e43 TR |
117 | CONFIG_OR3_EAD_EXTRA=y |
118 | CONFIG_HID0_FINAL_EMCP=y | |
119 | CONFIG_HID0_FINAL_ICE=y | |
120 | CONFIG_HID2_HBE=y | |
121 | CONFIG_ACR_PIPE_DEP_4=y | |
122 | CONFIG_ACR_RPTCNT_4=y | |
7c2e5357 MS |
123 | CONFIG_LCRR_EADC_3=y |
124 | CONFIG_LCRR_CLKDIV_2=y | |
344a0e43 TR |
125 | CONFIG_OF_BOARD_SETUP=y |
126 | CONFIG_OF_STDOUT_VIA_ALIAS=y | |
127 | CONFIG_BOOTDELAY=6 | |
128 | CONFIG_BOARD_EARLY_INIT_F=y | |
129 | CONFIG_HUSH_PARSER=y | |
130 | CONFIG_CMD_IMLS=y | |
131 | CONFIG_CMD_NAND=y | |
132 | CONFIG_CMD_PCI=y | |
133 | # CONFIG_CMD_SETEXPR is not set | |
134 | CONFIG_CMD_DHCP=y | |
135 | CONFIG_CMD_MII=y | |
136 | CONFIG_CMD_PING=y | |
137 | # CONFIG_MMC is not set | |
138 | CONFIG_MTD_NOR_FLASH=y | |
139 | CONFIG_FLASH_CFI_DRIVER=y | |
140 | CONFIG_SYS_FLASH_USE_BUFFER_WRITE=y | |
141 | CONFIG_SYS_FLASH_CFI=y | |
142 | CONFIG_PHY_MARVELL=y | |
143 | CONFIG_TSEC_ENET=y | |
144 | CONFIG_SYS_NS16550=y | |
145 | CONFIG_OF_LIBFDT=y |