]>
Commit | Line | Data |
---|---|---|
83d290c5 | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
48c6f328 SL |
2 | /* |
3 | * Copyright 2014 Freescale Semiconductor, Inc. | |
a97a071d | 4 | * Copyright 2020-2021 NXP |
48c6f328 SL |
5 | */ |
6 | ||
7 | /* | |
8 | * T1024/T1023 RDB board configuration file | |
9 | */ | |
10 | ||
11 | #ifndef __T1024RDB_H | |
12 | #define __T1024RDB_H | |
13 | ||
1af3c7f4 SG |
14 | #include <linux/stringify.h> |
15 | ||
48c6f328 | 16 | /* High Level Configuration Options */ |
48c6f328 | 17 | |
51370d56 | 18 | #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS |
48c6f328 | 19 | |
48c6f328 | 20 | #ifdef CONFIG_RAMBOOT_PBL |
48c6f328 SL |
21 | #define RESET_VECTOR_OFFSET 0x27FFC |
22 | #define BOOT_PAGE_OFFSET 0x27000 | |
48c6f328 | 23 | |
88718be3 | 24 | #ifdef CONFIG_MTD_RAW_NAND |
48c6f328 | 25 | #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10) |
f49b8c1b | 26 | #define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000 |
27 | #define CONFIG_SYS_NAND_U_BOOT_START 0x30000000 | |
48c6f328 SL |
28 | #endif |
29 | ||
30 | #ifdef CONFIG_SPIFLASH | |
f49b8c1b | 31 | #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC |
48c6f328 | 32 | #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10) |
f49b8c1b | 33 | #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000) |
34 | #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000) | |
48c6f328 | 35 | #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10) |
48c6f328 SL |
36 | #endif |
37 | ||
38 | #ifdef CONFIG_SDCARD | |
f49b8c1b | 39 | #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC |
48c6f328 | 40 | #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10) |
f49b8c1b | 41 | #define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000) |
42 | #define CONFIG_SYS_MMC_U_BOOT_START (0x30000000) | |
48c6f328 | 43 | #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10) |
48c6f328 SL |
44 | #endif |
45 | ||
46 | #endif /* CONFIG_RAMBOOT_PBL */ | |
47 | ||
48c6f328 SL |
48 | #ifndef CONFIG_RESET_VECTOR_ADDRESS |
49 | #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc | |
50 | #endif | |
51 | ||
48c6f328 SL |
52 | /* PCIe Boot - Master */ |
53 | #define CONFIG_SRIO_PCIE_BOOT_MASTER | |
54 | /* | |
55 | * for slave u-boot IMAGE instored in master memory space, | |
56 | * PHYS must be aligned based on the SIZE | |
57 | */ | |
58 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull | |
59 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */ | |
60 | #ifdef CONFIG_PHYS_64BIT | |
61 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull | |
62 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull | |
63 | #else | |
64 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000 | |
65 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000 | |
66 | #endif | |
67 | /* | |
68 | * for slave UCODE and ENV instored in master memory space, | |
69 | * PHYS must be aligned based on the SIZE | |
70 | */ | |
71 | #ifdef CONFIG_PHYS_64BIT | |
72 | #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull | |
73 | #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull | |
74 | #else | |
75 | #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000 | |
76 | #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000 | |
77 | #endif | |
78 | #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ | |
79 | /* slave core release by master*/ | |
80 | #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 | |
81 | #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ | |
82 | ||
83 | /* PCIe Boot - Slave */ | |
84 | #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE | |
85 | #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 | |
86 | #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ | |
87 | (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) | |
88 | /* Set 1M boot space for PCIe boot */ | |
89 | #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) | |
90 | #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ | |
91 | (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) | |
92 | #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc | |
48c6f328 SL |
93 | #endif |
94 | ||
48c6f328 SL |
95 | /* |
96 | * These can be toggled for performance analysis, otherwise use default. | |
97 | */ | |
48c6f328 | 98 | #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E |
48c6f328 | 99 | #ifdef CONFIG_DDR_ECC |
48c6f328 SL |
100 | #define CONFIG_MEM_INIT_VALUE 0xdeadbeef |
101 | #endif | |
102 | ||
48c6f328 SL |
103 | /* |
104 | * Config the L3 Cache as L3 SRAM | |
105 | */ | |
106 | #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000 | |
107 | #define CONFIG_SYS_L3_SIZE (256 << 10) | |
a09fea1d | 108 | #define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) |
48c6f328 SL |
109 | |
110 | #ifdef CONFIG_PHYS_64BIT | |
111 | #define CONFIG_SYS_DCSRBAR 0xf0000000 | |
112 | #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull | |
113 | #endif | |
114 | ||
115 | /* EEPROM */ | |
48c6f328 SL |
116 | #define CONFIG_SYS_I2C_EEPROM_NXID |
117 | #define CONFIG_SYS_EEPROM_BUS_NUM 0 | |
48c6f328 SL |
118 | |
119 | /* | |
120 | * DDR Setup | |
121 | */ | |
122 | #define CONFIG_VERY_BIG_RAM | |
123 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 | |
124 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE | |
960286b6 | 125 | #if defined(CONFIG_TARGET_T1024RDB) |
48c6f328 | 126 | #define SPD_EEPROM_ADDRESS 0x51 |
48c6f328 | 127 | #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ |
9082405d | 128 | #elif defined(CONFIG_TARGET_T1023RDB) |
e8a7f1c3 SL |
129 | #define CONFIG_SYS_SDRAM_SIZE 2048 |
130 | #endif | |
48c6f328 SL |
131 | |
132 | /* | |
133 | * IFC Definitions | |
134 | */ | |
135 | #define CONFIG_SYS_FLASH_BASE 0xe8000000 | |
136 | #ifdef CONFIG_PHYS_64BIT | |
137 | #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) | |
138 | #else | |
139 | #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE | |
140 | #endif | |
141 | ||
142 | #define CONFIG_SYS_NOR0_CSPR_EXT (0xf) | |
143 | #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ | |
144 | CSPR_PORT_SIZE_16 | \ | |
145 | CSPR_MSEL_NOR | \ | |
146 | CSPR_V) | |
147 | #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) | |
148 | ||
149 | /* NOR Flash Timing Params */ | |
960286b6 | 150 | #if defined(CONFIG_TARGET_T1024RDB) |
48c6f328 | 151 | #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80 |
9082405d | 152 | #elif defined(CONFIG_TARGET_T1023RDB) |
ff7ea2d1 | 153 | #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(0) | \ |
e8a7f1c3 SL |
154 | CSOR_NAND_TRHZ_80 | CSOR_NOR_ADM_SHFT_MODE_EN) |
155 | #endif | |
48c6f328 SL |
156 | #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ |
157 | FTIM0_NOR_TEADC(0x5) | \ | |
158 | FTIM0_NOR_TEAHC(0x5)) | |
159 | #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ | |
160 | FTIM1_NOR_TRAD_NOR(0x1A) |\ | |
161 | FTIM1_NOR_TSEQRAD_NOR(0x13)) | |
162 | #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ | |
163 | FTIM2_NOR_TCH(0x4) | \ | |
164 | FTIM2_NOR_TWPH(0x0E) | \ | |
165 | FTIM2_NOR_TWP(0x1c)) | |
166 | #define CONFIG_SYS_NOR_FTIM3 0x0 | |
167 | ||
168 | #define CONFIG_SYS_FLASH_QUIET_TEST | |
169 | #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ | |
170 | ||
48c6f328 SL |
171 | #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} |
172 | ||
960286b6 | 173 | #ifdef CONFIG_TARGET_T1024RDB |
48c6f328 SL |
174 | /* CPLD on IFC */ |
175 | #define CONFIG_SYS_CPLD_BASE 0xffdf0000 | |
176 | #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE) | |
177 | #define CONFIG_SYS_CSPR2_EXT (0xf) | |
178 | #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \ | |
179 | | CSPR_PORT_SIZE_8 \ | |
180 | | CSPR_MSEL_GPCM \ | |
181 | | CSPR_V) | |
182 | #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024) | |
183 | #define CONFIG_SYS_CSOR2 0x0 | |
184 | ||
185 | /* CPLD Timing parameters for IFC CS2 */ | |
186 | #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ | |
187 | FTIM0_GPCM_TEADC(0x0e) | \ | |
188 | FTIM0_GPCM_TEAHC(0x0e)) | |
189 | #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ | |
190 | FTIM1_GPCM_TRAD(0x1f)) | |
191 | #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ | |
192 | FTIM2_GPCM_TCH(0x8) | \ | |
193 | FTIM2_GPCM_TWP(0x1f)) | |
194 | #define CONFIG_SYS_CS2_FTIM3 0x0 | |
e8a7f1c3 | 195 | #endif |
48c6f328 SL |
196 | |
197 | /* NAND Flash on IFC */ | |
48c6f328 SL |
198 | #define CONFIG_SYS_NAND_BASE 0xff800000 |
199 | #ifdef CONFIG_PHYS_64BIT | |
200 | #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE) | |
201 | #else | |
202 | #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE | |
203 | #endif | |
204 | #define CONFIG_SYS_NAND_CSPR_EXT (0xf) | |
205 | #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ | |
206 | | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ | |
207 | | CSPR_MSEL_NAND /* MSEL = NAND */ \ | |
208 | | CSPR_V) | |
209 | #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) | |
210 | ||
960286b6 | 211 | #if defined(CONFIG_TARGET_T1024RDB) |
48c6f328 SL |
212 | #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ |
213 | | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ | |
214 | | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ | |
215 | | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \ | |
216 | | CSOR_NAND_PGS_4K /* Page Size = 4K */ \ | |
217 | | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \ | |
218 | | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ | |
9082405d | 219 | #elif defined(CONFIG_TARGET_T1023RDB) |
7842950f JS |
220 | #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ |
221 | | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ | |
222 | | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ | |
e8a7f1c3 SL |
223 | | CSOR_NAND_RAL_3 /* RAL 3Bytes */ \ |
224 | | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ | |
225 | | CSOR_NAND_SPRZ_128 /* Spare size = 128 */ \ | |
226 | | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ | |
e8a7f1c3 | 227 | #endif |
48c6f328 | 228 | |
48c6f328 SL |
229 | /* ONFI NAND Flash mode0 Timing Params */ |
230 | #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ | |
231 | FTIM0_NAND_TWP(0x18) | \ | |
232 | FTIM0_NAND_TWCHT(0x07) | \ | |
233 | FTIM0_NAND_TWH(0x0a)) | |
234 | #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ | |
235 | FTIM1_NAND_TWBE(0x39) | \ | |
236 | FTIM1_NAND_TRR(0x0e) | \ | |
237 | FTIM1_NAND_TRP(0x18)) | |
238 | #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ | |
239 | FTIM2_NAND_TREH(0x0a) | \ | |
240 | FTIM2_NAND_TWHRE(0x1e)) | |
241 | #define CONFIG_SYS_NAND_FTIM3 0x0 | |
242 | ||
243 | #define CONFIG_SYS_NAND_DDR_LAW 11 | |
244 | #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } | |
245 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 | |
48c6f328 | 246 | |
88718be3 | 247 | #if defined(CONFIG_MTD_RAW_NAND) |
48c6f328 SL |
248 | #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT |
249 | #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR | |
250 | #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK | |
251 | #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR | |
252 | #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 | |
253 | #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 | |
254 | #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 | |
255 | #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 | |
256 | #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT | |
257 | #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR | |
258 | #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK | |
259 | #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR | |
260 | #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 | |
261 | #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 | |
262 | #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 | |
263 | #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 | |
264 | #else | |
265 | #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT | |
266 | #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR | |
267 | #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK | |
268 | #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR | |
269 | #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 | |
270 | #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 | |
271 | #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 | |
272 | #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 | |
273 | #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT | |
274 | #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR | |
275 | #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK | |
276 | #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR | |
277 | #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 | |
278 | #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 | |
279 | #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 | |
280 | #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 | |
281 | #endif | |
282 | ||
48c6f328 SL |
283 | #define CONFIG_HWCONFIG |
284 | ||
285 | /* define to use L1 as initial stack */ | |
286 | #define CONFIG_L1_INIT_RAM | |
287 | #define CONFIG_SYS_INIT_RAM_LOCK | |
288 | #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ | |
289 | #ifdef CONFIG_PHYS_64BIT | |
290 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf | |
b3142e2c | 291 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000 |
48c6f328 SL |
292 | /* The assembler doesn't like typecast */ |
293 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ | |
294 | ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ | |
295 | CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) | |
296 | #else | |
b3142e2c | 297 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */ |
48c6f328 SL |
298 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 |
299 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS | |
300 | #endif | |
301 | #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 | |
302 | ||
4c97c8cd | 303 | #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
48c6f328 SL |
304 | |
305 | #define CONFIG_SYS_MONITOR_LEN (768 * 1024) | |
48c6f328 SL |
306 | |
307 | /* Serial Port */ | |
48c6f328 SL |
308 | #define CONFIG_SYS_NS16550_SERIAL |
309 | #define CONFIG_SYS_NS16550_REG_SIZE 1 | |
310 | #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) | |
311 | ||
312 | #define CONFIG_SYS_BAUDRATE_TABLE \ | |
313 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} | |
314 | ||
315 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) | |
316 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) | |
317 | #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) | |
318 | #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) | |
48c6f328 | 319 | |
48c6f328 | 320 | /* I2C */ |
48c6f328 | 321 | |
ff7ea2d1 SL |
322 | #define I2C_PCA6408_BUS_NUM 1 |
323 | #define I2C_PCA6408_ADDR 0x20 | |
48c6f328 SL |
324 | |
325 | /* I2C bus multiplexer */ | |
326 | #define I2C_MUX_CH_DEFAULT 0x8 | |
327 | ||
328 | /* | |
329 | * RTC configuration | |
330 | */ | |
331 | #define RTC | |
332 | #define CONFIG_RTC_DS1337 1 | |
333 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 | |
334 | ||
335 | /* | |
336 | * eSPI - Enhanced SPI | |
337 | */ | |
48c6f328 SL |
338 | |
339 | /* | |
340 | * General PCIe | |
341 | * Memory space is mapped 1-1, but I/O space must start from 0. | |
342 | */ | |
48c6f328 SL |
343 | |
344 | #ifdef CONFIG_PCI | |
345 | /* controller 1, direct to uli, tgtid 3, Base address 20000 */ | |
346 | #ifdef CONFIG_PCIE1 | |
347 | #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 | |
48c6f328 | 348 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull |
48c6f328 | 349 | #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 |
48c6f328 | 350 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull |
48c6f328 SL |
351 | #endif |
352 | ||
353 | /* controller 2, Slot 2, tgtid 2, Base address 201000 */ | |
354 | #ifdef CONFIG_PCIE2 | |
355 | #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000 | |
48c6f328 | 356 | #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull |
48c6f328 | 357 | #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 |
48c6f328 | 358 | #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull |
48c6f328 SL |
359 | #endif |
360 | ||
361 | /* controller 3, Slot 1, tgtid 1, Base address 202000 */ | |
362 | #ifdef CONFIG_PCIE3 | |
363 | #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000 | |
48c6f328 | 364 | #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull |
48c6f328 | 365 | #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 |
48c6f328 | 366 | #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull |
48c6f328 | 367 | #endif |
48c6f328 SL |
368 | #endif /* CONFIG_PCI */ |
369 | ||
370 | /* | |
371 | * USB | |
372 | */ | |
48c6f328 | 373 | |
48c6f328 SL |
374 | /* |
375 | * SDHC | |
376 | */ | |
48c6f328 | 377 | #ifdef CONFIG_MMC |
48c6f328 | 378 | #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR |
48c6f328 SL |
379 | #endif |
380 | ||
381 | /* Qman/Bman */ | |
382 | #ifndef CONFIG_NOBQFMAN | |
2a8b3422 | 383 | #define CONFIG_SYS_BMAN_NUM_PORTALS 10 |
48c6f328 SL |
384 | #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 |
385 | #ifdef CONFIG_PHYS_64BIT | |
386 | #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull | |
387 | #else | |
388 | #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE | |
389 | #endif | |
390 | #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 | |
3fa66db4 JL |
391 | #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 |
392 | #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 | |
393 | #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE | |
394 | #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) | |
395 | #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ | |
396 | CONFIG_SYS_BMAN_CENA_SIZE) | |
397 | #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) | |
398 | #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 | |
2a8b3422 | 399 | #define CONFIG_SYS_QMAN_NUM_PORTALS 10 |
48c6f328 SL |
400 | #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 |
401 | #ifdef CONFIG_PHYS_64BIT | |
402 | #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull | |
403 | #else | |
404 | #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE | |
405 | #endif | |
406 | #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 | |
3fa66db4 JL |
407 | #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 |
408 | #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 | |
409 | #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE | |
410 | #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) | |
411 | #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ | |
412 | CONFIG_SYS_QMAN_CENA_SIZE) | |
413 | #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) | |
414 | #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 | |
48c6f328 SL |
415 | |
416 | #define CONFIG_SYS_DPAA_FMAN | |
417 | ||
48c6f328 SL |
418 | #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) |
419 | #endif /* CONFIG_NOBQFMAN */ | |
420 | ||
421 | #ifdef CONFIG_SYS_DPAA_FMAN | |
960286b6 | 422 | #if defined(CONFIG_TARGET_T1024RDB) |
48c6f328 SL |
423 | #define RGMII_PHY1_ADDR 0x2 |
424 | #define RGMII_PHY2_ADDR 0x6 | |
e8a7f1c3 | 425 | #define SGMII_AQR_PHY_ADDR 0x2 |
48c6f328 | 426 | #define FM1_10GEC1_PHY_ADDR 0x1 |
9082405d | 427 | #elif defined(CONFIG_TARGET_T1023RDB) |
e8a7f1c3 SL |
428 | #define RGMII_PHY1_ADDR 0x1 |
429 | #define SGMII_RTK_PHY_ADDR 0x3 | |
430 | #define SGMII_AQR_PHY_ADDR 0x2 | |
431 | #endif | |
48c6f328 SL |
432 | #endif |
433 | ||
48c6f328 SL |
434 | /* |
435 | * Dynamic MTD Partition support with mtdparts | |
436 | */ | |
48c6f328 SL |
437 | |
438 | /* | |
439 | * Environment | |
440 | */ | |
441 | #define CONFIG_LOADS_ECHO /* echo on for serial download */ | |
442 | #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ | |
443 | ||
48c6f328 SL |
444 | /* |
445 | * Miscellaneous configurable options | |
446 | */ | |
48c6f328 SL |
447 | |
448 | /* | |
449 | * For booting Linux, the board info and command line data | |
450 | * have to be in the first 64 MB of memory, since this is | |
451 | * the maximum mapped by the Linux kernel during initialization. | |
452 | */ | |
453 | #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ | |
48c6f328 | 454 | |
48c6f328 SL |
455 | /* |
456 | * Environment Configuration | |
457 | */ | |
458 | #define CONFIG_ROOTPATH "/opt/nfsroot" | |
e8a7f1c3 | 459 | #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ |
48c6f328 SL |
460 | #define __USB_PHY_TYPE utmi |
461 | ||
e5d5f5a8 | 462 | #ifdef CONFIG_ARCH_T1024 |
47267f82 TR |
463 | #define ARCH_EXTRA_ENV_SETTINGS \ |
464 | "bank_intlv=cs0_cs1\0" \ | |
465 | "ramdiskfile=t1024rdb/ramdisk.uboot\0" \ | |
466 | "fdtfile=t1024rdb/t1024rdb.dtb\0" | |
48c6f328 | 467 | #else |
47267f82 TR |
468 | #define ARCH_EXTRA_ENV_SETTINGS \ |
469 | "bank_intlv=null\0" \ | |
470 | "ramdiskfile=t1023rdb/ramdisk.uboot\0" \ | |
471 | "fdtfile=t1023rdb/t1023rdb.dtb\0" | |
48c6f328 SL |
472 | #endif |
473 | ||
474 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
47267f82 | 475 | ARCH_EXTRA_ENV_SETTINGS \ |
48c6f328 | 476 | "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \ |
48c6f328 | 477 | "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \ |
48c6f328 SL |
478 | "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ |
479 | "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ | |
480 | "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \ | |
481 | "netdev=eth0\0" \ | |
482 | "tftpflash=tftpboot $loadaddr $uboot && " \ | |
483 | "protect off $ubootaddr +$filesize && " \ | |
484 | "erase $ubootaddr +$filesize && " \ | |
485 | "cp.b $loadaddr $ubootaddr $filesize && " \ | |
486 | "protect on $ubootaddr +$filesize && " \ | |
487 | "cmp.b $loadaddr $ubootaddr $filesize\0" \ | |
488 | "consoledev=ttyS0\0" \ | |
489 | "ramdiskaddr=2000000\0" \ | |
b24a4f62 | 490 | "fdtaddr=1e00000\0" \ |
48c6f328 SL |
491 | "bdev=sda3\0" |
492 | ||
48c6f328 | 493 | #include <asm/fsl_secure_boot.h> |
ef6c55a2 | 494 | |
48c6f328 | 495 | #endif /* __T1024RDB_H */ |