]> Git Repo - J-u-boot.git/blame - include/configs/ms7720se.h
Merge git://git.denx.de/u-boot-spi
[J-u-boot.git] / include / configs / ms7720se.h
CommitLineData
b2b5e2bb
YS
1/*
2 * Configuation settings for the Hitachi Solution Engine 7720
3 *
4 * Copyright (C) 2007 Yoshihiro Shimoda <[email protected]>
5 *
1a459660 6 * SPDX-License-Identifier: GPL-2.0+
b2b5e2bb
YS
7 */
8
9#ifndef __MS7720SE_H
10#define __MS7720SE_H
11
b2b5e2bb 12#define CONFIG_CPU_SH7720 1
b2b5e2bb 13
b3f44c21 14#define CONFIG_BOOTFILE "/boot/zImage"
b2b5e2bb
YS
15#define CONFIG_LOADADDR 0x8E000000
16
18a40e84 17#define CONFIG_DISPLAY_BOARDINFO
b2b5e2bb
YS
18#undef CONFIG_SHOW_BOOT_PROGRESS
19
20/* MEMORY */
21#define MS7720SE_SDRAM_BASE 0x8C000000
22#define MS7720SE_FLASH_BASE_1 0xA0000000
23#define MS7720SE_FLASH_BANK_SIZE (8 * 1024 * 1024)
24
46198754 25#define CONFIG_SYS_TEXT_BASE 0x8FFC0000
6d0f6bcf 26#define CONFIG_SYS_LONGHELP /* undef to save memory */
6d0f6bcf 27#define CONFIG_SYS_PBSIZE 256 /* Buffer size for Console output */
b2b5e2bb 28/* List of legal baudrate settings for this board */
6d0f6bcf 29#define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
b2b5e2bb
YS
30
31/* SCIF */
b2b5e2bb
YS
32#define CONFIG_CONS_SCIF0 1
33
6d0f6bcf
JCPV
34#define CONFIG_SYS_MEMTEST_START MS7720SE_SDRAM_BASE
35#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024))
b2b5e2bb 36
6d0f6bcf
JCPV
37#define CONFIG_SYS_SDRAM_BASE MS7720SE_SDRAM_BASE
38#define CONFIG_SYS_SDRAM_SIZE (64 * 1024 * 1024)
b2b5e2bb 39
6d0f6bcf
JCPV
40#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024)
41#define CONFIG_SYS_MONITOR_BASE MS7720SE_FLASH_BASE_1
42#define CONFIG_SYS_MONITOR_LEN (128 * 1024)
43#define CONFIG_SYS_MALLOC_LEN (256 * 1024)
6d0f6bcf 44#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
b2b5e2bb 45
b2b5e2bb 46/* FLASH */
6d0f6bcf 47#define CONFIG_SYS_FLASH_CFI
00b1883a 48#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
49#undef CONFIG_SYS_FLASH_QUIET_TEST
50#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
b2b5e2bb 51
6d0f6bcf 52#define CONFIG_SYS_FLASH_BASE MS7720SE_FLASH_BASE_1
b2b5e2bb 53
6d0f6bcf
JCPV
54#define CONFIG_SYS_MAX_FLASH_SECT 150
55#define CONFIG_SYS_MAX_FLASH_BANKS 1
56#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
b2b5e2bb 57
0e8d1586
JCPV
58#define CONFIG_ENV_SECT_SIZE (64 * 1024)
59#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
6d0f6bcf
JCPV
60#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
61#define CONFIG_SYS_FLASH_ERASE_TOUT 120000
62#define CONFIG_SYS_FLASH_WRITE_TOUT 500
b2b5e2bb
YS
63
64/* Board Clock */
65#define CONFIG_SYS_CLK_FREQ 33333333
684a501e
NI
66#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
67#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
be45c632 68#define CONFIG_SYS_TMU_CLK_DIV 4 /* 4 (default), 16, 64, 256 or 1024 */
b2b5e2bb
YS
69
70/* PCMCIA */
71#define CONFIG_IDE_PCMCIA 1
72#define CONFIG_MARUBUN_PCCARD 1
73#define CONFIG_PCMCIA_SLOT_A 1
6d0f6bcf
JCPV
74#define CONFIG_SYS_IDE_MAXDEVICE 1
75#define CONFIG_SYS_MARUBUN_MRSHPC 0xb83fffe0
76#define CONFIG_SYS_MARUBUN_MW1 0xb8400000
77#define CONFIG_SYS_MARUBUN_MW2 0xb8500000
78#define CONFIG_SYS_MARUBUN_IO 0xb8600000
79
80#define CONFIG_SYS_PIO_MODE 1
81#define CONFIG_SYS_IDE_MAXBUS 1
6d0f6bcf
JCPV
82#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_MARUBUN_IO /* base address */
83#define CONFIG_SYS_ATA_IDE0_OFFSET 0x01F0 /* ide0 offste */
84#define CONFIG_SYS_ATA_DATA_OFFSET 0 /* data reg offset */
85#define CONFIG_SYS_ATA_REG_OFFSET 0 /* reg offset */
86#define CONFIG_SYS_ATA_ALT_OFFSET 0x200 /* alternate register offset */
f2a37fcd 87#define CONFIG_IDE_SWAP_IO
b2b5e2bb
YS
88
89#endif /* __MS7720SE_H */
This page took 0.767744 seconds and 4 git commands to generate.