]> Git Repo - J-u-boot.git/blame - include/configs/MigoR.h
wandboard: README: Include the mx6qp variant in the list
[J-u-boot.git] / include / configs / MigoR.h
CommitLineData
83d290c5 1/* SPDX-License-Identifier: GPL-2.0+ */
c2042f59 2/*
3 * Configuation settings for the Renesas Solutions Migo-R board
4 *
5 * Copyright (C) 2007 Nobuhiro Iwamatsu <[email protected]>
c2042f59 6 */
7
8#ifndef __MIGO_R_H
9#define __MIGO_R_H
10
c2042f59 11#define CONFIG_CPU_SH7722 1
c2042f59 12
18a40e84 13#define CONFIG_DISPLAY_BOARDINFO
c2042f59 14#undef CONFIG_SHOW_BOOT_PROGRESS
15
16/* SMC9111 */
7194ab80 17#define CONFIG_SMC91111
c2042f59 18#define CONFIG_SMC91111_BASE (0xB0000000)
19
20/* MEMORY */
21#define MIGO_R_SDRAM_BASE (0x8C000000)
22#define MIGO_R_FLASH_BASE_1 (0xA0000000)
23#define MIGO_R_FLASH_BANK_SIZE (64 * 1024 * 1024)
24
6d0f6bcf 25#define CONFIG_SYS_PBSIZE 256 /* Buffer size for Console output */
6d0f6bcf 26#define CONFIG_SYS_BAUDRATE_TABLE { 115200 } /* List of legal baudrate settings for this board */
c2042f59 27
28/* SCIF */
c2042f59 29#define CONFIG_CONS_SCIF0 1
c2042f59 30
6d0f6bcf
JCPV
31#define CONFIG_SYS_MEMTEST_START (MIGO_R_SDRAM_BASE)
32#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024))
c2042f59 33
34/* Enable alternate, more extensive, memory test */
c2042f59 35/* Scratch address used by the alternate memory test */
6d0f6bcf 36#undef CONFIG_SYS_MEMTEST_SCRATCH
c2042f59 37
38/* Enable temporary baudrate change while serial download */
6d0f6bcf 39#undef CONFIG_SYS_LOADS_BAUD_CHANGE
c2042f59 40
6d0f6bcf 41#define CONFIG_SYS_SDRAM_BASE (MIGO_R_SDRAM_BASE)
c2042f59 42/* maybe more, but if so u-boot doesn't know about it... */
6d0f6bcf 43#define CONFIG_SYS_SDRAM_SIZE (64 * 1024 * 1024)
c2042f59 44/* default load address for scripts ?!? */
6d0f6bcf 45#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024)
c2042f59 46
47/* Address of u-boot image in Flash (NOT run time address in SDRAM) ?!? */
6d0f6bcf 48#define CONFIG_SYS_MONITOR_BASE (MIGO_R_FLASH_BASE_1)
c2042f59 49/* Monitor size */
6d0f6bcf 50#define CONFIG_SYS_MONITOR_LEN (128 * 1024)
c2042f59 51/* Size of DRAM reserved for malloc() use */
6d0f6bcf 52#define CONFIG_SYS_MALLOC_LEN (256 * 1024)
6d0f6bcf 53#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
c2042f59 54
55/* FLASH */
6d0f6bcf 56#define CONFIG_SYS_FLASH_CFI
00b1883a 57#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf 58#undef CONFIG_SYS_FLASH_QUIET_TEST
c2042f59 59/* print 'E' for empty sector on flinfo */
6d0f6bcf 60#define CONFIG_SYS_FLASH_EMPTY_INFO
c2042f59 61/* Physical start address of Flash memory */
6d0f6bcf 62#define CONFIG_SYS_FLASH_BASE (MIGO_R_FLASH_BASE_1)
c2042f59 63/* Max number of sectors on each Flash chip */
6d0f6bcf 64#define CONFIG_SYS_MAX_FLASH_SECT 512
c2042f59 65
66/* if you use all NOR Flash , you change dip-switch. Please see MIGO_R01 Manual. */
6d0f6bcf
JCPV
67#define CONFIG_SYS_MAX_FLASH_BANKS 1
68#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE + (0 * MIGO_R_FLASH_BANK_SIZE) }
c2042f59 69
70/* Timeout for Flash erase operations (in ms) */
6d0f6bcf 71#define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
c2042f59 72/* Timeout for Flash write operations (in ms) */
6d0f6bcf 73#define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
c2042f59 74/* Timeout for Flash set sector lock bit operations (in ms) */
6d0f6bcf 75#define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
c2042f59 76/* Timeout for Flash clear lock bit operations (in ms) */
6d0f6bcf 77#define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
c2042f59 78
79/* Use hardware flash sectors protection instead of U-Boot software protection */
6d0f6bcf
JCPV
80#undef CONFIG_SYS_FLASH_PROTECTION
81#undef CONFIG_SYS_DIRECT_FLASH_TFTP
c2042f59 82
83/* ENV setting */
c2042f59 84#define CONFIG_ENV_OVERWRITE 1
0e8d1586
JCPV
85#define CONFIG_ENV_SECT_SIZE (128 * 1024)
86#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
6d0f6bcf
JCPV
87#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
88/* Offset of env Flash sector relative to CONFIG_SYS_FLASH_BASE */
89#define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
0e8d1586 90#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
c2042f59 91
92/* Board Clock */
93#define CONFIG_SYS_CLK_FREQ 33333333
684a501e
NI
94#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
95#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
be45c632 96#define CONFIG_SYS_TMU_CLK_DIV (4) /* 4 (default), 16, 64, 256 or 1024 */
c2042f59 97
98#endif /* __MIGO_R_H */
This page took 0.668733 seconds and 4 git commands to generate.