]> Git Repo - J-u-boot.git/blame - include/configs/MPC837XEMDS.h
wandboard: README: Include the mx6qp variant in the list
[J-u-boot.git] / include / configs / MPC837XEMDS.h
CommitLineData
83d290c5 1/* SPDX-License-Identifier: GPL-2.0+ */
19580e66
DL
2/*
3 * Copyright (C) 2007 Freescale Semiconductor, Inc.
4 * Dave Liu <[email protected]>
19580e66
DL
5 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
19580e66
DL
10/*
11 * High Level Configuration Options
12 */
13#define CONFIG_E300 1 /* E300 family */
2c7920af 14#define CONFIG_MPC837x 1 /* MPC837x CPU specific */
19580e66
DL
15#define CONFIG_MPC837XEMDS 1 /* MPC837XEMDS board specific */
16
17/*
18 * System Clock Setup
19 */
20#ifdef CONFIG_PCISLAVE
21#define CONFIG_83XX_PCICLK 66000000 /* in HZ */
22#else
23#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
24#endif
25
26#ifndef CONFIG_SYS_CLK_FREQ
27#define CONFIG_SYS_CLK_FREQ 66000000
28#endif
29
30/*
31 * Hardware Reset Configuration Word
32 * if CLKIN is 66MHz, then
33 * CSB = 396MHz, CORE = 594MHz, DDRC = 396MHz, LBC = 396MHz
34 */
6d0f6bcf 35#define CONFIG_SYS_HRCW_LOW (\
19580e66
DL
36 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
37 HRCWL_DDR_TO_SCB_CLK_1X1 |\
38 HRCWL_SVCOD_DIV_2 |\
39 HRCWL_CSB_TO_CLKIN_6X1 |\
40 HRCWL_CORE_TO_CSB_1_5X1)
41
42#ifdef CONFIG_PCISLAVE
6d0f6bcf 43#define CONFIG_SYS_HRCW_HIGH (\
19580e66
DL
44 HRCWH_PCI_AGENT |\
45 HRCWH_PCI1_ARBITER_DISABLE |\
46 HRCWH_CORE_ENABLE |\
47 HRCWH_FROM_0XFFF00100 |\
48 HRCWH_BOOTSEQ_DISABLE |\
49 HRCWH_SW_WATCHDOG_DISABLE |\
50 HRCWH_ROM_LOC_LOCAL_16BIT |\
51 HRCWH_RL_EXT_LEGACY |\
52 HRCWH_TSEC1M_IN_RGMII |\
53 HRCWH_TSEC2M_IN_RGMII |\
54 HRCWH_BIG_ENDIAN |\
55 HRCWH_LDP_CLEAR)
56#else
6d0f6bcf 57#define CONFIG_SYS_HRCW_HIGH (\
19580e66
DL
58 HRCWH_PCI_HOST |\
59 HRCWH_PCI1_ARBITER_ENABLE |\
60 HRCWH_CORE_ENABLE |\
61 HRCWH_FROM_0X00000100 |\
62 HRCWH_BOOTSEQ_DISABLE |\
63 HRCWH_SW_WATCHDOG_DISABLE |\
64 HRCWH_ROM_LOC_LOCAL_16BIT |\
65 HRCWH_RL_EXT_LEGACY |\
66 HRCWH_TSEC1M_IN_RGMII |\
67 HRCWH_TSEC2M_IN_RGMII |\
68 HRCWH_BIG_ENDIAN |\
69 HRCWH_LDP_CLEAR)
70#endif
71
bd4458cb 72/* Arbiter Configuration Register */
6d0f6bcf 73#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
8d85808f 74#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
bd4458cb
DL
75
76/* System Priority Control Register */
8d85808f 77#define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1/2 emergency has highest priority */
bd4458cb 78
19580e66 79/*
bd4458cb 80 * IP blocks clock configuration
19580e66 81 */
6d0f6bcf
JCPV
82#define CONFIG_SYS_SCCR_TSEC1CM 1 /* CSB:eTSEC1 = 1:1 */
83#define CONFIG_SYS_SCCR_TSEC2CM 1 /* CSB:eTSEC2 = 1:1 */
8d85808f 84#define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* CSB:SATA[0:3] = 2:1 */
19580e66
DL
85
86/*
87 * System IO Config
88 */
6d0f6bcf
JCPV
89#define CONFIG_SYS_SICRH 0x00000000
90#define CONFIG_SYS_SICRL 0x00000000
19580e66
DL
91
92/*
93 * Output Buffer Impedance
94 */
6d0f6bcf 95#define CONFIG_SYS_OBIR 0x31100000
19580e66 96
c78c6783 97#define CONFIG_HWCONFIG
19580e66
DL
98
99/*
100 * IMMR new address
101 */
6d0f6bcf 102#define CONFIG_SYS_IMMR 0xE0000000
19580e66
DL
103
104/*
105 * DDR Setup
106 */
6d0f6bcf
JCPV
107#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
108#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
109#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
110#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
111#define CONFIG_SYS_83XX_DDR_USES_CS0
2fef4020
JH
112#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN \
113 | DDRCDR_ODT \
114 | DDRCDR_Q_DRN)
115 /* 0x80080001 */ /* ODT 150ohm on SoC */
19580e66
DL
116
117#undef CONFIG_DDR_ECC /* support DDR ECC function */
118#undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
119
120#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
121#define CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
122
123#if defined(CONFIG_SPD_EEPROM)
124#define SPD_EEPROM_ADDRESS 0x51 /* I2C address of DDR SODIMM SPD */
125#else
126/*
127 * Manually set up DDR parameters
7e74d63d 128 * WHITE ELECTRONIC DESIGNS - W3HG64M72EEU403PD4 SO-DIMM
19580e66
DL
129 * consist of nine chips from SAMSUNG K4T51083QE-ZC(L)D5
130 */
6d0f6bcf
JCPV
131#define CONFIG_SYS_DDR_SIZE 512 /* MB */
132#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001f
8d85808f 133#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
2fef4020
JH
134 | CSCONFIG_ODT_RD_NEVER /* ODT_RD to none */ \
135 | CSCONFIG_ODT_WR_ONLY_CURRENT /* ODT_WR to CSn */ \
136 | CSCONFIG_ROW_BIT_14 \
137 | CSCONFIG_COL_BIT_10)
138 /* 0x80010202 */
6d0f6bcf 139#define CONFIG_SYS_DDR_TIMING_3 0x00000000
8d85808f
JH
140#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
141 | (0 << TIMING_CFG0_WRT_SHIFT) \
142 | (0 << TIMING_CFG0_RRT_SHIFT) \
143 | (0 << TIMING_CFG0_WWT_SHIFT) \
144 | (6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
145 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
146 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
147 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
19580e66 148 /* 0x00620802 */
8d85808f
JH
149#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
150 | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
151 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
152 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
153 | (13 << TIMING_CFG1_REFREC_SHIFT) \
154 | (3 << TIMING_CFG1_WRREC_SHIFT) \
155 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
156 | (2 << TIMING_CFG1_WRTORD_SHIFT))
19580e66 157 /* 0x3935d322 */
8d85808f
JH
158#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
159 | (6 << TIMING_CFG2_CPO_SHIFT) \
160 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
161 | (4 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
162 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
163 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
164 | (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
7e74d63d 165 /* 0x131088c8 */
8d85808f
JH
166#define CONFIG_SYS_DDR_INTERVAL ((0x03E0 << SDRAM_INTERVAL_REFINT_SHIFT) \
167 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
19580e66 168 /* 0x03E00100 */
6d0f6bcf
JCPV
169#define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
170#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
8d85808f
JH
171#define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
172 | (0x1432 << SDRAM_MODE_SD_SHIFT))
7e74d63d 173 /* ODT 150ohm CL=3, AL=1 on SDRAM */
8d85808f 174#define CONFIG_SYS_DDR_MODE2 0x00000000
19580e66
DL
175#endif
176
177/*
178 * Memory test
179 */
6d0f6bcf
JCPV
180#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
181#define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
182#define CONFIG_SYS_MEMTEST_END 0x00140000
19580e66
DL
183
184/*
185 * The reserved memory
186 */
14d0a02a 187#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
19580e66 188
6d0f6bcf
JCPV
189#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
190#define CONFIG_SYS_RAMBOOT
19580e66 191#else
6d0f6bcf 192#undef CONFIG_SYS_RAMBOOT
19580e66
DL
193#endif
194
6d0f6bcf 195/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
16c8c170 196#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
8d85808f 197#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
19580e66
DL
198
199/*
200 * Initial RAM Base Address Setup
201 */
6d0f6bcf
JCPV
202#define CONFIG_SYS_INIT_RAM_LOCK 1
203#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
553f0982 204#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
8d85808f
JH
205#define CONFIG_SYS_GBL_DATA_OFFSET \
206 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
19580e66
DL
207
208/*
209 * Local Bus Configuration & Clock Setup
210 */
c7190f02
KP
211#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
212#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
6d0f6bcf 213#define CONFIG_SYS_LBC_LBCR 0x00000000
0914f483 214#define CONFIG_FSL_ELBC 1
19580e66
DL
215
216/*
217 * FLASH on the Local Bus
218 */
8d85808f 219#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
00b1883a 220#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
8d85808f
JH
221#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
222#define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */
223#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
19580e66 224
8d85808f
JH
225 /* Window base at flash base */
226#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
7d6a0982 227#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
19580e66 228
8d85808f 229#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
7d6a0982
JH
230 | BR_PS_16 /* 16 bit port */ \
231 | BR_MS_GPCM /* MSEL = GPCM */ \
232 | BR_V) /* valid */
233#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
ded08317
DL
234 | OR_UPM_XAM \
235 | OR_GPCM_CSNT \
f9023afb 236 | OR_GPCM_ACS_DIV2 \
ded08317
DL
237 | OR_GPCM_XACS \
238 | OR_GPCM_SCY_15 \
7d6a0982
JH
239 | OR_GPCM_TRLX_SET \
240 | OR_GPCM_EHTR_SET \
8d85808f 241 | OR_GPCM_EAD)
ded08317 242 /* 0xFE000FF7 */
19580e66 243
6d0f6bcf
JCPV
244#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
245#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
19580e66 246
6d0f6bcf
JCPV
247#undef CONFIG_SYS_FLASH_CHECKSUM
248#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
249#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
19580e66
DL
250
251/*
252 * BCSR on the Local Bus
253 */
6d0f6bcf 254#define CONFIG_SYS_BCSR 0xF8000000
8d85808f
JH
255 /* Access window base at BCSR base */
256#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR
7d6a0982
JH
257#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
258
259#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \
260 | BR_PS_8 \
261 | BR_MS_GPCM \
262 | BR_V)
263 /* 0xF8000801 */
264#define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
265 | OR_GPCM_XAM \
266 | OR_GPCM_CSNT \
267 | OR_GPCM_XACS \
268 | OR_GPCM_SCY_15 \
269 | OR_GPCM_TRLX_SET \
270 | OR_GPCM_EHTR_SET \
271 | OR_GPCM_EAD)
272 /* 0xFFFFE9F7 */
19580e66
DL
273
274/*
275 * NAND Flash on the Local Bus
276 */
b3379f3f 277#define CONFIG_SYS_MAX_NAND_DEVICE 1
8d85808f 278#define CONFIG_NAND_FSL_ELBC 1
b3379f3f 279
7d6a0982 280#define CONFIG_SYS_NAND_BASE 0xE0600000
8d85808f 281#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_NAND_BASE \
7d6a0982 282 | BR_DECC_CHK_GEN /* Use HW ECC */ \
8d85808f 283 | BR_PS_8 /* 8 bit port */ \
19580e66 284 | BR_MS_FCM /* MSEL = FCM */ \
7d6a0982
JH
285 | BR_V) /* valid */
286#define CONFIG_SYS_OR3_PRELIM (OR_AM_32KB \
b3379f3f 287 | OR_FCM_BCTLD \
19580e66
DL
288 | OR_FCM_CST \
289 | OR_FCM_CHT \
290 | OR_FCM_SCY_1 \
b3379f3f 291 | OR_FCM_RST \
19580e66 292 | OR_FCM_TRLX \
8d85808f 293 | OR_FCM_EHTR)
b3379f3f 294 /* 0xFFFF919E */
19580e66 295
6d0f6bcf 296#define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_NAND_BASE
7d6a0982 297#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
19580e66
DL
298
299/*
300 * Serial Port
301 */
6d0f6bcf
JCPV
302#define CONFIG_SYS_NS16550_SERIAL
303#define CONFIG_SYS_NS16550_REG_SIZE 1
304#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
19580e66 305
6d0f6bcf 306#define CONFIG_SYS_BAUDRATE_TABLE \
8d85808f 307 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
19580e66 308
6d0f6bcf
JCPV
309#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
310#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
19580e66 311
19580e66 312/* I2C */
00f792e0
HS
313#define CONFIG_SYS_I2C
314#define CONFIG_SYS_I2C_FSL
315#define CONFIG_SYS_FSL_I2C_SPEED 400000
316#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
317#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
318#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
19580e66
DL
319
320/*
321 * Config on-board RTC
322 */
323#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
6d0f6bcf 324#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
19580e66
DL
325
326/*
327 * General PCI
328 * Addresses are mapped 1-1.
329 */
8d85808f
JH
330#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
331#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
332#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
6d0f6bcf
JCPV
333#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
334#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
335#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
336#define CONFIG_SYS_PCI_IO_BASE 0x00000000
337#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
338#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
19580e66 339
6d0f6bcf
JCPV
340#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
341#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
342#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
19580e66 343
8b34557c
AV
344#define CONFIG_SYS_PCIE1_BASE 0xA0000000
345#define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000
346#define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000
347#define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000
348#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000
349#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
350#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
351#define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000
352#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
353
354#define CONFIG_SYS_PCIE2_BASE 0xC0000000
355#define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000
356#define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000
357#define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000
358#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000
359#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
360#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
361#define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000
362#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
363
19580e66 364#ifdef CONFIG_PCI
842033e6 365#define CONFIG_PCI_INDIRECT_BRIDGE
00f7bbae
AV
366#ifndef __ASSEMBLY__
367extern int board_pci_host_broken(void);
368#endif
be9b56df 369#define CONFIG_PCIE
19580e66
DL
370#define CONFIG_PQ_MDS_PIB 1 /* PQ MDS Platform IO Board */
371
3bf1be3c 372#define CONFIG_HAS_FSL_DR_USB 1 /* fixup device tree for the DR USB */
6c3c5750
NB
373#define CONFIG_USB_EHCI_FSL
374#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
3bf1be3c 375
19580e66
DL
376#undef CONFIG_EEPRO100
377#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
6d0f6bcf 378#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
19580e66
DL
379#endif /* CONFIG_PCI */
380
19580e66
DL
381/*
382 * TSEC
383 */
6d0f6bcf 384#define CONFIG_SYS_TSEC1_OFFSET 0x24000
8d85808f 385#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
6d0f6bcf 386#define CONFIG_SYS_TSEC2_OFFSET 0x25000
8d85808f 387#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
19580e66
DL
388
389/*
390 * TSEC ethernet configuration
391 */
19580e66
DL
392#define CONFIG_TSEC1 1
393#define CONFIG_TSEC1_NAME "eTSEC0"
394#define CONFIG_TSEC2 1
395#define CONFIG_TSEC2_NAME "eTSEC1"
396#define TSEC1_PHY_ADDR 2
397#define TSEC2_PHY_ADDR 3
1da83a63
AV
398#define TSEC1_PHY_ADDR_SGMII 8
399#define TSEC2_PHY_ADDR_SGMII 4
19580e66
DL
400#define TSEC1_PHYIDX 0
401#define TSEC2_PHYIDX 0
402#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
403#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
404
405/* Options are: TSEC[0-1] */
406#define CONFIG_ETHPRIME "eTSEC1"
407
6f8c85e8
DL
408/* SERDES */
409#define CONFIG_FSL_SERDES
410#define CONFIG_FSL_SERDES1 0xe3000
411#define CONFIG_FSL_SERDES2 0xe3100
412
2eeb3e4f
DL
413/*
414 * SATA
415 */
6d0f6bcf 416#define CONFIG_SYS_SATA_MAX_DEVICE 2
2eeb3e4f 417#define CONFIG_SATA1
6d0f6bcf 418#define CONFIG_SYS_SATA1_OFFSET 0x18000
8d85808f
JH
419#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
420#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
2eeb3e4f 421#define CONFIG_SATA2
6d0f6bcf 422#define CONFIG_SYS_SATA2_OFFSET 0x19000
8d85808f
JH
423#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
424#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
2eeb3e4f
DL
425
426#ifdef CONFIG_FSL_SATA
427#define CONFIG_LBA48
2eeb3e4f
DL
428#endif
429
19580e66
DL
430/*
431 * Environment
432 */
6d0f6bcf 433#ifndef CONFIG_SYS_RAMBOOT
8d85808f
JH
434 #define CONFIG_ENV_ADDR \
435 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
0e8d1586
JCPV
436 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
437 #define CONFIG_ENV_SIZE 0x2000
19580e66 438#else
6d0f6bcf 439 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
0e8d1586 440 #define CONFIG_ENV_SIZE 0x2000
19580e66
DL
441#endif
442
443#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 444#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
19580e66
DL
445
446/*
447 * BOOTP options
448 */
449#define CONFIG_BOOTP_BOOTFILESIZE
19580e66 450
19580e66
DL
451/*
452 * Command line configuration.
453 */
19580e66 454
19580e66
DL
455#undef CONFIG_WATCHDOG /* watchdog disabled */
456
e1ac387f 457#ifdef CONFIG_MMC
a6da8b81 458#define CONFIG_FSL_ESDHC_PIN_MUX
e1ac387f 459#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
e1ac387f
AF
460#endif
461
19580e66
DL
462/*
463 * Miscellaneous configurable options
464 */
6d0f6bcf 465#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
19580e66 466
19580e66
DL
467/*
468 * For booting Linux, the board info and command line data
9f530d59 469 * have to be in the first 256 MB of memory, since this is
19580e66
DL
470 * the maximum mapped by the Linux kernel during initialization.
471 */
8d85808f 472#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
63865278 473#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
19580e66
DL
474
475/*
476 * Core HID Setup
477 */
1a2e203b
KP
478#define CONFIG_SYS_HID0_INIT 0x000000000
479#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
480 HID0_ENABLE_INSTRUCTION_CACHE)
6d0f6bcf 481#define CONFIG_SYS_HID2 HID2_HBE
19580e66 482
19580e66
DL
483/*
484 * MMU Setup
485 */
31d82672 486#define CONFIG_HIGH_BATS 1 /* High BATs supported */
19580e66
DL
487
488/* DDR: cache cacheable */
6d0f6bcf
JCPV
489#define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE
490#define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000)
19580e66 491
8d85808f 492#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER \
72cd4087 493 | BATL_PP_RW \
8d85808f
JH
494 | BATL_MEMCOHERENCE)
495#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER \
496 | BATU_BL_256M \
497 | BATU_VS \
498 | BATU_VP)
6d0f6bcf
JCPV
499#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
500#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
19580e66 501
8d85808f 502#define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER \
72cd4087 503 | BATL_PP_RW \
8d85808f
JH
504 | BATL_MEMCOHERENCE)
505#define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER \
506 | BATU_BL_256M \
507 | BATU_VS \
508 | BATU_VP)
6d0f6bcf
JCPV
509#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
510#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
19580e66
DL
511
512/* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
8d85808f 513#define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR \
72cd4087 514 | BATL_PP_RW \
8d85808f
JH
515 | BATL_CACHEINHIBIT \
516 | BATL_GUARDEDSTORAGE)
517#define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR \
518 | BATU_BL_8M \
519 | BATU_VS \
520 | BATU_VP)
6d0f6bcf
JCPV
521#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
522#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
19580e66
DL
523
524/* BCSR: cache-inhibit and guarded */
8d85808f 525#define CONFIG_SYS_IBAT3L (CONFIG_SYS_BCSR \
72cd4087 526 | BATL_PP_RW \
8d85808f
JH
527 | BATL_CACHEINHIBIT \
528 | BATL_GUARDEDSTORAGE)
529#define CONFIG_SYS_IBAT3U (CONFIG_SYS_BCSR \
530 | BATU_BL_128K \
531 | BATU_VS \
532 | BATU_VP)
6d0f6bcf
JCPV
533#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
534#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
19580e66
DL
535
536/* FLASH: icache cacheable, but dcache-inhibit and guarded */
8d85808f 537#define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE \
72cd4087 538 | BATL_PP_RW \
8d85808f
JH
539 | BATL_MEMCOHERENCE)
540#define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE \
541 | BATU_BL_32M \
542 | BATU_VS \
543 | BATU_VP)
544#define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE \
72cd4087 545 | BATL_PP_RW \
8d85808f
JH
546 | BATL_CACHEINHIBIT \
547 | BATL_GUARDEDSTORAGE)
6d0f6bcf 548#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
19580e66
DL
549
550/* Stack in dcache: cacheable, no memory coherence */
72cd4087 551#define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
8d85808f
JH
552#define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \
553 | BATU_BL_128K \
554 | BATU_VS \
555 | BATU_VP)
6d0f6bcf
JCPV
556#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
557#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
19580e66
DL
558
559#ifdef CONFIG_PCI
560/* PCI MEM space: cacheable */
8d85808f 561#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS \
72cd4087 562 | BATL_PP_RW \
8d85808f
JH
563 | BATL_MEMCOHERENCE)
564#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS \
565 | BATU_BL_256M \
566 | BATU_VS \
567 | BATU_VP)
6d0f6bcf
JCPV
568#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
569#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
19580e66 570/* PCI MMIO space: cache-inhibit and guarded */
8d85808f 571#define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS \
72cd4087 572 | BATL_PP_RW \
8d85808f
JH
573 | BATL_CACHEINHIBIT \
574 | BATL_GUARDEDSTORAGE)
575#define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS \
576 | BATU_BL_256M \
577 | BATU_VS \
578 | BATU_VP)
6d0f6bcf
JCPV
579#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
580#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
19580e66 581#else
6d0f6bcf
JCPV
582#define CONFIG_SYS_IBAT6L (0)
583#define CONFIG_SYS_IBAT6U (0)
584#define CONFIG_SYS_IBAT7L (0)
585#define CONFIG_SYS_IBAT7U (0)
586#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
587#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
588#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
589#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
19580e66
DL
590#endif
591
19580e66
DL
592#if defined(CONFIG_CMD_KGDB)
593#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
19580e66
DL
594#endif
595
596/*
597 * Environment Configuration
598 */
599
600#define CONFIG_ENV_OVERWRITE
601
602#if defined(CONFIG_TSEC_ENET)
603#define CONFIG_HAS_ETH0
19580e66 604#define CONFIG_HAS_ETH1
19580e66
DL
605#endif
606
79f516bc 607#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
19580e66 608
19580e66 609#define CONFIG_EXTRA_ENV_SETTINGS \
8d85808f
JH
610 "netdev=eth0\0" \
611 "consoledev=ttyS0\0" \
612 "ramdiskaddr=1000000\0" \
613 "ramdiskfile=ramfs.83xx\0" \
614 "fdtaddr=780000\0" \
615 "fdtfile=mpc8379_mds.dtb\0" \
616 ""
19580e66
DL
617
618#define CONFIG_NFSBOOTCOMMAND \
8d85808f
JH
619 "setenv bootargs root=/dev/nfs rw " \
620 "nfsroot=$serverip:$rootpath " \
621 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
622 "$netdev:off " \
623 "console=$consoledev,$baudrate $othbootargs;" \
624 "tftp $loadaddr $bootfile;" \
625 "tftp $fdtaddr $fdtfile;" \
626 "bootm $loadaddr - $fdtaddr"
19580e66
DL
627
628#define CONFIG_RAMBOOTCOMMAND \
8d85808f
JH
629 "setenv bootargs root=/dev/ram rw " \
630 "console=$consoledev,$baudrate $othbootargs;" \
631 "tftp $ramdiskaddr $ramdiskfile;" \
632 "tftp $loadaddr $bootfile;" \
633 "tftp $fdtaddr $fdtfile;" \
634 "bootm $loadaddr $ramdiskaddr $fdtaddr"
19580e66 635
19580e66
DL
636#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
637
638#endif /* __CONFIG_H */
This page took 0.794319 seconds and 4 git commands to generate.