]>
Commit | Line | Data |
---|---|---|
9d7ed339 | 1 | CONFIG_ARM=y |
a2ac2b96 | 2 | CONFIG_SKIP_LOWLEVEL_INIT=y |
abf8d963 | 3 | CONFIG_COUNTER_FREQUENCY=24000000 |
9d7ed339 | 4 | CONFIG_ARCH_ROCKCHIP=y |
98463903 | 5 | CONFIG_TEXT_BASE=0x00200000 |
554e5514 | 6 | CONFIG_NR_DRAM_BANKS=1 |
fcb5117d TR |
7 | CONFIG_HAS_CUSTOM_SYS_INIT_SP_ADDR=y |
8 | CONFIG_CUSTOM_SYS_INIT_SP_ADDR=0x300000 | |
052170c6 | 9 | CONFIG_ENV_OFFSET=0x3F8000 |
2bba7807 | 10 | CONFIG_DEFAULT_DEVICE_TREE="rk3368-px5-evb" |
fcb5117d | 11 | CONFIG_DM_RESET=y |
9d7ed339 | 12 | CONFIG_ROCKCHIP_RK3368=y |
32a238df | 13 | CONFIG_TPL_LDSCRIPT="arch/arm/mach-rockchip/u-boot-tpl-v8.lds" |
259afb16 KY |
14 | CONFIG_TPL_LIBCOMMON_SUPPORT=y |
15 | CONFIG_TPL_LIBGENERIC_SUPPORT=y | |
9ca00684 | 16 | CONFIG_SPL_DRIVERS_MISC=y |
9d7ed339 | 17 | CONFIG_TARGET_EVB_PX5=y |
259afb16 | 18 | CONFIG_SPL_STACK_R_ADDR=0x600000 |
fcb5117d | 19 | CONFIG_SPL_STACK=0x188000 |
18e791c4 TR |
20 | CONFIG_SPL_HAS_BSS_LINKER_SECTION=y |
21 | CONFIG_SPL_BSS_START_ADDR=0x400000 | |
22 | CONFIG_SPL_BSS_MAX_SIZE=0x20000 | |
23 | CONFIG_SPL_STACK_R=y | |
259afb16 | 24 | CONFIG_SPL=y |
358b6a20 TR |
25 | CONFIG_DEBUG_UART_BASE=0xFF1c0000 |
26 | CONFIG_DEBUG_UART_CLOCK=24000000 | |
259afb16 | 27 | CONFIG_SPL_SPI_FLASH_SUPPORT=y |
ea2ca7e1 | 28 | CONFIG_SPL_SPI=y |
49c8ef0e | 29 | CONFIG_SYS_LOAD_ADDR=0x800800 |
d46e86d2 | 30 | CONFIG_DEBUG_UART=y |
df35f453 | 31 | CONFIG_ANDROID_BOOT_IMAGE=y |
259afb16 KY |
32 | CONFIG_FIT=y |
33 | CONFIG_FIT_VERBOSE=y | |
34 | CONFIG_SPL_LOAD_FIT=y | |
259afb16 KY |
35 | CONFIG_BOOTSTAGE=y |
36 | CONFIG_SPL_BOOTSTAGE=y | |
37 | CONFIG_BOOTSTAGE_REPORT=y | |
38 | CONFIG_BOOTSTAGE_FDT=y | |
a2a5053a | 39 | CONFIG_DEFAULT_FDT_FILE="rockchip/rk3368-px5-evb.dtb" |
9d7ed339 | 40 | # CONFIG_DISPLAY_CPUINFO is not set |
78eba69d | 41 | CONFIG_DISPLAY_BOARDINFO_LATE=y |
ca8a329a TR |
42 | CONFIG_SPL_MAX_SIZE=0x40000 |
43 | CONFIG_SPL_PAD_TO=0x7f8000 | |
259afb16 | 44 | CONFIG_SPL_BOOTROM_SUPPORT=y |
861e48e8 | 45 | # CONFIG_SPL_RAW_IMAGE_SUPPORT is not set |
f113d7d3 | 46 | # CONFIG_SPL_SHARES_INIT_SP_ADDR is not set |
259afb16 KY |
47 | CONFIG_SPL_ATF=y |
48 | CONFIG_SPL_ATF_NO_PLATFORM_PARAM=y | |
49 | CONFIG_TPL=y | |
41e47b42 | 50 | CONFIG_TPL_SYS_MALLOC_SIMPLE=y |
9d7ed339 AY |
51 | CONFIG_CMD_MMC=y |
52 | CONFIG_CMD_CACHE=y | |
259afb16 KY |
53 | CONFIG_SPL_OF_CONTROL=y |
54 | CONFIG_TPL_OF_CONTROL=y | |
55 | CONFIG_OF_LIVE=y | |
259afb16 KY |
56 | CONFIG_OF_SPL_REMOVE_PROPS="pinctrl-0 pinctrl-names interrupt-parent" |
57 | CONFIG_TPL_OF_PLATDATA=y | |
58 | CONFIG_ENV_IS_IN_MMC=y | |
8d8ee47e | 59 | CONFIG_SYS_RELOC_GD_ENV_ADDR=y |
1b8114ac | 60 | # CONFIG_NET is not set |
259afb16 | 61 | CONFIG_TPL_DM=y |
9d7ed339 | 62 | CONFIG_REGMAP=y |
259afb16 KY |
63 | CONFIG_SPL_REGMAP=y |
64 | CONFIG_TPL_REGMAP=y | |
9d7ed339 | 65 | CONFIG_SYSCON=y |
259afb16 KY |
66 | CONFIG_SPL_SYSCON=y |
67 | CONFIG_TPL_SYSCON=y | |
9d7ed339 | 68 | CONFIG_CLK=y |
259afb16 KY |
69 | CONFIG_SPL_CLK=y |
70 | CONFIG_TPL_CLK=y | |
9d7ed339 AY |
71 | CONFIG_MMC_DW=y |
72 | CONFIG_MMC_DW_ROCKCHIP=y | |
73 | CONFIG_PINCTRL=y | |
259afb16 | 74 | CONFIG_SPL_PINCTRL=y |
9d7ed339 | 75 | CONFIG_RAM=y |
259afb16 KY |
76 | CONFIG_SPL_RAM=y |
77 | CONFIG_TPL_RAM=y | |
9d7ed339 | 78 | CONFIG_DEBUG_UART_SHIFT=2 |
9591b635 | 79 | CONFIG_SYS_NS16550_MEM32=y |
9d7ed339 | 80 | CONFIG_SYSRESET=y |
259afb16 KY |
81 | CONFIG_PANIC_HANG=y |
82 | CONFIG_SPL_TINY_MEMSET=y | |
83 | CONFIG_TPL_TINY_MEMSET=y | |
9d7ed339 | 84 | CONFIG_ERRNO_STR=y |