]> Git Repo - J-u-boot.git/blame - include/configs/P1022DS.h
Convert CONFIG_SF_DEFAULT_* to Kconfig
[J-u-boot.git] / include / configs / P1022DS.h
CommitLineData
83d290c5 1/* SPDX-License-Identifier: GPL-2.0+ */
c59e1b4d 2/*
3d7506fa 3 * Copyright 2010-2012 Freescale Semiconductor, Inc.
c59e1b4d
TT
4 * Authors: Srikanth Srinivasan <[email protected]>
5 * Timur Tabi <[email protected]>
c59e1b4d
TT
6 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11#include "../board/freescale/common/ics307_clk.h"
12
af253608 13#ifdef CONFIG_SDCARD
7c8eea59
YZ
14#define CONFIG_SPL_FLUSH_IMAGE
15#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
7c8eea59 16#define CONFIG_SPL_TEXT_BASE 0xf8f81000
ee4d6511
YZ
17#define CONFIG_SPL_PAD_TO 0x20000
18#define CONFIG_SPL_MAX_SIZE (128 * 1024)
e222b1f3 19#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
7c8eea59
YZ
20#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
21#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
ee4d6511 22#define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
7c8eea59
YZ
23#define CONFIG_SYS_MPC85XX_NO_RESETVEC
24#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
25#define CONFIG_SPL_MMC_BOOT
26#ifdef CONFIG_SPL_BUILD
27#define CONFIG_SPL_COMMON_INIT_DDR
28#endif
af253608
MM
29#endif
30
31#ifdef CONFIG_SPIFLASH
382ce7e9
YZ
32#define CONFIG_SPL_SPI_FLASH_MINIMAL
33#define CONFIG_SPL_FLUSH_IMAGE
34#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
382ce7e9 35#define CONFIG_SPL_TEXT_BASE 0xf8f81000
ee4d6511
YZ
36#define CONFIG_SPL_PAD_TO 0x20000
37#define CONFIG_SPL_MAX_SIZE (128 * 1024)
e222b1f3 38#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
382ce7e9
YZ
39#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
40#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
ee4d6511 41#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
382ce7e9
YZ
42#define CONFIG_SYS_MPC85XX_NO_RESETVEC
43#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
44#define CONFIG_SPL_SPI_BOOT
45#ifdef CONFIG_SPL_BUILD
46#define CONFIG_SPL_COMMON_INIT_DDR
47#endif
af253608
MM
48#endif
49
f45210d6 50#define CONFIG_NAND_FSL_ELBC
9407c3fc
YS
51#define CONFIG_SYS_NAND_MAX_ECCPOS 56
52#define CONFIG_SYS_NAND_MAX_OOBFREE 5
f45210d6
MM
53
54#ifdef CONFIG_NAND
5d97fe2a
YZ
55#ifdef CONFIG_TPL_BUILD
56#define CONFIG_SPL_NAND_BOOT
57#define CONFIG_SPL_FLUSH_IMAGE
989e1ced 58#define CONFIG_SPL_NAND_INIT
5d97fe2a
YZ
59#define CONFIG_SPL_COMMON_INIT_DDR
60#define CONFIG_SPL_MAX_SIZE (128 << 10)
a6d6812a 61#define CONFIG_TPL_TEXT_BASE 0xf8f81000
5d97fe2a 62#define CONFIG_SYS_MPC85XX_NO_RESETVEC
e222b1f3 63#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
5d97fe2a
YZ
64#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
65#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
66#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
67#elif defined(CONFIG_SPL_BUILD)
f45210d6 68#define CONFIG_SPL_INIT_MINIMAL
f45210d6 69#define CONFIG_SPL_FLUSH_IMAGE
5d97fe2a
YZ
70#define CONFIG_SPL_TEXT_BASE 0xff800000
71#define CONFIG_SPL_MAX_SIZE 4096
72#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
73#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
74#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
75#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
76#endif
77#define CONFIG_SPL_PAD_TO 0x20000
78#define CONFIG_TPL_PAD_TO 0x20000
79#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
5d97fe2a 80#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
f45210d6
MM
81#endif
82
c59e1b4d 83/* High Level Configuration Options */
c59e1b4d 84
7a577fda
KG
85#ifndef CONFIG_RESET_VECTOR_ADDRESS
86#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
87#endif
88
b38eaec5
RD
89#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
90#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
91#define CONFIG_PCIE3 /* PCIE controller 3 (ULI bridge) */
c59e1b4d
TT
92#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
93#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
94#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
95
c59e1b4d 96#define CONFIG_ENABLE_36BIT_PHYS
babb348c
TT
97
98#ifdef CONFIG_PHYS_64BIT
c59e1b4d
TT
99#define CONFIG_ADDR_MAP
100#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
9899ac19 101#endif
c59e1b4d 102
c59e1b4d
TT
103#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
104#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
105#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
106
107/*
108 * These can be toggled for performance analysis, otherwise use default.
109 */
110#define CONFIG_L2_CACHE
111#define CONFIG_BTB
112
113#define CONFIG_SYS_MEMTEST_START 0x00000000
114#define CONFIG_SYS_MEMTEST_END 0x7fffffff
115
e46fedfe
TT
116#define CONFIG_SYS_CCSRBAR 0xffe00000
117#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
c59e1b4d 118
f45210d6
MM
119/* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
120 SPL code*/
121#ifdef CONFIG_SPL_BUILD
122#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
123#endif
124
c59e1b4d
TT
125/* DDR Setup */
126#define CONFIG_DDR_SPD
127#define CONFIG_VERY_BIG_RAM
c59e1b4d
TT
128
129#ifdef CONFIG_DDR_ECC
130#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
131#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
132#endif
133
134#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
135#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
136
c59e1b4d
TT
137#define CONFIG_DIMM_SLOTS_PER_CTLR 1
138#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
139
140/* I2C addresses of SPD EEPROMs */
141#define CONFIG_SYS_SPD_BUS_NUM 1
c39f44dc 142#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
c59e1b4d 143
f45210d6
MM
144/* These are used when DDR doesn't use SPD. */
145#define CONFIG_SYS_SDRAM_SIZE 2048
146#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
147#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
148#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
149#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007F
150#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014202
151#define CONFIG_SYS_DDR_TIMING_3 0x00010000
152#define CONFIG_SYS_DDR_TIMING_0 0x40110104
153#define CONFIG_SYS_DDR_TIMING_1 0x5c5bd746
154#define CONFIG_SYS_DDR_TIMING_2 0x0fa8d4ca
155#define CONFIG_SYS_DDR_MODE_1 0x00441221
156#define CONFIG_SYS_DDR_MODE_2 0x00000000
157#define CONFIG_SYS_DDR_INTERVAL 0x0a280100
158#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
159#define CONFIG_SYS_DDR_CLK_CTRL 0x02800000
160#define CONFIG_SYS_DDR_CONTROL 0xc7000008
161#define CONFIG_SYS_DDR_CONTROL_2 0x24401041
162#define CONFIG_SYS_DDR_TIMING_4 0x00220001
163#define CONFIG_SYS_DDR_TIMING_5 0x02401400
164#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
165#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8675f608
166
c59e1b4d
TT
167/*
168 * Memory map
169 *
170 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
171 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable
172 * 0xffc0_0000 0xffc2_ffff PCI IO range 192K non-cacheable
173 *
174 * Localbus cacheable (TBD)
175 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
176 *
177 * Localbus non-cacheable
178 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
179 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
f45210d6 180 * 0xff80_0000 0xff80_7fff NAND 32K non-cacheable
c59e1b4d
TT
181 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
182 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
183 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
184 */
185
186/*
187 * Local Bus Definitions
188 */
f45210d6 189#define CONFIG_SYS_FLASH_BASE 0xe8000000 /* start of FLASH 128M */
9899ac19 190#ifdef CONFIG_PHYS_64BIT
f45210d6 191#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe8000000ull
9899ac19
JY
192#else
193#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
194#endif
c59e1b4d
TT
195
196#define CONFIG_FLASH_BR_PRELIM \
f45210d6 197 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
c59e1b4d
TT
198#define CONFIG_FLASH_OR_PRELIM (OR_AM_128MB | 0xff7)
199
f45210d6
MM
200#ifdef CONFIG_NAND
201#define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
202#define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
203#else
c59e1b4d
TT
204#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
205#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
f45210d6 206#endif
c59e1b4d 207
f45210d6 208#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
c59e1b4d
TT
209#define CONFIG_SYS_FLASH_QUIET_TEST
210#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
211
f45210d6 212#define CONFIG_SYS_MAX_FLASH_BANKS 1
c59e1b4d
TT
213#define CONFIG_SYS_MAX_FLASH_SECT 1024
214
f45210d6 215#ifndef CONFIG_SYS_MONITOR_BASE
a6d6812a
TR
216#ifdef CONFIG_TPL_BUILD
217#define CONFIG_SYS_MONITOR_BASE CONFIG_TPL_TEXT_BASE
218#elif defined(CONFIG_SPL_BUILD)
f45210d6
MM
219#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
220#else
14d0a02a 221#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
f45210d6
MM
222#endif
223#endif
c59e1b4d 224
c59e1b4d
TT
225#define CONFIG_SYS_FLASH_EMPTY_INFO
226
f45210d6
MM
227/* Nand Flash */
228#if defined(CONFIG_NAND_FSL_ELBC)
229#define CONFIG_SYS_NAND_BASE 0xff800000
230#ifdef CONFIG_PHYS_64BIT
231#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
232#else
233#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
234#endif
235
5d97fe2a 236#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
f45210d6 237#define CONFIG_SYS_MAX_NAND_DEVICE 1
5d97fe2a 238#define CONFIG_SYS_NAND_BLOCK_SIZE (256 * 1024)
f45210d6
MM
239#define CONFIG_ELBC_NAND_SPL_STATIC_PGSIZE
240
241/* NAND flash config */
242#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
243 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
244 | BR_PS_8 /* Port Size = 8 bit */ \
245 | BR_MS_FCM /* MSEL = FCM */ \
246 | BR_V) /* valid */
247#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* length 256K */ \
248 | OR_FCM_PGS /* Large Page*/ \
249 | OR_FCM_CSCT \
250 | OR_FCM_CST \
251 | OR_FCM_CHT \
252 | OR_FCM_SCY_1 \
253 | OR_FCM_TRLX \
254 | OR_FCM_EHTR)
255#ifdef CONFIG_NAND
256#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
257#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
258#else
259#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
260#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
261#endif
262
263#endif /* CONFIG_NAND_FSL_ELBC */
264
a2d12f88 265#define CONFIG_HWCONFIG
c59e1b4d
TT
266
267#define CONFIG_FSL_NGPIXIS
268#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
9899ac19 269#ifdef CONFIG_PHYS_64BIT
c59e1b4d 270#define PIXIS_BASE_PHYS 0xfffdf0000ull
9899ac19
JY
271#else
272#define PIXIS_BASE_PHYS PIXIS_BASE
273#endif
c59e1b4d
TT
274
275#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
276#define CONFIG_SYS_OR2_PRELIM (OR_AM_32KB | 0x6ff7)
277
278#define PIXIS_LBMAP_SWITCH 7
2906845a 279#define PIXIS_LBMAP_MASK 0xF0
c59e1b4d 280#define PIXIS_LBMAP_ALTBANK 0x20
f45210d6
MM
281#define PIXIS_SPD 0x07
282#define PIXIS_SPD_SYSCLK_MASK 0x07
9b6e9d1c
JY
283#define PIXIS_ELBC_SPI_MASK 0xc0
284#define PIXIS_SPI 0x80
c59e1b4d
TT
285
286#define CONFIG_SYS_INIT_RAM_LOCK
287#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
553f0982 288#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
c59e1b4d 289
c59e1b4d 290#define CONFIG_SYS_GBL_DATA_OFFSET \
25ddd1fb 291 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
c59e1b4d
TT
292#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
293
9307cbab 294#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
07b5edc2 295#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
c59e1b4d 296
7c8eea59
YZ
297/*
298 * Config the L2 Cache as L2 SRAM
299*/
300#if defined(CONFIG_SPL_BUILD)
382ce7e9 301#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
7c8eea59
YZ
302#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
303#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
304#define CONFIG_SYS_L2_SIZE (256 << 10)
305#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
306#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
27585bd3 307#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
27585bd3
YZ
308#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
309#define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10)
7c8eea59 310#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
5d97fe2a
YZ
311#elif defined(CONFIG_NAND)
312#ifdef CONFIG_TPL_BUILD
313#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
314#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
315#define CONFIG_SYS_L2_SIZE (256 << 10)
316#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
317#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
318#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
319#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
320#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
321#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
322#else
323#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
324#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
325#define CONFIG_SYS_L2_SIZE (256 << 10)
326#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
327#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000)
328#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
329#endif
7c8eea59
YZ
330#endif
331#endif
332
c59e1b4d
TT
333/*
334 * Serial Port
335 */
c59e1b4d
TT
336#define CONFIG_SYS_NS16550_SERIAL
337#define CONFIG_SYS_NS16550_REG_SIZE 1
338#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
7c8eea59 339#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
f45210d6
MM
340#define CONFIG_NS16550_MIN_FUNCTIONS
341#endif
c59e1b4d
TT
342
343#define CONFIG_SYS_BAUDRATE_TABLE \
344 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
345
346#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
347#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
348
c59e1b4d 349/* Video */
ba8e76bd 350
d5e01e49
TT
351#ifdef CONFIG_FSL_DIU_FB
352#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x10000)
d5e01e49
TT
353#define CONFIG_VIDEO_LOGO
354#define CONFIG_VIDEO_BMP_LOGO
55b05237
TT
355#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
356/*
357 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
358 * disable empty flash sector detection, which is I/O-intensive.
359 */
360#undef CONFIG_SYS_FLASH_EMPTY_INFO
c59e1b4d
TT
361#endif
362
218a758f
JY
363#ifdef CONFIG_ATI
364#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
218a758f 365#define CONFIG_BIOSEMU
218a758f
JY
366#define CONFIG_ATI_RADEON_FB
367#define CONFIG_VIDEO_LOGO
368#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
218a758f
JY
369#endif
370
c59e1b4d 371/* I2C */
00f792e0
HS
372#define CONFIG_SYS_I2C
373#define CONFIG_SYS_I2C_FSL
374#define CONFIG_SYS_FSL_I2C_SPEED 400000
375#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
376#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
377#define CONFIG_SYS_FSL_I2C2_SPEED 400000
378#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
379#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
c59e1b4d 380#define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}}
c59e1b4d
TT
381
382/*
383 * I2C2 EEPROM
384 */
385#define CONFIG_ID_EEPROM
386#define CONFIG_SYS_I2C_EEPROM_NXID
387#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
388#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
389#define CONFIG_SYS_EEPROM_BUS_NUM 1
390
391/*
392 * General PCI
393 * Memory space is mapped 1-1, but I/O space must start from 0.
394 */
395
396/* controller 1, Slot 2, tgtid 1, Base address a000 */
397#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
9899ac19 398#ifdef CONFIG_PHYS_64BIT
c59e1b4d
TT
399#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
400#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
9899ac19
JY
401#else
402#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
403#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
404#endif
c59e1b4d
TT
405#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
406#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
407#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
9899ac19 408#ifdef CONFIG_PHYS_64BIT
c59e1b4d 409#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
9899ac19
JY
410#else
411#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
412#endif
c59e1b4d
TT
413#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
414
415/* controller 2, direct to uli, tgtid 2, Base address 9000 */
416#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
9899ac19 417#ifdef CONFIG_PHYS_64BIT
c59e1b4d
TT
418#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
419#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
9899ac19
JY
420#else
421#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
422#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
423#endif
c59e1b4d
TT
424#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
425#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
426#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
9899ac19 427#ifdef CONFIG_PHYS_64BIT
c59e1b4d 428#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
9899ac19
JY
429#else
430#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
431#endif
c59e1b4d
TT
432#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
433
434/* controller 3, Slot 1, tgtid 3, Base address b000 */
435#define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
9899ac19 436#ifdef CONFIG_PHYS_64BIT
c59e1b4d
TT
437#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
438#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
9899ac19
JY
439#else
440#define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
441#define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
442#endif
c59e1b4d
TT
443#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
444#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
445#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
9899ac19 446#ifdef CONFIG_PHYS_64BIT
c59e1b4d 447#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
9899ac19
JY
448#else
449#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
450#endif
c59e1b4d
TT
451#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
452
453#ifdef CONFIG_PCI
842033e6 454#define CONFIG_PCI_INDIRECT_BRIDGE
c59e1b4d
TT
455#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
456#endif
457
458/* SATA */
9760b274 459#define CONFIG_FSL_SATA_V2
c59e1b4d
TT
460
461#define CONFIG_SYS_SATA_MAX_DEVICE 2
462#define CONFIG_SATA1
463#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
464#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
465#define CONFIG_SATA2
466#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
467#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
468
469#ifdef CONFIG_FSL_SATA
470#define CONFIG_LBA48
c59e1b4d
TT
471#endif
472
c59e1b4d 473#ifdef CONFIG_MMC
c59e1b4d
TT
474#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
475#endif
476
c59e1b4d
TT
477#ifdef CONFIG_TSEC_ENET
478
479#define CONFIG_TSECV2
c59e1b4d 480
c59e1b4d
TT
481#define CONFIG_TSEC1 1
482#define CONFIG_TSEC1_NAME "eTSEC1"
483#define CONFIG_TSEC2 1
484#define CONFIG_TSEC2_NAME "eTSEC2"
485
486#define TSEC1_PHY_ADDR 1
487#define TSEC2_PHY_ADDR 2
488
489#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
490#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
491
492#define TSEC1_PHYIDX 0
493#define TSEC2_PHYIDX 0
494
495#define CONFIG_ETHPRIME "eTSEC1"
c59e1b4d
TT
496#endif
497
94b383e7
YL
498/*
499 * Dynamic MTD Partition support with mtdparts
500 */
94b383e7 501
c59e1b4d
TT
502/*
503 * Environment
504 */
382ce7e9 505#ifdef CONFIG_SPIFLASH
af253608
MM
506#define CONFIG_ENV_SPI_BUS 0
507#define CONFIG_ENV_SPI_CS 0
508#define CONFIG_ENV_SPI_MAX_HZ 10000000
509#define CONFIG_ENV_SPI_MODE 0
510#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
511#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
512#define CONFIG_ENV_SECT_SIZE 0x10000
7c8eea59 513#elif defined(CONFIG_SDCARD)
7c8eea59 514#define CONFIG_FSL_FIXED_MMC_LOCATION
af253608
MM
515#define CONFIG_ENV_SIZE 0x2000
516#define CONFIG_SYS_MMC_ENV_DEV 0
f45210d6 517#elif defined(CONFIG_NAND)
5d97fe2a
YZ
518#ifdef CONFIG_TPL_BUILD
519#define CONFIG_ENV_SIZE 0x2000
520#define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
521#else
af253608 522#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
5d97fe2a 523#endif
5d97fe2a 524#define CONFIG_ENV_OFFSET (1024 * 1024)
af253608 525#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
f45210d6 526#elif defined(CONFIG_SYS_RAMBOOT)
af253608
MM
527#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
528#define CONFIG_ENV_SIZE 0x2000
af253608 529#else
af253608 530#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
c59e1b4d 531#define CONFIG_ENV_SIZE 0x2000
af253608
MM
532#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
533#endif
c59e1b4d
TT
534
535#define CONFIG_LOADS_ECHO
536#define CONFIG_SYS_LOADS_BAUD_CHANGE
537
c59e1b4d
TT
538/*
539 * USB
540 */
3d7506fa 541#define CONFIG_HAS_FSL_DR_USB
542#ifdef CONFIG_HAS_FSL_DR_USB
8850c5d5 543#ifdef CONFIG_USB_EHCI_HCD
c59e1b4d
TT
544#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
545#define CONFIG_USB_EHCI_FSL
c59e1b4d 546#endif
3d7506fa 547#endif
c59e1b4d
TT
548
549/*
550 * Miscellaneous configurable options
551 */
c59e1b4d 552#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
c59e1b4d
TT
553
554/*
555 * For booting Linux, the board info and command line data
a832ac41 556 * have to be in the first 64 MB of memory, since this is
c59e1b4d
TT
557 * the maximum mapped by the Linux kernel during initialization.
558 */
a832ac41
KG
559#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
560#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
c59e1b4d 561
c59e1b4d
TT
562#ifdef CONFIG_CMD_KGDB
563#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
c59e1b4d
TT
564#endif
565
566/*
567 * Environment Configuration
568 */
569
5bc0543d 570#define CONFIG_HOSTNAME "p1022ds"
8b3637c6 571#define CONFIG_ROOTPATH "/opt/nfsroot"
b3f44c21 572#define CONFIG_BOOTFILE "uImage"
c59e1b4d
TT
573#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
574
575#define CONFIG_LOADADDR 1000000
576
84e34b65
TT
577#define CONFIG_EXTRA_ENV_SETTINGS \
578 "netdev=eth0\0" \
5368c55d
MV
579 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
580 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
84e34b65
TT
581 "tftpflash=tftpboot $loadaddr $uboot && " \
582 "protect off $ubootaddr +$filesize && " \
583 "erase $ubootaddr +$filesize && " \
584 "cp.b $loadaddr $ubootaddr $filesize && " \
585 "protect on $ubootaddr +$filesize && " \
586 "cmp.b $loadaddr $ubootaddr $filesize\0" \
587 "consoledev=ttyS0\0" \
588 "ramdiskaddr=2000000\0" \
589 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
b24a4f62 590 "fdtaddr=1e00000\0" \
84e34b65
TT
591 "fdtfile=p1022ds.dtb\0" \
592 "bdev=sda3\0" \
ba8e76bd 593 "hwconfig=esdhc;audclk:12\0"
c59e1b4d
TT
594
595#define CONFIG_HDBOOT \
596 "setenv bootargs root=/dev/$bdev rw " \
84e34b65 597 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
c59e1b4d
TT
598 "tftp $loadaddr $bootfile;" \
599 "tftp $fdtaddr $fdtfile;" \
600 "bootm $loadaddr - $fdtaddr"
601
602#define CONFIG_NFSBOOTCOMMAND \
603 "setenv bootargs root=/dev/nfs rw " \
604 "nfsroot=$serverip:$rootpath " \
605 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
84e34b65 606 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
c59e1b4d
TT
607 "tftp $loadaddr $bootfile;" \
608 "tftp $fdtaddr $fdtfile;" \
609 "bootm $loadaddr - $fdtaddr"
610
611#define CONFIG_RAMBOOTCOMMAND \
612 "setenv bootargs root=/dev/ram rw " \
84e34b65 613 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
c59e1b4d
TT
614 "tftp $ramdiskaddr $ramdiskfile;" \
615 "tftp $loadaddr $bootfile;" \
616 "tftp $fdtaddr $fdtfile;" \
617 "bootm $loadaddr $ramdiskaddr $fdtaddr"
618
619#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
620
621#endif
This page took 0.769642 seconds and 4 git commands to generate.