]>
Commit | Line | Data |
---|---|---|
83d290c5 | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
682011ff WD |
2 | /******************************************************************************* |
3 | ||
682011ff | 4 | Copyright(c) 1999 - 2002 Intel Corporation. All rights reserved. |
2c2668f9 | 5 | Copyright 2011 Freescale Semiconductor, Inc. |
8bde7f77 | 6 | |
682011ff WD |
7 | Contact Information: |
8 | Linux NICS <[email protected]> | |
9 | Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 | |
10 | ||
11 | *******************************************************************************/ | |
12 | ||
13 | /* e1000_hw.h | |
14 | * Structures, enums, and macros for the MAC | |
15 | */ | |
16 | ||
17 | #ifndef _E1000_HW_H_ | |
18 | #define _E1000_HW_H_ | |
19 | ||
ce5207e1 | 20 | #include <linux/list.h> |
682011ff WD |
21 | #include <malloc.h> |
22 | #include <net.h> | |
23 | #include <asm/io.h> | |
24 | #include <pci.h> | |
25 | ||
ce5207e1 KM |
26 | #ifdef CONFIG_E1000_SPI |
27 | #include <spi.h> | |
28 | #endif | |
29 | ||
d60626f8 KM |
30 | #define E1000_ERR(NIC, fmt, args...) \ |
31 | printf("e1000: %s: ERROR: " fmt, (NIC)->name ,##args) | |
682011ff WD |
32 | |
33 | #ifdef E1000_DEBUG | |
d60626f8 KM |
34 | #define E1000_DBG(NIC, fmt, args...) \ |
35 | printf("e1000: %s: DEBUG: " fmt, (NIC)->name ,##args) | |
36 | #define DEBUGOUT(fmt, args...) printf(fmt ,##args) | |
37 | #define DEBUGFUNC() printf("%s\n", __func__); | |
682011ff | 38 | #else |
d60626f8 KM |
39 | #define E1000_DBG(HW, args...) do { } while (0) |
40 | #define DEBUGFUNC() do { } while (0) | |
41 | #define DEBUGOUT(fmt, args...) do { } while (0) | |
682011ff WD |
42 | #endif |
43 | ||
2326a94d KM |
44 | /* I/O wrapper functions */ |
45 | #define E1000_WRITE_REG(a, reg, value) \ | |
7a341066 | 46 | writel((value), ((a)->hw_addr + E1000_##reg)) |
2326a94d | 47 | #define E1000_READ_REG(a, reg) \ |
7a341066 | 48 | readl((a)->hw_addr + E1000_##reg) |
2326a94d | 49 | #define E1000_WRITE_REG_ARRAY(a, reg, offset, value) \ |
7a341066 | 50 | writel((value), ((a)->hw_addr + E1000_##reg + ((offset) << 2))) |
2326a94d | 51 | #define E1000_READ_REG_ARRAY(a, reg, offset) \ |
7a341066 | 52 | readl((a)->hw_addr + E1000_##reg + ((offset) << 2)) |
2326a94d | 53 | #define E1000_WRITE_FLUSH(a) \ |
7a341066 | 54 | do { E1000_READ_REG(a, STATUS); } while (0) |
2326a94d | 55 | |
682011ff WD |
56 | /* Forward declarations of structures used by the shared code */ |
57 | struct e1000_hw; | |
58 | struct e1000_hw_stats; | |
59 | ||
2326a94d | 60 | /* Internal E1000 helper functions */ |
ce5207e1 | 61 | struct e1000_hw *e1000_find_card(unsigned int cardnum); |
8712adfd RI |
62 | |
63 | #ifndef CONFIG_E1000_NO_NVM | |
2326a94d KM |
64 | int32_t e1000_acquire_eeprom(struct e1000_hw *hw); |
65 | void e1000_standby_eeprom(struct e1000_hw *hw); | |
66 | void e1000_release_eeprom(struct e1000_hw *hw); | |
67 | void e1000_raise_ee_clk(struct e1000_hw *hw, uint32_t *eecd); | |
68 | void e1000_lower_ee_clk(struct e1000_hw *hw, uint32_t *eecd); | |
8712adfd | 69 | #endif |
2326a94d | 70 | |
ce5207e1 | 71 | #ifdef CONFIG_E1000_SPI |
09140113 SG |
72 | int do_e1000_spi(struct cmd_tbl *cmdtp, struct e1000_hw *hw, |
73 | int argc, char *const argv[]); | |
ce5207e1 KM |
74 | #endif |
75 | ||
682011ff WD |
76 | /* Enumerated types specific to the e1000 hardware */ |
77 | /* Media Access Controlers */ | |
78 | typedef enum { | |
79 | e1000_undefined = 0, | |
80 | e1000_82542_rev2_0, | |
81 | e1000_82542_rev2_1, | |
82 | e1000_82543, | |
83 | e1000_82544, | |
84 | e1000_82540, | |
85 | e1000_82545, | |
aa070789 | 86 | e1000_82545_rev_3, |
682011ff | 87 | e1000_82546, |
aa070789 | 88 | e1000_82546_rev_3, |
ac3315c2 AS |
89 | e1000_82541, |
90 | e1000_82541_rev_2, | |
aa070789 RZ |
91 | e1000_82547, |
92 | e1000_82547_rev_2, | |
93 | e1000_82571, | |
94 | e1000_82572, | |
95 | e1000_82573, | |
2c2668f9 | 96 | e1000_82574, |
aa070789 RZ |
97 | e1000_80003es2lan, |
98 | e1000_ich8lan, | |
95186063 | 99 | e1000_igb, |
682011ff WD |
100 | e1000_num_macs |
101 | } e1000_mac_type; | |
102 | ||
103 | /* Media Types */ | |
104 | typedef enum { | |
105 | e1000_media_type_copper = 0, | |
106 | e1000_media_type_fiber = 1, | |
aa070789 | 107 | e1000_media_type_internal_serdes = 2, |
682011ff WD |
108 | e1000_num_media_types |
109 | } e1000_media_type; | |
110 | ||
aa070789 RZ |
111 | typedef enum { |
112 | e1000_eeprom_uninitialized = 0, | |
113 | e1000_eeprom_spi, | |
114 | e1000_eeprom_microwire, | |
115 | e1000_eeprom_flash, | |
116 | e1000_eeprom_ich8, | |
117 | e1000_eeprom_none, /* No NVM support */ | |
95186063 | 118 | e1000_eeprom_invm, |
aa070789 RZ |
119 | e1000_num_eeprom_types |
120 | } e1000_eeprom_type; | |
121 | ||
682011ff WD |
122 | typedef enum { |
123 | e1000_10_half = 0, | |
124 | e1000_10_full = 1, | |
125 | e1000_100_half = 2, | |
126 | e1000_100_full = 3 | |
127 | } e1000_speed_duplex_type; | |
128 | ||
682011ff WD |
129 | /* Flow Control Settings */ |
130 | typedef enum { | |
131 | e1000_fc_none = 0, | |
132 | e1000_fc_rx_pause = 1, | |
133 | e1000_fc_tx_pause = 2, | |
134 | e1000_fc_full = 3, | |
135 | e1000_fc_default = 0xFF | |
136 | } e1000_fc_type; | |
137 | ||
138 | /* PCI bus types */ | |
139 | typedef enum { | |
140 | e1000_bus_type_unknown = 0, | |
141 | e1000_bus_type_pci, | |
aa070789 RZ |
142 | e1000_bus_type_pcix, |
143 | e1000_bus_type_pci_express, | |
144 | e1000_bus_type_reserved | |
682011ff WD |
145 | } e1000_bus_type; |
146 | ||
147 | /* PCI bus speeds */ | |
148 | typedef enum { | |
149 | e1000_bus_speed_unknown = 0, | |
150 | e1000_bus_speed_33, | |
151 | e1000_bus_speed_66, | |
152 | e1000_bus_speed_100, | |
153 | e1000_bus_speed_133, | |
154 | e1000_bus_speed_reserved | |
155 | } e1000_bus_speed; | |
156 | ||
157 | /* PCI bus widths */ | |
158 | typedef enum { | |
159 | e1000_bus_width_unknown = 0, | |
160 | e1000_bus_width_32, | |
161 | e1000_bus_width_64 | |
162 | } e1000_bus_width; | |
163 | ||
164 | /* PHY status info structure and supporting enums */ | |
165 | typedef enum { | |
166 | e1000_cable_length_50 = 0, | |
167 | e1000_cable_length_50_80, | |
168 | e1000_cable_length_80_110, | |
169 | e1000_cable_length_110_140, | |
170 | e1000_cable_length_140, | |
171 | e1000_cable_length_undefined = 0xFF | |
172 | } e1000_cable_length; | |
173 | ||
174 | typedef enum { | |
175 | e1000_10bt_ext_dist_enable_normal = 0, | |
176 | e1000_10bt_ext_dist_enable_lower, | |
177 | e1000_10bt_ext_dist_enable_undefined = 0xFF | |
178 | } e1000_10bt_ext_dist_enable; | |
179 | ||
180 | typedef enum { | |
181 | e1000_rev_polarity_normal = 0, | |
182 | e1000_rev_polarity_reversed, | |
183 | e1000_rev_polarity_undefined = 0xFF | |
184 | } e1000_rev_polarity; | |
185 | ||
186 | typedef enum { | |
187 | e1000_polarity_reversal_enabled = 0, | |
188 | e1000_polarity_reversal_disabled, | |
189 | e1000_polarity_reversal_undefined = 0xFF | |
190 | } e1000_polarity_reversal; | |
191 | ||
192 | typedef enum { | |
193 | e1000_auto_x_mode_manual_mdi = 0, | |
194 | e1000_auto_x_mode_manual_mdix, | |
195 | e1000_auto_x_mode_auto1, | |
196 | e1000_auto_x_mode_auto2, | |
197 | e1000_auto_x_mode_undefined = 0xFF | |
198 | } e1000_auto_x_mode; | |
199 | ||
200 | typedef enum { | |
201 | e1000_1000t_rx_status_not_ok = 0, | |
202 | e1000_1000t_rx_status_ok, | |
203 | e1000_1000t_rx_status_undefined = 0xFF | |
204 | } e1000_1000t_rx_status; | |
205 | ||
ac3315c2 | 206 | typedef enum { |
aa070789 RZ |
207 | e1000_phy_m88 = 0, |
208 | e1000_phy_igp, | |
209 | e1000_phy_igp_2, | |
210 | e1000_phy_gg82563, | |
211 | e1000_phy_igp_3, | |
212 | e1000_phy_ife, | |
95186063 | 213 | e1000_phy_igb, |
85d44e42 | 214 | e1000_phy_igc, |
2c2668f9 | 215 | e1000_phy_bm, |
aa070789 | 216 | e1000_phy_undefined = 0xFF |
ac3315c2 AS |
217 | } e1000_phy_type; |
218 | ||
682011ff WD |
219 | struct e1000_phy_info { |
220 | e1000_cable_length cable_length; | |
221 | e1000_10bt_ext_dist_enable extended_10bt_distance; | |
222 | e1000_rev_polarity cable_polarity; | |
223 | e1000_polarity_reversal polarity_correction; | |
224 | e1000_auto_x_mode mdix_mode; | |
225 | e1000_1000t_rx_status local_rx; | |
226 | e1000_1000t_rx_status remote_rx; | |
227 | }; | |
228 | ||
229 | struct e1000_phy_stats { | |
230 | uint32_t idle_errors; | |
231 | uint32_t receive_errors; | |
232 | }; | |
233 | ||
234 | /* Error Codes */ | |
53677ef1 WD |
235 | #define E1000_SUCCESS 0 |
236 | #define E1000_ERR_EEPROM 1 | |
237 | #define E1000_ERR_PHY 2 | |
238 | #define E1000_ERR_CONFIG 3 | |
239 | #define E1000_ERR_PARAM 4 | |
240 | #define E1000_ERR_MAC_TYPE 5 | |
241 | #define E1000_ERR_PHY_TYPE 6 | |
242 | #define E1000_ERR_NOLINK 7 | |
243 | #define E1000_ERR_TIMEOUT 8 | |
244 | #define E1000_ERR_RESET 9 | |
245 | #define E1000_ERR_MASTER_REQUESTS_PENDING 10 | |
246 | #define E1000_ERR_HOST_INTERFACE_COMMAND 11 | |
247 | #define E1000_BLK_PHY_RESET 12 | |
0cf207ec | 248 | #define E1000_ERR_SWFW_SYNC 13 |
682011ff WD |
249 | |
250 | /* PCI Device IDs */ | |
53677ef1 | 251 | #define E1000_DEV_ID_82542 0x1000 |
682011ff WD |
252 | #define E1000_DEV_ID_82543GC_FIBER 0x1001 |
253 | #define E1000_DEV_ID_82543GC_COPPER 0x1004 | |
254 | #define E1000_DEV_ID_82544EI_COPPER 0x1008 | |
255 | #define E1000_DEV_ID_82544EI_FIBER 0x1009 | |
256 | #define E1000_DEV_ID_82544GC_COPPER 0x100C | |
257 | #define E1000_DEV_ID_82544GC_LOM 0x100D | |
53677ef1 | 258 | #define E1000_DEV_ID_82540EM 0x100E |
aa070789 RZ |
259 | #define E1000_DEV_ID_82540EM_LOM 0x1015 |
260 | #define E1000_DEV_ID_82540EP_LOM 0x1016 | |
261 | #define E1000_DEV_ID_82540EP 0x1017 | |
262 | #define E1000_DEV_ID_82540EP_LP 0x101E | |
263 | #define E1000_DEV_ID_82545EM_COPPER 0x100F | |
264 | #define E1000_DEV_ID_82545EM_FIBER 0x1011 | |
265 | #define E1000_DEV_ID_82545GM_COPPER 0x1026 | |
266 | #define E1000_DEV_ID_82545GM_FIBER 0x1027 | |
267 | #define E1000_DEV_ID_82545GM_SERDES 0x1028 | |
268 | #define E1000_DEV_ID_82546EB_COPPER 0x1010 | |
269 | #define E1000_DEV_ID_82546EB_FIBER 0x1012 | |
270 | #define E1000_DEV_ID_82546EB_QUAD_COPPER 0x101D | |
271 | #define E1000_DEV_ID_82541EI 0x1013 | |
272 | #define E1000_DEV_ID_82541EI_MOBILE 0x1018 | |
273 | #define E1000_DEV_ID_82541ER_LOM 0x1014 | |
274 | #define E1000_DEV_ID_82541ER 0x1078 | |
275 | #define E1000_DEV_ID_82547GI 0x1075 | |
276 | #define E1000_DEV_ID_82541GI 0x1076 | |
277 | #define E1000_DEV_ID_82541GI_MOBILE 0x1077 | |
278 | #define E1000_DEV_ID_82541GI_LF 0x107C | |
279 | #define E1000_DEV_ID_82546GB_COPPER 0x1079 | |
280 | #define E1000_DEV_ID_82546GB_FIBER 0x107A | |
281 | #define E1000_DEV_ID_82546GB_SERDES 0x107B | |
282 | #define E1000_DEV_ID_82546GB_PCIE 0x108A | |
283 | #define E1000_DEV_ID_82546GB_QUAD_COPPER 0x1099 | |
284 | #define E1000_DEV_ID_82547EI 0x1019 | |
285 | #define E1000_DEV_ID_82547EI_MOBILE 0x101A | |
286 | #define E1000_DEV_ID_82571EB_COPPER 0x105E | |
287 | #define E1000_DEV_ID_82571EB_FIBER 0x105F | |
288 | #define E1000_DEV_ID_82571EB_SERDES 0x1060 | |
289 | #define E1000_DEV_ID_82571EB_QUAD_COPPER 0x10A4 | |
290 | #define E1000_DEV_ID_82571PT_QUAD_COPPER 0x10D5 | |
291 | #define E1000_DEV_ID_82571EB_QUAD_FIBER 0x10A5 | |
292 | #define E1000_DEV_ID_82571EB_QUAD_COPPER_LOWPROFILE 0x10BC | |
293 | #define E1000_DEV_ID_82571EB_SERDES_DUAL 0x10D9 | |
294 | #define E1000_DEV_ID_82571EB_SERDES_QUAD 0x10DA | |
295 | #define E1000_DEV_ID_82572EI_COPPER 0x107D | |
296 | #define E1000_DEV_ID_82572EI_FIBER 0x107E | |
297 | #define E1000_DEV_ID_82572EI_SERDES 0x107F | |
298 | #define E1000_DEV_ID_82572EI 0x10B9 | |
299 | #define E1000_DEV_ID_82573E 0x108B | |
300 | #define E1000_DEV_ID_82573E_IAMT 0x108C | |
301 | #define E1000_DEV_ID_82573L 0x109A | |
2c2668f9 | 302 | #define E1000_DEV_ID_82574L 0x10D3 |
aa070789 RZ |
303 | #define E1000_DEV_ID_82546GB_QUAD_COPPER_KSP3 0x10B5 |
304 | #define E1000_DEV_ID_80003ES2LAN_COPPER_DPT 0x1096 | |
305 | #define E1000_DEV_ID_80003ES2LAN_SERDES_DPT 0x1098 | |
306 | #define E1000_DEV_ID_80003ES2LAN_COPPER_SPT 0x10BA | |
307 | #define E1000_DEV_ID_80003ES2LAN_SERDES_SPT 0x10BB | |
308 | ||
309 | #define E1000_DEV_ID_ICH8_IGP_M_AMT 0x1049 | |
310 | #define E1000_DEV_ID_ICH8_IGP_AMT 0x104A | |
311 | #define E1000_DEV_ID_ICH8_IGP_C 0x104B | |
312 | #define E1000_DEV_ID_ICH8_IFE 0x104C | |
313 | #define E1000_DEV_ID_ICH8_IFE_GT 0x10C4 | |
314 | #define E1000_DEV_ID_ICH8_IFE_G 0x10C5 | |
315 | #define E1000_DEV_ID_ICH8_IGP_M 0x104D | |
316 | ||
317 | #define IGP03E1000_E_PHY_ID 0x02A80390 | |
318 | #define IFE_E_PHY_ID 0x02A80330 /* 10/100 PHY */ | |
319 | #define IFE_PLUS_E_PHY_ID 0x02A80320 | |
320 | #define IFE_C_E_PHY_ID 0x02A80310 | |
321 | ||
322 | #define IFE_PHY_EXTENDED_STATUS_CONTROL 0x10 /* 100BaseTx Extended Status, | |
323 | Control and Address */ | |
324 | #define IFE_PHY_SPECIAL_CONTROL 0x11 /* 100BaseTx PHY special | |
325 | control register */ | |
472d5460 | 326 | #define IFE_PHY_RCV_FALSE_CARRIER 0x13 /* 100BaseTx Receive false |
aa070789 RZ |
327 | Carrier Counter */ |
328 | #define IFE_PHY_RCV_DISCONNECT 0x14 /* 100BaseTx Receive Disconnet | |
329 | Counter */ | |
330 | #define IFE_PHY_RCV_ERROT_FRAME 0x15 /* 100BaseTx Receive Error | |
331 | Frame Counter */ | |
332 | #define IFE_PHY_RCV_SYMBOL_ERR 0x16 /* Receive Symbol Error | |
333 | Counter */ | |
334 | #define IFE_PHY_PREM_EOF_ERR 0x17 /* 100BaseTx Receive | |
335 | Premature End Of Frame | |
336 | Error Counter */ | |
337 | #define IFE_PHY_RCV_EOF_ERR 0x18 /* 10BaseT Receive End Of | |
338 | Frame Error Counter */ | |
339 | #define IFE_PHY_TX_JABBER_DETECT 0x19 /* 10BaseT Transmit Jabber | |
340 | Detect Counter */ | |
341 | #define IFE_PHY_EQUALIZER 0x1A /* PHY Equalizer Control and | |
342 | Status */ | |
343 | #define IFE_PHY_SPECIAL_CONTROL_LED 0x1B /* PHY special control and | |
344 | LED configuration */ | |
345 | #define IFE_PHY_MDIX_CONTROL 0x1C /* MDI/MDI-X Control register */ | |
346 | #define IFE_PHY_HWI_CONTROL 0x1D /* Hardware Integrity Control | |
347 | (HWI) */ | |
348 | ||
349 | #define IFE_PESC_REDUCED_POWER_DOWN_DISABLE 0x2000 /* Defaut 1 = Disable auto | |
350 | reduced power down */ | |
351 | #define IFE_PESC_100BTX_POWER_DOWN 0x0400 /* Indicates the power | |
352 | state of 100BASE-TX */ | |
353 | #define IFE_PESC_10BTX_POWER_DOWN 0x0200 /* Indicates the power | |
354 | state of 10BASE-T */ | |
355 | #define IFE_PESC_POLARITY_REVERSED 0x0100 /* Indicates 10BASE-T | |
356 | polarity */ | |
357 | #define IFE_PESC_PHY_ADDR_MASK 0x007C /* Bit 6:2 for sampled PHY | |
358 | address */ | |
359 | #define IFE_PESC_SPEED 0x0002 /* Auto-negotiation speed | |
360 | result 1=100Mbs, 0=10Mbs */ | |
361 | #define IFE_PESC_DUPLEX 0x0001 /* Auto-negotiation | |
362 | duplex result 1=Full, 0=Half */ | |
363 | #define IFE_PESC_POLARITY_REVERSED_SHIFT 8 | |
364 | ||
365 | #define IFE_PSC_DISABLE_DYNAMIC_POWER_DOWN 0x0100 /* 1 = Dyanmic Power Down | |
366 | disabled */ | |
367 | #define IFE_PSC_FORCE_POLARITY 0x0020 /* 1=Reversed Polarity, | |
368 | 0=Normal */ | |
369 | #define IFE_PSC_AUTO_POLARITY_DISABLE 0x0010 /* 1=Auto Polarity | |
370 | Disabled, 0=Enabled */ | |
371 | #define IFE_PSC_JABBER_FUNC_DISABLE 0x0001 /* 1=Jabber Disabled, | |
372 | 0=Normal Jabber Operation */ | |
373 | #define IFE_PSC_FORCE_POLARITY_SHIFT 5 | |
374 | #define IFE_PSC_AUTO_POLARITY_DISABLE_SHIFT 4 | |
375 | ||
376 | #define IFE_PMC_AUTO_MDIX 0x0080 /* 1=enable MDI/MDI-X | |
377 | feature, default 0=disabled */ | |
378 | #define IFE_PMC_FORCE_MDIX 0x0040 /* 1=force MDIX-X, | |
379 | 0=force MDI */ | |
380 | #define IFE_PMC_MDIX_STATUS 0x0020 /* 1=MDI-X, 0=MDI */ | |
381 | #define IFE_PMC_AUTO_MDIX_COMPLETE 0x0010 /* Resolution algorithm | |
382 | is completed */ | |
383 | #define IFE_PMC_MDIX_MODE_SHIFT 6 | |
384 | #define IFE_PHC_MDIX_RESET_ALL_MASK 0x0000 /* Disable auto MDI-X */ | |
385 | ||
386 | #define IFE_PHC_HWI_ENABLE 0x8000 /* Enable the HWI | |
387 | feature */ | |
388 | #define IFE_PHC_ABILITY_CHECK 0x4000 /* 1= Test Passed, | |
389 | 0=failed */ | |
390 | #define IFE_PHC_TEST_EXEC 0x2000 /* PHY launch test pulses | |
391 | on the wire */ | |
392 | #define IFE_PHC_HIGHZ 0x0200 /* 1 = Open Circuit */ | |
393 | #define IFE_PHC_LOWZ 0x0400 /* 1 = Short Circuit */ | |
394 | #define IFE_PHC_LOW_HIGH_Z_MASK 0x0600 /* Mask for indication | |
395 | type of problem on the line */ | |
396 | #define IFE_PHC_DISTANCE_MASK 0x01FF /* Mask for distance to | |
397 | the cable problem, in 80cm granularity */ | |
398 | #define IFE_PHC_RESET_ALL_MASK 0x0000 /* Disable HWI */ | |
399 | #define IFE_PSCL_PROBE_MODE 0x0020 /* LED Probe mode */ | |
400 | #define IFE_PSCL_PROBE_LEDS_OFF 0x0006 /* Force LEDs 0 and 2 | |
401 | off */ | |
402 | #define IFE_PSCL_PROBE_LEDS_ON 0x0007 /* Force LEDs 0 and 2 on */ | |
403 | ||
8915f118 | 404 | #define NUM_DEV_IDS 16 |
682011ff WD |
405 | |
406 | #define NODE_ADDRESS_SIZE 6 | |
407 | #define ETH_LENGTH_OF_ADDRESS 6 | |
408 | ||
409 | /* MAC decode size is 128K - This is the size of BAR0 */ | |
410 | #define MAC_DECODE_SIZE (128 * 1024) | |
411 | ||
412 | #define E1000_82542_2_0_REV_ID 2 | |
413 | #define E1000_82542_2_1_REV_ID 3 | |
aa070789 RZ |
414 | #define E1000_REVISION_0 0 |
415 | #define E1000_REVISION_1 1 | |
416 | #define E1000_REVISION_2 2 | |
417 | #define E1000_REVISION_3 3 | |
682011ff WD |
418 | |
419 | #define SPEED_10 10 | |
420 | #define SPEED_100 100 | |
421 | #define SPEED_1000 1000 | |
422 | #define HALF_DUPLEX 1 | |
423 | #define FULL_DUPLEX 2 | |
424 | ||
425 | /* The sizes (in bytes) of a ethernet packet */ | |
53677ef1 | 426 | #define ENET_HEADER_SIZE 14 |
682011ff WD |
427 | #define MAXIMUM_ETHERNET_FRAME_SIZE 1518 /* With FCS */ |
428 | #define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */ | |
682011ff | 429 | #define MAXIMUM_ETHERNET_PACKET_SIZE \ |
a7c3d5e2 | 430 | (MAXIMUM_ETHERNET_FRAME_SIZE - ETH_FCS_LEN) |
682011ff | 431 | #define MINIMUM_ETHERNET_PACKET_SIZE \ |
a7c3d5e2 BM |
432 | (MINIMUM_ETHERNET_FRAME_SIZE - ETH_FCS_LEN) |
433 | #define CRC_LENGTH ETH_FCS_LEN | |
53677ef1 | 434 | #define MAX_JUMBO_FRAME_SIZE 0x3F00 |
682011ff WD |
435 | |
436 | /* 802.1q VLAN Packet Sizes */ | |
53677ef1 | 437 | #define VLAN_TAG_SIZE 4 /* 802.3ac tag (not DMAed) */ |
682011ff WD |
438 | |
439 | /* Ethertype field values */ | |
440 | #define ETHERNET_IEEE_VLAN_TYPE 0x8100 /* 802.3ac packet */ | |
53677ef1 WD |
441 | #define ETHERNET_IP_TYPE 0x0800 /* IP packets */ |
442 | #define ETHERNET_ARP_TYPE 0x0806 /* Address Resolution Protocol (ARP) */ | |
682011ff WD |
443 | |
444 | /* Packet Header defines */ | |
445 | #define IP_PROTOCOL_TCP 6 | |
446 | #define IP_PROTOCOL_UDP 0x11 | |
447 | ||
448 | /* This defines the bits that are set in the Interrupt Mask | |
449 | * Set/Read Register. Each bit is documented below: | |
450 | * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0) | |
8bde7f77 | 451 | * o RXSEQ = Receive Sequence Error |
682011ff WD |
452 | */ |
453 | #define POLL_IMS_ENABLE_MASK ( \ | |
53677ef1 | 454 | E1000_IMS_RXDMT0 | \ |
682011ff WD |
455 | E1000_IMS_RXSEQ) |
456 | ||
457 | /* This defines the bits that are set in the Interrupt Mask | |
458 | * Set/Read Register. Each bit is documented below: | |
459 | * o RXT0 = Receiver Timer Interrupt (ring 0) | |
460 | * o TXDW = Transmit Descriptor Written Back | |
461 | * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0) | |
462 | * o RXSEQ = Receive Sequence Error | |
463 | * o LSC = Link Status Change | |
464 | */ | |
465 | #define IMS_ENABLE_MASK ( \ | |
53677ef1 WD |
466 | E1000_IMS_RXT0 | \ |
467 | E1000_IMS_TXDW | \ | |
468 | E1000_IMS_RXDMT0 | \ | |
469 | E1000_IMS_RXSEQ | \ | |
682011ff WD |
470 | E1000_IMS_LSC) |
471 | ||
472 | /* The number of high/low register pairs in the RAR. The RAR (Receive Address | |
473 | * Registers) holds the directed and multicast addresses that we monitor. We | |
474 | * reserve one of these spots for our directed address, allowing us room for | |
8bde7f77 | 475 | * E1000_RAR_ENTRIES - 1 multicast addresses. |
682011ff WD |
476 | */ |
477 | #define E1000_RAR_ENTRIES 16 | |
478 | ||
479 | #define MIN_NUMBER_OF_DESCRIPTORS 8 | |
480 | #define MAX_NUMBER_OF_DESCRIPTORS 0xFFF8 | |
481 | ||
482 | /* Receive Descriptor */ | |
483 | struct e1000_rx_desc { | |
484 | uint64_t buffer_addr; /* Address of the descriptor's data buffer */ | |
485 | uint16_t length; /* Length of data DMAed into data buffer */ | |
486 | uint16_t csum; /* Packet checksum */ | |
487 | uint8_t status; /* Descriptor status */ | |
488 | uint8_t errors; /* Descriptor Errors */ | |
489 | uint16_t special; | |
490 | }; | |
491 | ||
492 | /* Receive Decriptor bit definitions */ | |
53677ef1 WD |
493 | #define E1000_RXD_STAT_DD 0x01 /* Descriptor Done */ |
494 | #define E1000_RXD_STAT_EOP 0x02 /* End of Packet */ | |
495 | #define E1000_RXD_STAT_IXSM 0x04 /* Ignore checksum */ | |
496 | #define E1000_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */ | |
497 | #define E1000_RXD_STAT_TCPCS 0x20 /* TCP xsum calculated */ | |
498 | #define E1000_RXD_STAT_IPCS 0x40 /* IP xsum calculated */ | |
499 | #define E1000_RXD_STAT_PIF 0x80 /* passed in-exact filter */ | |
500 | #define E1000_RXD_ERR_CE 0x01 /* CRC Error */ | |
501 | #define E1000_RXD_ERR_SE 0x02 /* Symbol Error */ | |
502 | #define E1000_RXD_ERR_SEQ 0x04 /* Sequence Error */ | |
503 | #define E1000_RXD_ERR_CXE 0x10 /* Carrier Extension Error */ | |
504 | #define E1000_RXD_ERR_TCPE 0x20 /* TCP/UDP Checksum Error */ | |
505 | #define E1000_RXD_ERR_IPE 0x40 /* IP Checksum Error */ | |
506 | #define E1000_RXD_ERR_RXE 0x80 /* Rx Data Error */ | |
682011ff | 507 | #define E1000_RXD_SPC_VLAN_MASK 0x0FFF /* VLAN ID is in lower 12 bits */ |
53677ef1 | 508 | #define E1000_RXD_SPC_PRI_MASK 0xE000 /* Priority is in upper 3 bits */ |
682011ff | 509 | #define E1000_RXD_SPC_PRI_SHIFT 0x000D /* Priority is in upper 3 of 16 */ |
53677ef1 | 510 | #define E1000_RXD_SPC_CFI_MASK 0x1000 /* CFI is bit 12 */ |
682011ff WD |
511 | #define E1000_RXD_SPC_CFI_SHIFT 0x000C /* CFI is bit 12 */ |
512 | ||
513 | /* mask to determine if packets should be dropped due to frame errors */ | |
514 | #define E1000_RXD_ERR_FRAME_ERR_MASK ( \ | |
53677ef1 WD |
515 | E1000_RXD_ERR_CE | \ |
516 | E1000_RXD_ERR_SE | \ | |
517 | E1000_RXD_ERR_SEQ | \ | |
518 | E1000_RXD_ERR_CXE | \ | |
682011ff WD |
519 | E1000_RXD_ERR_RXE) |
520 | ||
521 | /* Transmit Descriptor */ | |
522 | struct e1000_tx_desc { | |
523 | uint64_t buffer_addr; /* Address of the descriptor's data buffer */ | |
524 | union { | |
525 | uint32_t data; | |
526 | struct { | |
527 | uint16_t length; /* Data buffer length */ | |
528 | uint8_t cso; /* Checksum offset */ | |
529 | uint8_t cmd; /* Descriptor control */ | |
530 | } flags; | |
531 | } lower; | |
532 | union { | |
533 | uint32_t data; | |
534 | struct { | |
535 | uint8_t status; /* Descriptor status */ | |
536 | uint8_t css; /* Checksum start */ | |
537 | uint16_t special; | |
538 | } fields; | |
539 | } upper; | |
540 | }; | |
541 | ||
542 | /* Transmit Descriptor bit definitions */ | |
543 | #define E1000_TXD_DTYP_D 0x00100000 /* Data Descriptor */ | |
544 | #define E1000_TXD_DTYP_C 0x00000000 /* Context Descriptor */ | |
545 | #define E1000_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */ | |
546 | #define E1000_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */ | |
547 | #define E1000_TXD_CMD_EOP 0x01000000 /* End of Packet */ | |
548 | #define E1000_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */ | |
549 | #define E1000_TXD_CMD_IC 0x04000000 /* Insert Checksum */ | |
550 | #define E1000_TXD_CMD_RS 0x08000000 /* Report Status */ | |
551 | #define E1000_TXD_CMD_RPS 0x10000000 /* Report Packet Sent */ | |
552 | #define E1000_TXD_CMD_DEXT 0x20000000 /* Descriptor extension (0 = legacy) */ | |
553 | #define E1000_TXD_CMD_VLE 0x40000000 /* Add VLAN tag */ | |
554 | #define E1000_TXD_CMD_IDE 0x80000000 /* Enable Tidv register */ | |
555 | #define E1000_TXD_STAT_DD 0x00000001 /* Descriptor Done */ | |
556 | #define E1000_TXD_STAT_EC 0x00000002 /* Excess Collisions */ | |
557 | #define E1000_TXD_STAT_LC 0x00000004 /* Late Collisions */ | |
558 | #define E1000_TXD_STAT_TU 0x00000008 /* Transmit underrun */ | |
559 | #define E1000_TXD_CMD_TCP 0x01000000 /* TCP packet */ | |
560 | #define E1000_TXD_CMD_IP 0x02000000 /* IP packet */ | |
561 | #define E1000_TXD_CMD_TSE 0x04000000 /* TCP Seg enable */ | |
562 | #define E1000_TXD_STAT_TC 0x00000004 /* Tx Underrun */ | |
563 | ||
564 | /* Offload Context Descriptor */ | |
565 | struct e1000_context_desc { | |
566 | union { | |
567 | uint32_t ip_config; | |
568 | struct { | |
569 | uint8_t ipcss; /* IP checksum start */ | |
570 | uint8_t ipcso; /* IP checksum offset */ | |
571 | uint16_t ipcse; /* IP checksum end */ | |
572 | } ip_fields; | |
573 | } lower_setup; | |
574 | union { | |
575 | uint32_t tcp_config; | |
576 | struct { | |
577 | uint8_t tucss; /* TCP checksum start */ | |
578 | uint8_t tucso; /* TCP checksum offset */ | |
579 | uint16_t tucse; /* TCP checksum end */ | |
580 | } tcp_fields; | |
581 | } upper_setup; | |
582 | uint32_t cmd_and_length; /* */ | |
583 | union { | |
584 | uint32_t data; | |
585 | struct { | |
586 | uint8_t status; /* Descriptor status */ | |
587 | uint8_t hdr_len; /* Header length */ | |
588 | uint16_t mss; /* Maximum segment size */ | |
589 | } fields; | |
590 | } tcp_seg_setup; | |
591 | }; | |
592 | ||
593 | /* Offload data descriptor */ | |
594 | struct e1000_data_desc { | |
595 | uint64_t buffer_addr; /* Address of the descriptor's buffer address */ | |
596 | union { | |
597 | uint32_t data; | |
598 | struct { | |
599 | uint16_t length; /* Data buffer length */ | |
600 | uint8_t typ_len_ext; /* */ | |
601 | uint8_t cmd; /* */ | |
602 | } flags; | |
603 | } lower; | |
604 | union { | |
605 | uint32_t data; | |
606 | struct { | |
607 | uint8_t status; /* Descriptor status */ | |
608 | uint8_t popts; /* Packet Options */ | |
609 | uint16_t special; /* */ | |
610 | } fields; | |
611 | } upper; | |
612 | }; | |
613 | ||
614 | /* Filters */ | |
53677ef1 WD |
615 | #define E1000_NUM_UNICAST 16 /* Unicast filter entries */ |
616 | #define E1000_MC_TBL_SIZE 128 /* Multicast Filter Table (4096 bits) */ | |
682011ff WD |
617 | #define E1000_VLAN_FILTER_TBL_SIZE 128 /* VLAN Filter Table (4096 bits) */ |
618 | ||
619 | /* Receive Address Register */ | |
620 | struct e1000_rar { | |
621 | volatile uint32_t low; /* receive address low */ | |
622 | volatile uint32_t high; /* receive address high */ | |
623 | }; | |
624 | ||
625 | /* The number of entries in the Multicast Table Array (MTA). */ | |
626 | #define E1000_NUM_MTA_REGISTERS 128 | |
627 | ||
628 | /* IPv4 Address Table Entry */ | |
629 | struct e1000_ipv4_at_entry { | |
630 | volatile uint32_t ipv4_addr; /* IP Address (RW) */ | |
631 | volatile uint32_t reserved; | |
632 | }; | |
633 | ||
634 | /* Four wakeup IP addresses are supported */ | |
635 | #define E1000_WAKEUP_IP_ADDRESS_COUNT_MAX 4 | |
53677ef1 WD |
636 | #define E1000_IP4AT_SIZE E1000_WAKEUP_IP_ADDRESS_COUNT_MAX |
637 | #define E1000_IP6AT_SIZE 1 | |
682011ff WD |
638 | |
639 | /* IPv6 Address Table Entry */ | |
640 | struct e1000_ipv6_at_entry { | |
641 | volatile uint8_t ipv6_addr[16]; | |
642 | }; | |
643 | ||
644 | /* Flexible Filter Length Table Entry */ | |
645 | struct e1000_fflt_entry { | |
646 | volatile uint32_t length; /* Flexible Filter Length (RW) */ | |
647 | volatile uint32_t reserved; | |
648 | }; | |
649 | ||
650 | /* Flexible Filter Mask Table Entry */ | |
651 | struct e1000_ffmt_entry { | |
652 | volatile uint32_t mask; /* Flexible Filter Mask (RW) */ | |
653 | volatile uint32_t reserved; | |
654 | }; | |
655 | ||
656 | /* Flexible Filter Value Table Entry */ | |
657 | struct e1000_ffvt_entry { | |
658 | volatile uint32_t value; /* Flexible Filter Value (RW) */ | |
659 | volatile uint32_t reserved; | |
660 | }; | |
661 | ||
662 | /* Four Flexible Filters are supported */ | |
663 | #define E1000_FLEXIBLE_FILTER_COUNT_MAX 4 | |
664 | ||
665 | /* Each Flexible Filter is at most 128 (0x80) bytes in length */ | |
53677ef1 | 666 | #define E1000_FLEXIBLE_FILTER_SIZE_MAX 128 |
682011ff WD |
667 | |
668 | #define E1000_FFLT_SIZE E1000_FLEXIBLE_FILTER_COUNT_MAX | |
669 | #define E1000_FFMT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX | |
670 | #define E1000_FFVT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX | |
671 | ||
672 | /* Register Set. (82543, 82544) | |
673 | * | |
674 | * Registers are defined to be 32 bits and should be accessed as 32 bit values. | |
8bde7f77 | 675 | * These registers are physically located on the NIC, but are mapped into the |
682011ff WD |
676 | * host memory address space. |
677 | * | |
678 | * RW - register is both readable and writable | |
679 | * RO - register is read only | |
680 | * WO - register is write only | |
681 | * R/clr - register is read only and is cleared when read | |
682 | * A - register array | |
683 | */ | |
684 | #define E1000_CTRL 0x00000 /* Device Control - RW */ | |
685 | #define E1000_STATUS 0x00008 /* Device Status - RO */ | |
686 | #define E1000_EECD 0x00010 /* EEPROM/Flash Control - RW */ | |
95186063 | 687 | #define E1000_I210_EECD 0x12010 /* EEPROM/Flash Control - RW */ |
682011ff | 688 | #define E1000_EERD 0x00014 /* EEPROM Read - RW */ |
95186063 | 689 | #define E1000_I210_EERD 0x12014 /* EEPROM Read - RW */ |
682011ff WD |
690 | #define E1000_CTRL_EXT 0x00018 /* Extended Device Control - RW */ |
691 | #define E1000_MDIC 0x00020 /* MDI Control - RW */ | |
692 | #define E1000_FCAL 0x00028 /* Flow Control Address Low - RW */ | |
693 | #define E1000_FCAH 0x0002C /* Flow Control Address High -RW */ | |
694 | #define E1000_FCT 0x00030 /* Flow Control Type - RW */ | |
695 | #define E1000_VET 0x00038 /* VLAN Ether Type - RW */ | |
696 | #define E1000_ICR 0x000C0 /* Interrupt Cause Read - R/clr */ | |
697 | #define E1000_ITR 0x000C4 /* Interrupt Throttling Rate - RW */ | |
698 | #define E1000_ICS 0x000C8 /* Interrupt Cause Set - WO */ | |
699 | #define E1000_IMS 0x000D0 /* Interrupt Mask Set - RW */ | |
700 | #define E1000_IMC 0x000D8 /* Interrupt Mask Clear - WO */ | |
95186063 | 701 | #define E1000_I210_IAM 0x000E0 /* Interrupt Ack Auto Mask - RW */ |
682011ff WD |
702 | #define E1000_RCTL 0x00100 /* RX Control - RW */ |
703 | #define E1000_FCTTV 0x00170 /* Flow Control Transmit Timer Value - RW */ | |
704 | #define E1000_TXCW 0x00178 /* TX Configuration Word - RW */ | |
705 | #define E1000_RXCW 0x00180 /* RX Configuration Word - RO */ | |
706 | #define E1000_TCTL 0x00400 /* TX Control - RW */ | |
aa070789 | 707 | #define E1000_TCTL_EXT 0x00404 /* Extended TX Control - RW */ |
682011ff WD |
708 | #define E1000_TIPG 0x00410 /* TX Inter-packet gap -RW */ |
709 | #define E1000_TBT 0x00448 /* TX Burst Timer - RW */ | |
710 | #define E1000_AIT 0x00458 /* Adaptive Interframe Spacing Throttle - RW */ | |
711 | #define E1000_LEDCTL 0x00E00 /* LED Control - RW */ | |
aa070789 RZ |
712 | #define E1000_EXTCNF_CTRL 0x00F00 /* Extended Configuration Control */ |
713 | #define E1000_EXTCNF_SIZE 0x00F08 /* Extended Configuration Size */ | |
714 | #define E1000_PHY_CTRL 0x00F10 /* PHY Control Register in CSR */ | |
95186063 | 715 | #define E1000_I210_PHY_CTRL 0x00E14 /* PHY Control Register in CSR */ |
aa070789 | 716 | #define FEXTNVM_SW_CONFIG 0x0001 |
682011ff | 717 | #define E1000_PBA 0x01000 /* Packet Buffer Allocation - RW */ |
aa070789 RZ |
718 | #define E1000_PBS 0x01008 /* Packet Buffer Size */ |
719 | #define E1000_EEMNGCTL 0x01010 /* MNG EEprom Control */ | |
95186063 | 720 | #define E1000_I210_EEMNGCTL 0x12030 /* MNG EEprom Control */ |
aa070789 RZ |
721 | #define E1000_FLASH_UPDATES 1000 |
722 | #define E1000_EEARBC 0x01024 /* EEPROM Auto Read Bus Control */ | |
723 | #define E1000_FLASHT 0x01028 /* FLASH Timer Register */ | |
724 | #define E1000_EEWR 0x0102C /* EEPROM Write Register - RW */ | |
95186063 | 725 | #define E1000_I210_EEWR 0x12018 /* EEPROM Write Register - RW */ |
aa070789 RZ |
726 | #define E1000_FLSWCTL 0x01030 /* FLASH control register */ |
727 | #define E1000_FLSWDATA 0x01034 /* FLASH data register */ | |
728 | #define E1000_FLSWCNT 0x01038 /* FLASH Access Counter */ | |
729 | #define E1000_FLOP 0x0103C /* FLASH Opcode Register */ | |
730 | #define E1000_ERT 0x02008 /* Early Rx Threshold - RW */ | |
682011ff WD |
731 | #define E1000_FCRTL 0x02160 /* Flow Control Receive Threshold Low - RW */ |
732 | #define E1000_FCRTH 0x02168 /* Flow Control Receive Threshold High - RW */ | |
c90778ad | 733 | #define E1000_RXPBS 0x02404 /* Rx Packet Buffer Size - RW */ |
682011ff WD |
734 | #define E1000_RDBAL 0x02800 /* RX Descriptor Base Address Low - RW */ |
735 | #define E1000_RDBAH 0x02804 /* RX Descriptor Base Address High - RW */ | |
736 | #define E1000_RDLEN 0x02808 /* RX Descriptor Length - RW */ | |
737 | #define E1000_RDH 0x02810 /* RX Descriptor Head - RW */ | |
738 | #define E1000_RDT 0x02818 /* RX Descriptor Tail - RW */ | |
739 | #define E1000_RDTR 0x02820 /* RX Delay Timer - RW */ | |
740 | #define E1000_RXDCTL 0x02828 /* RX Descriptor Control - RW */ | |
741 | #define E1000_RADV 0x0282C /* RX Interrupt Absolute Delay Timer - RW */ | |
742 | #define E1000_RSRPD 0x02C00 /* RX Small Packet Detect - RW */ | |
743 | #define E1000_TXDMAC 0x03000 /* TX DMA Control - RW */ | |
c90778ad | 744 | #define E1000_TXPBS 0x03404 /* Tx Packet Buffer Size - RW */ |
aa070789 RZ |
745 | #define E1000_TDFH 0x03410 /* TX Data FIFO Head - RW */ |
746 | #define E1000_TDFT 0x03418 /* TX Data FIFO Tail - RW */ | |
747 | #define E1000_TDFHS 0x03420 /* TX Data FIFO Head Saved - RW */ | |
748 | #define E1000_TDFTS 0x03428 /* TX Data FIFO Tail Saved - RW */ | |
749 | #define E1000_TDFPC 0x03430 /* TX Data FIFO Packet Count - RW */ | |
682011ff WD |
750 | #define E1000_TDBAL 0x03800 /* TX Descriptor Base Address Low - RW */ |
751 | #define E1000_TDBAH 0x03804 /* TX Descriptor Base Address High - RW */ | |
752 | #define E1000_TDLEN 0x03808 /* TX Descriptor Length - RW */ | |
753 | #define E1000_TDH 0x03810 /* TX Descriptor Head - RW */ | |
754 | #define E1000_TDT 0x03818 /* TX Descripotr Tail - RW */ | |
755 | #define E1000_TIDV 0x03820 /* TX Interrupt Delay Value - RW */ | |
756 | #define E1000_TXDCTL 0x03828 /* TX Descriptor Control - RW */ | |
757 | #define E1000_TADV 0x0382C /* TX Interrupt Absolute Delay Val - RW */ | |
758 | #define E1000_TSPMT 0x03830 /* TCP Segmentation PAD & Min Threshold - RW */ | |
aa070789 RZ |
759 | #define E1000_TARC0 0x03840 /* TX Arbitration Count (0) */ |
760 | #define E1000_TDBAL1 0x03900 /* TX Desc Base Address Low (1) - RW */ | |
761 | #define E1000_TDBAH1 0x03904 /* TX Desc Base Address High (1) - RW */ | |
762 | #define E1000_TDLEN1 0x03908 /* TX Desc Length (1) - RW */ | |
763 | #define E1000_TDH1 0x03910 /* TX Desc Head (1) - RW */ | |
764 | #define E1000_TDT1 0x03918 /* TX Desc Tail (1) - RW */ | |
765 | #define E1000_TXDCTL1 0x03928 /* TX Descriptor Control (1) - RW */ | |
766 | #define E1000_TARC1 0x03940 /* TX Arbitration Count (1) */ | |
682011ff WD |
767 | #define E1000_CRCERRS 0x04000 /* CRC Error Count - R/clr */ |
768 | #define E1000_ALGNERRC 0x04004 /* Alignment Error Count - R/clr */ | |
769 | #define E1000_SYMERRS 0x04008 /* Symbol Error Count - R/clr */ | |
770 | #define E1000_RXERRC 0x0400C /* Receive Error Count - R/clr */ | |
771 | #define E1000_MPC 0x04010 /* Missed Packet Count - R/clr */ | |
772 | #define E1000_SCC 0x04014 /* Single Collision Count - R/clr */ | |
773 | #define E1000_ECOL 0x04018 /* Excessive Collision Count - R/clr */ | |
774 | #define E1000_MCC 0x0401C /* Multiple Collision Count - R/clr */ | |
775 | #define E1000_LATECOL 0x04020 /* Late Collision Count - R/clr */ | |
776 | #define E1000_COLC 0x04028 /* Collision Count - R/clr */ | |
777 | #define E1000_DC 0x04030 /* Defer Count - R/clr */ | |
778 | #define E1000_TNCRS 0x04034 /* TX-No CRS - R/clr */ | |
779 | #define E1000_SEC 0x04038 /* Sequence Error Count - R/clr */ | |
780 | #define E1000_CEXTERR 0x0403C /* Carrier Extension Error Count - R/clr */ | |
781 | #define E1000_RLEC 0x04040 /* Receive Length Error Count - R/clr */ | |
782 | #define E1000_XONRXC 0x04048 /* XON RX Count - R/clr */ | |
783 | #define E1000_XONTXC 0x0404C /* XON TX Count - R/clr */ | |
784 | #define E1000_XOFFRXC 0x04050 /* XOFF RX Count - R/clr */ | |
785 | #define E1000_XOFFTXC 0x04054 /* XOFF TX Count - R/clr */ | |
786 | #define E1000_FCRUC 0x04058 /* Flow Control RX Unsupported Count- R/clr */ | |
787 | #define E1000_PRC64 0x0405C /* Packets RX (64 bytes) - R/clr */ | |
788 | #define E1000_PRC127 0x04060 /* Packets RX (65-127 bytes) - R/clr */ | |
789 | #define E1000_PRC255 0x04064 /* Packets RX (128-255 bytes) - R/clr */ | |
790 | #define E1000_PRC511 0x04068 /* Packets RX (255-511 bytes) - R/clr */ | |
791 | #define E1000_PRC1023 0x0406C /* Packets RX (512-1023 bytes) - R/clr */ | |
792 | #define E1000_PRC1522 0x04070 /* Packets RX (1024-1522 bytes) - R/clr */ | |
793 | #define E1000_GPRC 0x04074 /* Good Packets RX Count - R/clr */ | |
794 | #define E1000_BPRC 0x04078 /* Broadcast Packets RX Count - R/clr */ | |
795 | #define E1000_MPRC 0x0407C /* Multicast Packets RX Count - R/clr */ | |
796 | #define E1000_GPTC 0x04080 /* Good Packets TX Count - R/clr */ | |
797 | #define E1000_GORCL 0x04088 /* Good Octets RX Count Low - R/clr */ | |
798 | #define E1000_GORCH 0x0408C /* Good Octets RX Count High - R/clr */ | |
799 | #define E1000_GOTCL 0x04090 /* Good Octets TX Count Low - R/clr */ | |
800 | #define E1000_GOTCH 0x04094 /* Good Octets TX Count High - R/clr */ | |
801 | #define E1000_RNBC 0x040A0 /* RX No Buffers Count - R/clr */ | |
802 | #define E1000_RUC 0x040A4 /* RX Undersize Count - R/clr */ | |
803 | #define E1000_RFC 0x040A8 /* RX Fragment Count - R/clr */ | |
804 | #define E1000_ROC 0x040AC /* RX Oversize Count - R/clr */ | |
805 | #define E1000_RJC 0x040B0 /* RX Jabber Count - R/clr */ | |
806 | #define E1000_MGTPRC 0x040B4 /* Management Packets RX Count - R/clr */ | |
807 | #define E1000_MGTPDC 0x040B8 /* Management Packets Dropped Count - R/clr */ | |
808 | #define E1000_MGTPTC 0x040BC /* Management Packets TX Count - R/clr */ | |
809 | #define E1000_TORL 0x040C0 /* Total Octets RX Low - R/clr */ | |
810 | #define E1000_TORH 0x040C4 /* Total Octets RX High - R/clr */ | |
811 | #define E1000_TOTL 0x040C8 /* Total Octets TX Low - R/clr */ | |
812 | #define E1000_TOTH 0x040CC /* Total Octets TX High - R/clr */ | |
813 | #define E1000_TPR 0x040D0 /* Total Packets RX - R/clr */ | |
814 | #define E1000_TPT 0x040D4 /* Total Packets TX - R/clr */ | |
815 | #define E1000_PTC64 0x040D8 /* Packets TX (64 bytes) - R/clr */ | |
816 | #define E1000_PTC127 0x040DC /* Packets TX (65-127 bytes) - R/clr */ | |
817 | #define E1000_PTC255 0x040E0 /* Packets TX (128-255 bytes) - R/clr */ | |
818 | #define E1000_PTC511 0x040E4 /* Packets TX (256-511 bytes) - R/clr */ | |
819 | #define E1000_PTC1023 0x040E8 /* Packets TX (512-1023 bytes) - R/clr */ | |
820 | #define E1000_PTC1522 0x040EC /* Packets TX (1024-1522 Bytes) - R/clr */ | |
821 | #define E1000_MPTC 0x040F0 /* Multicast Packets TX Count - R/clr */ | |
822 | #define E1000_BPTC 0x040F4 /* Broadcast Packets TX Count - R/clr */ | |
823 | #define E1000_TSCTC 0x040F8 /* TCP Segmentation Context TX - R/clr */ | |
824 | #define E1000_TSCTFC 0x040FC /* TCP Segmentation Context TX Fail - R/clr */ | |
825 | #define E1000_RXCSUM 0x05000 /* RX Checksum Control - RW */ | |
826 | #define E1000_MTA 0x05200 /* Multicast Table Array - RW Array */ | |
827 | #define E1000_RA 0x05400 /* Receive Address - RW Array */ | |
828 | #define E1000_VFTA 0x05600 /* VLAN Filter Table Array - RW Array */ | |
829 | #define E1000_WUC 0x05800 /* Wakeup Control - RW */ | |
830 | #define E1000_WUFC 0x05808 /* Wakeup Filter Control - RW */ | |
831 | #define E1000_WUS 0x05810 /* Wakeup Status - RO */ | |
832 | #define E1000_MANC 0x05820 /* Management Control - RW */ | |
833 | #define E1000_IPAV 0x05838 /* IP Address Valid - RW */ | |
834 | #define E1000_IP4AT 0x05840 /* IPv4 Address Table - RW Array */ | |
835 | #define E1000_IP6AT 0x05880 /* IPv6 Address Table - RW Array */ | |
836 | #define E1000_WUPL 0x05900 /* Wakeup Packet Length - RW */ | |
837 | #define E1000_WUPM 0x05A00 /* Wakeup Packet Memory - RO A */ | |
838 | #define E1000_FFLT 0x05F00 /* Flexible Filter Length Table - RW Array */ | |
839 | #define E1000_FFMT 0x09000 /* Flexible Filter Mask Table - RW Array */ | |
840 | #define E1000_FFVT 0x09800 /* Flexible Filter Value Table - RW Array */ | |
841 | ||
842 | /* Register Set (82542) | |
843 | * | |
844 | * Some of the 82542 registers are located at different offsets than they are | |
845 | * in more current versions of the 8254x. Despite the difference in location, | |
846 | * the registers function in the same manner. | |
847 | */ | |
848 | #define E1000_82542_CTRL E1000_CTRL | |
849 | #define E1000_82542_STATUS E1000_STATUS | |
850 | #define E1000_82542_EECD E1000_EECD | |
851 | #define E1000_82542_EERD E1000_EERD | |
852 | #define E1000_82542_CTRL_EXT E1000_CTRL_EXT | |
853 | #define E1000_82542_MDIC E1000_MDIC | |
854 | #define E1000_82542_FCAL E1000_FCAL | |
855 | #define E1000_82542_FCAH E1000_FCAH | |
856 | #define E1000_82542_FCT E1000_FCT | |
857 | #define E1000_82542_VET E1000_VET | |
53677ef1 | 858 | #define E1000_82542_RA 0x00040 |
682011ff WD |
859 | #define E1000_82542_ICR E1000_ICR |
860 | #define E1000_82542_ITR E1000_ITR | |
861 | #define E1000_82542_ICS E1000_ICS | |
862 | #define E1000_82542_IMS E1000_IMS | |
863 | #define E1000_82542_IMC E1000_IMC | |
864 | #define E1000_82542_RCTL E1000_RCTL | |
865 | #define E1000_82542_RDTR 0x00108 | |
866 | #define E1000_82542_RDBAL 0x00110 | |
867 | #define E1000_82542_RDBAH 0x00114 | |
868 | #define E1000_82542_RDLEN 0x00118 | |
869 | #define E1000_82542_RDH 0x00120 | |
870 | #define E1000_82542_RDT 0x00128 | |
871 | #define E1000_82542_FCRTH 0x00160 | |
872 | #define E1000_82542_FCRTL 0x00168 | |
873 | #define E1000_82542_FCTTV E1000_FCTTV | |
874 | #define E1000_82542_TXCW E1000_TXCW | |
875 | #define E1000_82542_RXCW E1000_RXCW | |
876 | #define E1000_82542_MTA 0x00200 | |
877 | #define E1000_82542_TCTL E1000_TCTL | |
878 | #define E1000_82542_TIPG E1000_TIPG | |
879 | #define E1000_82542_TDBAL 0x00420 | |
880 | #define E1000_82542_TDBAH 0x00424 | |
881 | #define E1000_82542_TDLEN 0x00428 | |
882 | #define E1000_82542_TDH 0x00430 | |
883 | #define E1000_82542_TDT 0x00438 | |
884 | #define E1000_82542_TIDV 0x00440 | |
885 | #define E1000_82542_TBT E1000_TBT | |
886 | #define E1000_82542_AIT E1000_AIT | |
887 | #define E1000_82542_VFTA 0x00600 | |
888 | #define E1000_82542_LEDCTL E1000_LEDCTL | |
889 | #define E1000_82542_PBA E1000_PBA | |
890 | #define E1000_82542_RXDCTL E1000_RXDCTL | |
891 | #define E1000_82542_RADV E1000_RADV | |
892 | #define E1000_82542_RSRPD E1000_RSRPD | |
893 | #define E1000_82542_TXDMAC E1000_TXDMAC | |
894 | #define E1000_82542_TXDCTL E1000_TXDCTL | |
895 | #define E1000_82542_TADV E1000_TADV | |
896 | #define E1000_82542_TSPMT E1000_TSPMT | |
897 | #define E1000_82542_CRCERRS E1000_CRCERRS | |
898 | #define E1000_82542_ALGNERRC E1000_ALGNERRC | |
899 | #define E1000_82542_SYMERRS E1000_SYMERRS | |
900 | #define E1000_82542_RXERRC E1000_RXERRC | |
901 | #define E1000_82542_MPC E1000_MPC | |
902 | #define E1000_82542_SCC E1000_SCC | |
903 | #define E1000_82542_ECOL E1000_ECOL | |
904 | #define E1000_82542_MCC E1000_MCC | |
905 | #define E1000_82542_LATECOL E1000_LATECOL | |
906 | #define E1000_82542_COLC E1000_COLC | |
53677ef1 | 907 | #define E1000_82542_DC E1000_DC |
682011ff WD |
908 | #define E1000_82542_TNCRS E1000_TNCRS |
909 | #define E1000_82542_SEC E1000_SEC | |
910 | #define E1000_82542_CEXTERR E1000_CEXTERR | |
911 | #define E1000_82542_RLEC E1000_RLEC | |
912 | #define E1000_82542_XONRXC E1000_XONRXC | |
913 | #define E1000_82542_XONTXC E1000_XONTXC | |
914 | #define E1000_82542_XOFFRXC E1000_XOFFRXC | |
915 | #define E1000_82542_XOFFTXC E1000_XOFFTXC | |
916 | #define E1000_82542_FCRUC E1000_FCRUC | |
917 | #define E1000_82542_PRC64 E1000_PRC64 | |
918 | #define E1000_82542_PRC127 E1000_PRC127 | |
919 | #define E1000_82542_PRC255 E1000_PRC255 | |
920 | #define E1000_82542_PRC511 E1000_PRC511 | |
921 | #define E1000_82542_PRC1023 E1000_PRC1023 | |
922 | #define E1000_82542_PRC1522 E1000_PRC1522 | |
923 | #define E1000_82542_GPRC E1000_GPRC | |
924 | #define E1000_82542_BPRC E1000_BPRC | |
925 | #define E1000_82542_MPRC E1000_MPRC | |
926 | #define E1000_82542_GPTC E1000_GPTC | |
927 | #define E1000_82542_GORCL E1000_GORCL | |
928 | #define E1000_82542_GORCH E1000_GORCH | |
929 | #define E1000_82542_GOTCL E1000_GOTCL | |
930 | #define E1000_82542_GOTCH E1000_GOTCH | |
931 | #define E1000_82542_RNBC E1000_RNBC | |
932 | #define E1000_82542_RUC E1000_RUC | |
933 | #define E1000_82542_RFC E1000_RFC | |
934 | #define E1000_82542_ROC E1000_ROC | |
935 | #define E1000_82542_RJC E1000_RJC | |
936 | #define E1000_82542_MGTPRC E1000_MGTPRC | |
937 | #define E1000_82542_MGTPDC E1000_MGTPDC | |
938 | #define E1000_82542_MGTPTC E1000_MGTPTC | |
939 | #define E1000_82542_TORL E1000_TORL | |
940 | #define E1000_82542_TORH E1000_TORH | |
941 | #define E1000_82542_TOTL E1000_TOTL | |
942 | #define E1000_82542_TOTH E1000_TOTH | |
943 | #define E1000_82542_TPR E1000_TPR | |
944 | #define E1000_82542_TPT E1000_TPT | |
945 | #define E1000_82542_PTC64 E1000_PTC64 | |
946 | #define E1000_82542_PTC127 E1000_PTC127 | |
947 | #define E1000_82542_PTC255 E1000_PTC255 | |
948 | #define E1000_82542_PTC511 E1000_PTC511 | |
949 | #define E1000_82542_PTC1023 E1000_PTC1023 | |
950 | #define E1000_82542_PTC1522 E1000_PTC1522 | |
951 | #define E1000_82542_MPTC E1000_MPTC | |
952 | #define E1000_82542_BPTC E1000_BPTC | |
953 | #define E1000_82542_TSCTC E1000_TSCTC | |
954 | #define E1000_82542_TSCTFC E1000_TSCTFC | |
955 | #define E1000_82542_RXCSUM E1000_RXCSUM | |
956 | #define E1000_82542_WUC E1000_WUC | |
957 | #define E1000_82542_WUFC E1000_WUFC | |
958 | #define E1000_82542_WUS E1000_WUS | |
959 | #define E1000_82542_MANC E1000_MANC | |
960 | #define E1000_82542_IPAV E1000_IPAV | |
961 | #define E1000_82542_IP4AT E1000_IP4AT | |
962 | #define E1000_82542_IP6AT E1000_IP6AT | |
963 | #define E1000_82542_WUPL E1000_WUPL | |
964 | #define E1000_82542_WUPM E1000_WUPM | |
965 | #define E1000_82542_FFLT E1000_FFLT | |
966 | #define E1000_82542_FFMT E1000_FFMT | |
967 | #define E1000_82542_FFVT E1000_FFVT | |
968 | ||
969 | /* Statistics counters collected by the MAC */ | |
970 | struct e1000_hw_stats { | |
971 | uint64_t crcerrs; | |
972 | uint64_t algnerrc; | |
973 | uint64_t symerrs; | |
974 | uint64_t rxerrc; | |
975 | uint64_t mpc; | |
976 | uint64_t scc; | |
977 | uint64_t ecol; | |
978 | uint64_t mcc; | |
979 | uint64_t latecol; | |
980 | uint64_t colc; | |
981 | uint64_t dc; | |
982 | uint64_t tncrs; | |
983 | uint64_t sec; | |
984 | uint64_t cexterr; | |
985 | uint64_t rlec; | |
986 | uint64_t xonrxc; | |
987 | uint64_t xontxc; | |
988 | uint64_t xoffrxc; | |
989 | uint64_t xofftxc; | |
990 | uint64_t fcruc; | |
991 | uint64_t prc64; | |
992 | uint64_t prc127; | |
993 | uint64_t prc255; | |
994 | uint64_t prc511; | |
995 | uint64_t prc1023; | |
996 | uint64_t prc1522; | |
997 | uint64_t gprc; | |
998 | uint64_t bprc; | |
999 | uint64_t mprc; | |
1000 | uint64_t gptc; | |
1001 | uint64_t gorcl; | |
1002 | uint64_t gorch; | |
1003 | uint64_t gotcl; | |
1004 | uint64_t gotch; | |
1005 | uint64_t rnbc; | |
1006 | uint64_t ruc; | |
1007 | uint64_t rfc; | |
1008 | uint64_t roc; | |
1009 | uint64_t rjc; | |
1010 | uint64_t mgprc; | |
1011 | uint64_t mgpdc; | |
1012 | uint64_t mgptc; | |
1013 | uint64_t torl; | |
1014 | uint64_t torh; | |
1015 | uint64_t totl; | |
1016 | uint64_t toth; | |
1017 | uint64_t tpr; | |
1018 | uint64_t tpt; | |
1019 | uint64_t ptc64; | |
1020 | uint64_t ptc127; | |
1021 | uint64_t ptc255; | |
1022 | uint64_t ptc511; | |
1023 | uint64_t ptc1023; | |
1024 | uint64_t ptc1522; | |
1025 | uint64_t mptc; | |
1026 | uint64_t bptc; | |
1027 | uint64_t tsctc; | |
1028 | uint64_t tsctfc; | |
1029 | }; | |
1030 | ||
8712adfd | 1031 | #ifndef CONFIG_E1000_NO_NVM |
aa070789 | 1032 | struct e1000_eeprom_info { |
472d5460 YS |
1033 | e1000_eeprom_type type; |
1034 | uint16_t word_size; | |
1035 | uint16_t opcode_bits; | |
1036 | uint16_t address_bits; | |
1037 | uint16_t delay_usec; | |
1038 | uint16_t page_size; | |
1039 | bool use_eerd; | |
1040 | bool use_eewr; | |
aa070789 | 1041 | }; |
8712adfd | 1042 | #endif |
aa070789 RZ |
1043 | |
1044 | typedef enum { | |
1045 | e1000_smart_speed_default = 0, | |
1046 | e1000_smart_speed_on, | |
1047 | e1000_smart_speed_off | |
1048 | } e1000_smart_speed; | |
1049 | ||
1050 | typedef enum { | |
1051 | e1000_dsp_config_disabled = 0, | |
1052 | e1000_dsp_config_enabled, | |
1053 | e1000_dsp_config_activated, | |
1054 | e1000_dsp_config_undefined = 0xFF | |
1055 | } e1000_dsp_config; | |
1056 | ||
1057 | typedef enum { | |
1058 | e1000_ms_hw_default = 0, | |
1059 | e1000_ms_force_master, | |
1060 | e1000_ms_force_slave, | |
1061 | e1000_ms_auto | |
1062 | } e1000_ms_type; | |
1063 | ||
1064 | typedef enum { | |
1065 | e1000_ffe_config_enabled = 0, | |
1066 | e1000_ffe_config_active, | |
1067 | e1000_ffe_config_blocked | |
1068 | } e1000_ffe_config; | |
1069 | ||
682011ff WD |
1070 | /* Structure containing variables used by the shared code (e1000_hw.c) */ |
1071 | struct e1000_hw { | |
5c5e707a | 1072 | const char *name; |
ce5207e1 | 1073 | struct list_head list_node; |
ce5207e1 KM |
1074 | #ifdef CONFIG_E1000_SPI |
1075 | struct spi_slave spi; | |
1076 | #endif | |
d60626f8 KM |
1077 | unsigned int cardnum; |
1078 | ||
81dab9af | 1079 | struct udevice *pdev; |
682011ff WD |
1080 | uint8_t *hw_addr; |
1081 | e1000_mac_type mac_type; | |
ac3315c2 AS |
1082 | e1000_phy_type phy_type; |
1083 | uint32_t phy_init_script; | |
aa070789 | 1084 | uint32_t txd_cmd; |
682011ff | 1085 | e1000_media_type media_type; |
682011ff | 1086 | e1000_fc_type fc; |
aa070789 | 1087 | e1000_bus_type bus_type; |
aa070789 | 1088 | uint32_t asf_firmware_present; |
8712adfd | 1089 | #ifndef CONFIG_E1000_NO_NVM |
aa070789 | 1090 | uint32_t eeprom_semaphore_present; |
8712adfd | 1091 | #endif |
aa070789 RZ |
1092 | uint32_t swfw_sync_present; |
1093 | uint32_t swfwhw_semaphore_present; | |
8712adfd | 1094 | #ifndef CONFIG_E1000_NO_NVM |
aa070789 | 1095 | struct e1000_eeprom_info eeprom; |
8712adfd | 1096 | #endif |
aa070789 RZ |
1097 | e1000_ms_type master_slave; |
1098 | e1000_ms_type original_master_slave; | |
1099 | e1000_ffe_config ffe_config_state; | |
682011ff | 1100 | uint32_t phy_id; |
aa070789 | 1101 | uint32_t phy_revision; |
682011ff WD |
1102 | uint32_t phy_addr; |
1103 | uint32_t original_fc; | |
1104 | uint32_t txcw; | |
1105 | uint32_t autoneg_failed; | |
682011ff WD |
1106 | uint16_t autoneg_advertised; |
1107 | uint16_t pci_cmd_word; | |
1108 | uint16_t fc_high_water; | |
1109 | uint16_t fc_low_water; | |
1110 | uint16_t fc_pause_time; | |
682011ff WD |
1111 | uint16_t device_id; |
1112 | uint16_t vendor_id; | |
1113 | uint16_t subsystem_id; | |
1114 | uint16_t subsystem_vendor_id; | |
1115 | uint8_t revision_id; | |
682011ff WD |
1116 | uint8_t autoneg; |
1117 | uint8_t mdix; | |
1118 | uint8_t forced_speed_duplex; | |
1119 | uint8_t wait_autoneg_complete; | |
1120 | uint8_t dma_fairness; | |
472d5460 YS |
1121 | bool disable_polarity_correction; |
1122 | bool speed_downgraded; | |
1123 | bool get_link_status; | |
1124 | bool tbi_compatibility_en; | |
1125 | bool tbi_compatibility_on; | |
1126 | bool fc_strict_ieee; | |
1127 | bool fc_send_xon; | |
1128 | bool report_tx_early; | |
1129 | bool phy_reset_disable; | |
1130 | bool initialize_hw_bits_disable; | |
aa070789 RZ |
1131 | e1000_smart_speed smart_speed; |
1132 | e1000_dsp_config dsp_config_state; | |
682011ff WD |
1133 | }; |
1134 | ||
1135 | #define E1000_EEPROM_SWDPIN0 0x0001 /* SWDPIN 0 EEPROM Value */ | |
1136 | #define E1000_EEPROM_LED_LOGIC 0x0020 /* Led Logic Word */ | |
aa070789 RZ |
1137 | #define E1000_EEPROM_RW_REG_DATA 16 /* Offset to data in EEPROM |
1138 | read/write registers */ | |
1139 | #define E1000_EEPROM_RW_REG_DONE 2 /* Offset to READ/WRITE done bit */ | |
1140 | #define E1000_EEPROM_RW_REG_START 1 /* First bit for telling part to start | |
1141 | operation */ | |
1142 | #define E1000_EEPROM_RW_ADDR_SHIFT 2 /* Shift to the address bits */ | |
1143 | #define E1000_EEPROM_POLL_WRITE 1 /* Flag for polling for write | |
1144 | complete */ | |
1145 | #define E1000_EEPROM_POLL_READ 0 /* Flag for polling for read complete */ | |
1146 | #define EEPROM_RESERVED_WORD 0xFFFF | |
682011ff WD |
1147 | |
1148 | /* Register Bit Masks */ | |
1149 | /* Device Control */ | |
53677ef1 WD |
1150 | #define E1000_CTRL_FD 0x00000001 /* Full duplex.0=half; 1=full */ |
1151 | #define E1000_CTRL_BEM 0x00000002 /* Endian Mode.0=little,1=big */ | |
682011ff WD |
1152 | #define E1000_CTRL_PRIOR 0x00000004 /* Priority on PCI. 0=rx,1=fair */ |
1153 | #define E1000_CTRL_LRST 0x00000008 /* Link reset. 0=normal,1=reset */ | |
53677ef1 WD |
1154 | #define E1000_CTRL_TME 0x00000010 /* Test mode. 0=normal,1=test */ |
1155 | #define E1000_CTRL_SLE 0x00000020 /* Serial Link on 0=dis,1=en */ | |
682011ff | 1156 | #define E1000_CTRL_ASDE 0x00000020 /* Auto-speed detect enable */ |
53677ef1 | 1157 | #define E1000_CTRL_SLU 0x00000040 /* Set link up (Force Link) */ |
682011ff WD |
1158 | #define E1000_CTRL_ILOS 0x00000080 /* Invert Loss-Of Signal */ |
1159 | #define E1000_CTRL_SPD_SEL 0x00000300 /* Speed Select Mask */ | |
1160 | #define E1000_CTRL_SPD_10 0x00000000 /* Force 10Mb */ | |
1161 | #define E1000_CTRL_SPD_100 0x00000100 /* Force 100Mb */ | |
1162 | #define E1000_CTRL_SPD_1000 0x00000200 /* Force 1Gb */ | |
1163 | #define E1000_CTRL_BEM32 0x00000400 /* Big Endian 32 mode */ | |
1164 | #define E1000_CTRL_FRCSPD 0x00000800 /* Force Speed */ | |
1165 | #define E1000_CTRL_FRCDPX 0x00001000 /* Force Duplex */ | |
1166 | #define E1000_CTRL_SWDPIN0 0x00040000 /* SWDPIN 0 value */ | |
1167 | #define E1000_CTRL_SWDPIN1 0x00080000 /* SWDPIN 1 value */ | |
1168 | #define E1000_CTRL_SWDPIN2 0x00100000 /* SWDPIN 2 value */ | |
1169 | #define E1000_CTRL_SWDPIN3 0x00200000 /* SWDPIN 3 value */ | |
1170 | #define E1000_CTRL_SWDPIO0 0x00400000 /* SWDPIN 0 Input or output */ | |
1171 | #define E1000_CTRL_SWDPIO1 0x00800000 /* SWDPIN 1 input or output */ | |
1172 | #define E1000_CTRL_SWDPIO2 0x01000000 /* SWDPIN 2 input or output */ | |
1173 | #define E1000_CTRL_SWDPIO3 0x02000000 /* SWDPIN 3 input or output */ | |
53677ef1 | 1174 | #define E1000_CTRL_RST 0x04000000 /* Global reset */ |
682011ff WD |
1175 | #define E1000_CTRL_RFCE 0x08000000 /* Receive Flow Control enable */ |
1176 | #define E1000_CTRL_TFCE 0x10000000 /* Transmit flow control enable */ | |
53677ef1 WD |
1177 | #define E1000_CTRL_RTE 0x20000000 /* Routing tag enable */ |
1178 | #define E1000_CTRL_VME 0x40000000 /* IEEE VLAN mode enable */ | |
682011ff WD |
1179 | #define E1000_CTRL_PHY_RST 0x80000000 /* PHY Reset */ |
1180 | ||
1181 | /* Device Status */ | |
53677ef1 WD |
1182 | #define E1000_STATUS_FD 0x00000001 /* Full duplex.0=half,1=full */ |
1183 | #define E1000_STATUS_LU 0x00000002 /* Link up.0=no,1=link */ | |
1184 | #define E1000_STATUS_FUNC_MASK 0x0000000C /* PCI Function Mask */ | |
1185 | #define E1000_STATUS_FUNC_0 0x00000000 /* Function 0 */ | |
1186 | #define E1000_STATUS_FUNC_1 0x00000004 /* Function 1 */ | |
1187 | #define E1000_STATUS_TXOFF 0x00000010 /* transmission paused */ | |
1188 | #define E1000_STATUS_TBIMODE 0x00000020 /* TBI mode */ | |
682011ff | 1189 | #define E1000_STATUS_SPEED_MASK 0x000000C0 |
53677ef1 WD |
1190 | #define E1000_STATUS_SPEED_10 0x00000000 /* Speed 10Mb/s */ |
1191 | #define E1000_STATUS_SPEED_100 0x00000040 /* Speed 100Mb/s */ | |
682011ff | 1192 | #define E1000_STATUS_SPEED_1000 0x00000080 /* Speed 1000Mb/s */ |
53677ef1 WD |
1193 | #define E1000_STATUS_ASDV 0x00000300 /* Auto speed detect value */ |
1194 | #define E1000_STATUS_MTXCKOK 0x00000400 /* MTX clock running OK */ | |
1195 | #define E1000_STATUS_PCI66 0x00000800 /* In 66Mhz slot */ | |
1196 | #define E1000_STATUS_BUS64 0x00001000 /* In 64 bit slot */ | |
1197 | #define E1000_STATUS_PCIX_MODE 0x00002000 /* PCI-X mode */ | |
682011ff | 1198 | #define E1000_STATUS_PCIX_SPEED 0x0000C000 /* PCI-X bus speed */ |
95186063 | 1199 | #define E1000_STATUS_PF_RST_DONE 0x00200000 /* PCI-X bus speed */ |
682011ff WD |
1200 | |
1201 | /* Constants used to intrepret the masked PCI-X bus speed. */ | |
1202 | #define E1000_STATUS_PCIX_SPEED_66 0x00000000 /* PCI-X bus speed 50-66 MHz */ | |
1203 | #define E1000_STATUS_PCIX_SPEED_100 0x00004000 /* PCI-X bus speed 66-100 MHz */ | |
1204 | #define E1000_STATUS_PCIX_SPEED_133 0x00008000 /* PCI-X bus speed 100-133 MHz */ | |
1205 | ||
1206 | /* EEPROM/Flash Control */ | |
53677ef1 WD |
1207 | #define E1000_EECD_SK 0x00000001 /* EEPROM Clock */ |
1208 | #define E1000_EECD_CS 0x00000002 /* EEPROM Chip Select */ | |
1209 | #define E1000_EECD_DI 0x00000004 /* EEPROM Data In */ | |
1210 | #define E1000_EECD_DO 0x00000008 /* EEPROM Data Out */ | |
682011ff WD |
1211 | #define E1000_EECD_FWE_MASK 0x00000030 |
1212 | #define E1000_EECD_FWE_DIS 0x00000010 /* Disable FLASH writes */ | |
1213 | #define E1000_EECD_FWE_EN 0x00000020 /* Enable FLASH writes */ | |
1214 | #define E1000_EECD_FWE_SHIFT 4 | |
1215 | #define E1000_EECD_SIZE 0x00000200 /* EEPROM Size (0=64 word 1=256 word) */ | |
53677ef1 WD |
1216 | #define E1000_EECD_REQ 0x00000040 /* EEPROM Access Request */ |
1217 | #define E1000_EECD_GNT 0x00000080 /* EEPROM Access Grant */ | |
682011ff | 1218 | #define E1000_EECD_PRES 0x00000100 /* EEPROM Present */ |
aa070789 RZ |
1219 | #define E1000_EECD_ADDR_BITS 0x00000400 /* EEPROM Addressing bits based on type |
1220 | * (0-small, 1-large) */ | |
1221 | ||
1222 | #define E1000_EECD_TYPE 0x00002000 /* EEPROM Type (1-SPI, 0-Microwire) */ | |
1223 | #ifndef E1000_EEPROM_GRANT_ATTEMPTS | |
1224 | #define E1000_EEPROM_GRANT_ATTEMPTS 1000 /* EEPROM # attempts to gain grant */ | |
1225 | #endif | |
1226 | #define E1000_EECD_AUTO_RD 0x00000200 /* EEPROM Auto Read done */ | |
1227 | #define E1000_EECD_SIZE_EX_MASK 0x00007800 /* EEprom Size */ | |
1228 | #define E1000_EECD_SIZE_EX_SHIFT 11 | |
1229 | #define E1000_EECD_NVADDS 0x00018000 /* NVM Address Size */ | |
1230 | #define E1000_EECD_SELSHAD 0x00020000 /* Select Shadow RAM */ | |
1231 | #define E1000_EECD_INITSRAM 0x00040000 /* Initialize Shadow RAM */ | |
1232 | #define E1000_EECD_FLUPD 0x00080000 /* Update FLASH */ | |
f1bcad22 HL |
1233 | #define E1000_EECD_FLUPD_I210 0x00800000 /* Update FLASH */ |
1234 | #define E1000_EECD_FLUDONE_I210 0x04000000 /* Update FLASH done*/ | |
70018635 | 1235 | #define E1000_EECD_FLASH_DETECTED_I210 0x00080000 /* FLASH detected */ |
f1bcad22 | 1236 | #define E1000_FLUDONE_ATTEMPTS 20000 |
aa070789 RZ |
1237 | #define E1000_EECD_AUPDEN 0x00100000 /* Enable Autonomous FLASH update */ |
1238 | #define E1000_EECD_SHADV 0x00200000 /* Shadow RAM Data Valid */ | |
1239 | #define E1000_EECD_SEC1VAL 0x00400000 /* Sector One Valid */ | |
1240 | #define E1000_EECD_SECVAL_SHIFT 22 | |
1241 | #define E1000_STM_OPCODE 0xDB00 | |
1242 | #define E1000_HICR_FW_RESET 0xC0 | |
1243 | ||
1244 | #define E1000_SHADOW_RAM_WORDS 2048 | |
1245 | #define E1000_ICH_NVM_SIG_WORD 0x13 | |
1246 | #define E1000_ICH_NVM_SIG_MASK 0xC0 | |
682011ff WD |
1247 | |
1248 | /* EEPROM Read */ | |
1249 | #define E1000_EERD_START 0x00000001 /* Start Read */ | |
1250 | #define E1000_EERD_DONE 0x00000010 /* Read Done */ | |
1251 | #define E1000_EERD_ADDR_SHIFT 8 | |
1252 | #define E1000_EERD_ADDR_MASK 0x0000FF00 /* Read Address */ | |
1253 | #define E1000_EERD_DATA_SHIFT 16 | |
1254 | #define E1000_EERD_DATA_MASK 0xFFFF0000 /* Read Data */ | |
1255 | ||
aa070789 RZ |
1256 | /* EEPROM Commands - Microwire */ |
1257 | #define EEPROM_READ_OPCODE_MICROWIRE 0x6 /* EEPROM read opcode */ | |
1258 | #define EEPROM_WRITE_OPCODE_MICROWIRE 0x5 /* EEPROM write opcode */ | |
1259 | #define EEPROM_ERASE_OPCODE_MICROWIRE 0x7 /* EEPROM erase opcode */ | |
1260 | #define EEPROM_EWEN_OPCODE_MICROWIRE 0x13 /* EEPROM erase/write enable */ | |
1261 | #define EEPROM_EWDS_OPCODE_MICROWIRE 0x10 /* EEPROM erast/write disable */ | |
1262 | ||
1263 | /* EEPROM Commands - SPI */ | |
1264 | #define EEPROM_MAX_RETRY_SPI 5000 /* Max wait of 5ms, for RDY signal */ | |
1265 | #define EEPROM_READ_OPCODE_SPI 0x03 /* EEPROM read opcode */ | |
1266 | #define EEPROM_WRITE_OPCODE_SPI 0x02 /* EEPROM write opcode */ | |
1267 | #define EEPROM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = address bit-8 */ | |
1268 | #define EEPROM_WREN_OPCODE_SPI 0x06 /* EEPROM set Write Enable latch */ | |
1269 | #define EEPROM_WRDI_OPCODE_SPI 0x04 /* EEPROM reset Write Enable latch */ | |
1270 | #define EEPROM_RDSR_OPCODE_SPI 0x05 /* EEPROM read Status register */ | |
1271 | #define EEPROM_WRSR_OPCODE_SPI 0x01 /* EEPROM write Status register */ | |
1272 | #define EEPROM_ERASE4K_OPCODE_SPI 0x20 /* EEPROM ERASE 4KB */ | |
1273 | #define EEPROM_ERASE64K_OPCODE_SPI 0xD8 /* EEPROM ERASE 64KB */ | |
1274 | #define EEPROM_ERASE256_OPCODE_SPI 0xDB /* EEPROM ERASE 256B */ | |
1275 | ||
1276 | /* EEPROM Size definitions */ | |
1277 | #define EEPROM_WORD_SIZE_SHIFT 6 | |
1278 | #define EEPROM_SIZE_SHIFT 10 | |
1279 | #define EEPROM_SIZE_MASK 0x1C00 | |
1280 | ||
1281 | /* EEPROM Word Offsets */ | |
1282 | #define EEPROM_COMPAT 0x0003 | |
1283 | #define EEPROM_ID_LED_SETTINGS 0x0004 | |
1284 | #define EEPROM_VERSION 0x0005 | |
1285 | #define EEPROM_SERDES_AMPLITUDE 0x0006 /* For SERDES output amplitude | |
1286 | adjustment. */ | |
1287 | #define EEPROM_PHY_CLASS_WORD 0x0007 | |
1288 | #define EEPROM_INIT_CONTROL1_REG 0x000A | |
1289 | #define EEPROM_INIT_CONTROL2_REG 0x000F | |
1290 | #define EEPROM_SWDEF_PINS_CTRL_PORT_1 0x0010 | |
1291 | #define EEPROM_INIT_CONTROL3_PORT_B 0x0014 | |
1292 | #define EEPROM_INIT_3GIO_3 0x001A | |
1293 | #define EEPROM_SWDEF_PINS_CTRL_PORT_0 0x0020 | |
1294 | #define EEPROM_INIT_CONTROL3_PORT_A 0x0024 | |
1295 | #define EEPROM_CFG 0x0012 | |
1296 | #define EEPROM_FLASH_VERSION 0x0032 | |
1297 | #define EEPROM_CHECKSUM_REG 0x003F | |
1298 | ||
1299 | #define E1000_EEPROM_CFG_DONE 0x00040000 /* MNG config cycle done */ | |
1300 | #define E1000_EEPROM_CFG_DONE_PORT_1 0x00080000 /* ...for second port */ | |
1301 | ||
682011ff | 1302 | /* Extended Device Control */ |
53677ef1 WD |
1303 | #define E1000_CTRL_EXT_GPI0_EN 0x00000001 /* Maps SDP4 to GPI0 */ |
1304 | #define E1000_CTRL_EXT_GPI1_EN 0x00000002 /* Maps SDP5 to GPI1 */ | |
682011ff | 1305 | #define E1000_CTRL_EXT_PHYINT_EN E1000_CTRL_EXT_GPI1_EN |
53677ef1 WD |
1306 | #define E1000_CTRL_EXT_GPI2_EN 0x00000004 /* Maps SDP6 to GPI2 */ |
1307 | #define E1000_CTRL_EXT_GPI3_EN 0x00000008 /* Maps SDP7 to GPI3 */ | |
aa070789 RZ |
1308 | #define E1000_CTRL_EXT_SDP4_DATA 0x00000010 /* Value of SW Defineable |
1309 | Pin 4 */ | |
1310 | #define E1000_CTRL_EXT_SDP5_DATA 0x00000020 /* Value of SW Defineable | |
1311 | Pin 5 */ | |
53677ef1 | 1312 | #define E1000_CTRL_EXT_PHY_INT E1000_CTRL_EXT_SDP5_DATA |
682011ff | 1313 | #define E1000_CTRL_EXT_SDP6_DATA 0x00000040 /* Value of SW Defineable Pin 6 */ |
53677ef1 | 1314 | #define E1000_CTRL_EXT_SWDPIN6 0x00000040 /* SWDPIN 6 value */ |
682011ff | 1315 | #define E1000_CTRL_EXT_SDP7_DATA 0x00000080 /* Value of SW Defineable Pin 7 */ |
53677ef1 | 1316 | #define E1000_CTRL_EXT_SWDPIN7 0x00000080 /* SWDPIN 7 value */ |
682011ff WD |
1317 | #define E1000_CTRL_EXT_SDP4_DIR 0x00000100 /* Direction of SDP4 0=in 1=out */ |
1318 | #define E1000_CTRL_EXT_SDP5_DIR 0x00000200 /* Direction of SDP5 0=in 1=out */ | |
1319 | #define E1000_CTRL_EXT_SDP6_DIR 0x00000400 /* Direction of SDP6 0=in 1=out */ | |
53677ef1 | 1320 | #define E1000_CTRL_EXT_SWDPIO6 0x00000400 /* SWDPIN 6 Input or output */ |
682011ff | 1321 | #define E1000_CTRL_EXT_SDP7_DIR 0x00000800 /* Direction of SDP7 0=in 1=out */ |
53677ef1 WD |
1322 | #define E1000_CTRL_EXT_SWDPIO7 0x00000800 /* SWDPIN 7 Input or output */ |
1323 | #define E1000_CTRL_EXT_ASDCHK 0x00001000 /* Initiate an ASD sequence */ | |
1324 | #define E1000_CTRL_EXT_EE_RST 0x00002000 /* Reinitialize from EEPROM */ | |
1325 | #define E1000_CTRL_EXT_IPS 0x00004000 /* Invert Power State */ | |
682011ff | 1326 | #define E1000_CTRL_EXT_SPD_BYPS 0x00008000 /* Speed Select Bypass */ |
aa070789 | 1327 | #define E1000_CTRL_EXT_RO_DIS 0x00020000 /* Relaxed Ordering disable */ |
682011ff WD |
1328 | #define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000 |
1329 | #define E1000_CTRL_EXT_LINK_MODE_GMII 0x00000000 | |
1330 | #define E1000_CTRL_EXT_LINK_MODE_TBI 0x00C00000 | |
1331 | #define E1000_CTRL_EXT_WR_WMARK_MASK 0x03000000 | |
1332 | #define E1000_CTRL_EXT_WR_WMARK_256 0x00000000 | |
1333 | #define E1000_CTRL_EXT_WR_WMARK_320 0x01000000 | |
1334 | #define E1000_CTRL_EXT_WR_WMARK_384 0x02000000 | |
1335 | #define E1000_CTRL_EXT_WR_WMARK_448 0x03000000 | |
1336 | ||
1337 | /* MDI Control */ | |
1338 | #define E1000_MDIC_DATA_MASK 0x0000FFFF | |
1339 | #define E1000_MDIC_REG_MASK 0x001F0000 | |
1340 | #define E1000_MDIC_REG_SHIFT 16 | |
1341 | #define E1000_MDIC_PHY_MASK 0x03E00000 | |
1342 | #define E1000_MDIC_PHY_SHIFT 21 | |
1343 | #define E1000_MDIC_OP_WRITE 0x04000000 | |
1344 | #define E1000_MDIC_OP_READ 0x08000000 | |
1345 | #define E1000_MDIC_READY 0x10000000 | |
1346 | #define E1000_MDIC_INT_EN 0x20000000 | |
1347 | #define E1000_MDIC_ERROR 0x40000000 | |
1348 | ||
aa070789 RZ |
1349 | #define E1000_PHY_CTRL_SPD_EN 0x00000001 |
1350 | #define E1000_PHY_CTRL_D0A_LPLU 0x00000002 | |
1351 | #define E1000_PHY_CTRL_NOND0A_LPLU 0x00000004 | |
1352 | #define E1000_PHY_CTRL_NOND0A_GBE_DISABLE 0x00000008 | |
1353 | #define E1000_PHY_CTRL_GBE_DISABLE 0x00000040 | |
1354 | #define E1000_PHY_CTRL_B2B_EN 0x00000080 | |
682011ff WD |
1355 | /* LED Control */ |
1356 | #define E1000_LEDCTL_LED0_MODE_MASK 0x0000000F | |
1357 | #define E1000_LEDCTL_LED0_MODE_SHIFT 0 | |
53677ef1 | 1358 | #define E1000_LEDCTL_LED0_IVRT 0x00000040 |
682011ff WD |
1359 | #define E1000_LEDCTL_LED0_BLINK 0x00000080 |
1360 | #define E1000_LEDCTL_LED1_MODE_MASK 0x00000F00 | |
1361 | #define E1000_LEDCTL_LED1_MODE_SHIFT 8 | |
53677ef1 | 1362 | #define E1000_LEDCTL_LED1_IVRT 0x00004000 |
682011ff WD |
1363 | #define E1000_LEDCTL_LED1_BLINK 0x00008000 |
1364 | #define E1000_LEDCTL_LED2_MODE_MASK 0x000F0000 | |
1365 | #define E1000_LEDCTL_LED2_MODE_SHIFT 16 | |
53677ef1 | 1366 | #define E1000_LEDCTL_LED2_IVRT 0x00400000 |
682011ff WD |
1367 | #define E1000_LEDCTL_LED2_BLINK 0x00800000 |
1368 | #define E1000_LEDCTL_LED3_MODE_MASK 0x0F000000 | |
1369 | #define E1000_LEDCTL_LED3_MODE_SHIFT 24 | |
53677ef1 | 1370 | #define E1000_LEDCTL_LED3_IVRT 0x40000000 |
682011ff WD |
1371 | #define E1000_LEDCTL_LED3_BLINK 0x80000000 |
1372 | ||
53677ef1 | 1373 | #define E1000_LEDCTL_MODE_LINK_10_1000 0x0 |
682011ff | 1374 | #define E1000_LEDCTL_MODE_LINK_100_1000 0x1 |
53677ef1 WD |
1375 | #define E1000_LEDCTL_MODE_LINK_UP 0x2 |
1376 | #define E1000_LEDCTL_MODE_ACTIVITY 0x3 | |
682011ff | 1377 | #define E1000_LEDCTL_MODE_LINK_ACTIVITY 0x4 |
53677ef1 WD |
1378 | #define E1000_LEDCTL_MODE_LINK_10 0x5 |
1379 | #define E1000_LEDCTL_MODE_LINK_100 0x6 | |
1380 | #define E1000_LEDCTL_MODE_LINK_1000 0x7 | |
1381 | #define E1000_LEDCTL_MODE_PCIX_MODE 0x8 | |
1382 | #define E1000_LEDCTL_MODE_FULL_DUPLEX 0x9 | |
1383 | #define E1000_LEDCTL_MODE_COLLISION 0xA | |
1384 | #define E1000_LEDCTL_MODE_BUS_SPEED 0xB | |
1385 | #define E1000_LEDCTL_MODE_BUS_SIZE 0xC | |
1386 | #define E1000_LEDCTL_MODE_PAUSED 0xD | |
1387 | #define E1000_LEDCTL_MODE_LED_ON 0xE | |
1388 | #define E1000_LEDCTL_MODE_LED_OFF 0xF | |
682011ff WD |
1389 | |
1390 | /* Receive Address */ | |
1391 | #define E1000_RAH_AV 0x80000000 /* Receive descriptor valid */ | |
1392 | ||
1393 | /* Interrupt Cause Read */ | |
53677ef1 WD |
1394 | #define E1000_ICR_TXDW 0x00000001 /* Transmit desc written back */ |
1395 | #define E1000_ICR_TXQE 0x00000002 /* Transmit Queue empty */ | |
1396 | #define E1000_ICR_LSC 0x00000004 /* Link Status Change */ | |
682011ff WD |
1397 | #define E1000_ICR_RXSEQ 0x00000008 /* rx sequence error */ |
1398 | #define E1000_ICR_RXDMT0 0x00000010 /* rx desc min. threshold (0) */ | |
53677ef1 WD |
1399 | #define E1000_ICR_RXO 0x00000040 /* rx overrun */ |
1400 | #define E1000_ICR_RXT0 0x00000080 /* rx timer intr (ring 0) */ | |
1401 | #define E1000_ICR_MDAC 0x00000200 /* MDIO access complete */ | |
682011ff WD |
1402 | #define E1000_ICR_RXCFG 0x00000400 /* RX /c/ ordered set */ |
1403 | #define E1000_ICR_GPI_EN0 0x00000800 /* GP Int 0 */ | |
1404 | #define E1000_ICR_GPI_EN1 0x00001000 /* GP Int 1 */ | |
1405 | #define E1000_ICR_GPI_EN2 0x00002000 /* GP Int 2 */ | |
1406 | #define E1000_ICR_GPI_EN3 0x00004000 /* GP Int 3 */ | |
1407 | #define E1000_ICR_TXD_LOW 0x00008000 | |
53677ef1 | 1408 | #define E1000_ICR_SRPD 0x00010000 |
682011ff WD |
1409 | |
1410 | /* Interrupt Cause Set */ | |
53677ef1 WD |
1411 | #define E1000_ICS_TXDW E1000_ICR_TXDW /* Transmit desc written back */ |
1412 | #define E1000_ICS_TXQE E1000_ICR_TXQE /* Transmit Queue empty */ | |
1413 | #define E1000_ICS_LSC E1000_ICR_LSC /* Link Status Change */ | |
682011ff WD |
1414 | #define E1000_ICS_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */ |
1415 | #define E1000_ICS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */ | |
53677ef1 WD |
1416 | #define E1000_ICS_RXO E1000_ICR_RXO /* rx overrun */ |
1417 | #define E1000_ICS_RXT0 E1000_ICR_RXT0 /* rx timer intr */ | |
1418 | #define E1000_ICS_MDAC E1000_ICR_MDAC /* MDIO access complete */ | |
682011ff WD |
1419 | #define E1000_ICS_RXCFG E1000_ICR_RXCFG /* RX /c/ ordered set */ |
1420 | #define E1000_ICS_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */ | |
1421 | #define E1000_ICS_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */ | |
1422 | #define E1000_ICS_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */ | |
1423 | #define E1000_ICS_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */ | |
1424 | #define E1000_ICS_TXD_LOW E1000_ICR_TXD_LOW | |
53677ef1 | 1425 | #define E1000_ICS_SRPD E1000_ICR_SRPD |
682011ff WD |
1426 | |
1427 | /* Interrupt Mask Set */ | |
53677ef1 WD |
1428 | #define E1000_IMS_TXDW E1000_ICR_TXDW /* Transmit desc written back */ |
1429 | #define E1000_IMS_TXQE E1000_ICR_TXQE /* Transmit Queue empty */ | |
1430 | #define E1000_IMS_LSC E1000_ICR_LSC /* Link Status Change */ | |
682011ff WD |
1431 | #define E1000_IMS_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */ |
1432 | #define E1000_IMS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */ | |
53677ef1 WD |
1433 | #define E1000_IMS_RXO E1000_ICR_RXO /* rx overrun */ |
1434 | #define E1000_IMS_RXT0 E1000_ICR_RXT0 /* rx timer intr */ | |
1435 | #define E1000_IMS_MDAC E1000_ICR_MDAC /* MDIO access complete */ | |
682011ff WD |
1436 | #define E1000_IMS_RXCFG E1000_ICR_RXCFG /* RX /c/ ordered set */ |
1437 | #define E1000_IMS_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */ | |
1438 | #define E1000_IMS_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */ | |
1439 | #define E1000_IMS_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */ | |
1440 | #define E1000_IMS_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */ | |
1441 | #define E1000_IMS_TXD_LOW E1000_ICR_TXD_LOW | |
53677ef1 | 1442 | #define E1000_IMS_SRPD E1000_ICR_SRPD |
682011ff WD |
1443 | |
1444 | /* Interrupt Mask Clear */ | |
53677ef1 WD |
1445 | #define E1000_IMC_TXDW E1000_ICR_TXDW /* Transmit desc written back */ |
1446 | #define E1000_IMC_TXQE E1000_ICR_TXQE /* Transmit Queue empty */ | |
1447 | #define E1000_IMC_LSC E1000_ICR_LSC /* Link Status Change */ | |
682011ff WD |
1448 | #define E1000_IMC_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */ |
1449 | #define E1000_IMC_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */ | |
53677ef1 WD |
1450 | #define E1000_IMC_RXO E1000_ICR_RXO /* rx overrun */ |
1451 | #define E1000_IMC_RXT0 E1000_ICR_RXT0 /* rx timer intr */ | |
1452 | #define E1000_IMC_MDAC E1000_ICR_MDAC /* MDIO access complete */ | |
682011ff WD |
1453 | #define E1000_IMC_RXCFG E1000_ICR_RXCFG /* RX /c/ ordered set */ |
1454 | #define E1000_IMC_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */ | |
1455 | #define E1000_IMC_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */ | |
1456 | #define E1000_IMC_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */ | |
1457 | #define E1000_IMC_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */ | |
1458 | #define E1000_IMC_TXD_LOW E1000_ICR_TXD_LOW | |
53677ef1 | 1459 | #define E1000_IMC_SRPD E1000_ICR_SRPD |
682011ff WD |
1460 | |
1461 | /* Receive Control */ | |
53677ef1 WD |
1462 | #define E1000_RCTL_RST 0x00000001 /* Software reset */ |
1463 | #define E1000_RCTL_EN 0x00000002 /* enable */ | |
1464 | #define E1000_RCTL_SBP 0x00000004 /* store bad packet */ | |
1465 | #define E1000_RCTL_UPE 0x00000008 /* unicast promiscuous enable */ | |
1466 | #define E1000_RCTL_MPE 0x00000010 /* multicast promiscuous enab */ | |
1467 | #define E1000_RCTL_LPE 0x00000020 /* long packet enable */ | |
1468 | #define E1000_RCTL_LBM_NO 0x00000000 /* no loopback mode */ | |
1469 | #define E1000_RCTL_LBM_MAC 0x00000040 /* MAC loopback mode */ | |
1470 | #define E1000_RCTL_LBM_SLP 0x00000080 /* serial link loopback mode */ | |
1471 | #define E1000_RCTL_LBM_TCVR 0x000000C0 /* tcvr loopback mode */ | |
1472 | #define E1000_RCTL_RDMTS_HALF 0x00000000 /* rx desc min threshold size */ | |
1473 | #define E1000_RCTL_RDMTS_QUAT 0x00000100 /* rx desc min threshold size */ | |
1474 | #define E1000_RCTL_RDMTS_EIGTH 0x00000200 /* rx desc min threshold size */ | |
1475 | #define E1000_RCTL_MO_SHIFT 12 /* multicast offset shift */ | |
1476 | #define E1000_RCTL_MO_0 0x00000000 /* multicast offset 11:0 */ | |
1477 | #define E1000_RCTL_MO_1 0x00001000 /* multicast offset 12:1 */ | |
1478 | #define E1000_RCTL_MO_2 0x00002000 /* multicast offset 13:2 */ | |
1479 | #define E1000_RCTL_MO_3 0x00003000 /* multicast offset 15:4 */ | |
1480 | #define E1000_RCTL_MDR 0x00004000 /* multicast desc ring 0 */ | |
1481 | #define E1000_RCTL_BAM 0x00008000 /* broadcast enable */ | |
682011ff | 1482 | /* these buffer sizes are valid if E1000_RCTL_BSEX is 0 */ |
53677ef1 WD |
1483 | #define E1000_RCTL_SZ_2048 0x00000000 /* rx buffer size 2048 */ |
1484 | #define E1000_RCTL_SZ_1024 0x00010000 /* rx buffer size 1024 */ | |
1485 | #define E1000_RCTL_SZ_512 0x00020000 /* rx buffer size 512 */ | |
1486 | #define E1000_RCTL_SZ_256 0x00030000 /* rx buffer size 256 */ | |
682011ff | 1487 | /* these buffer sizes are valid if E1000_RCTL_BSEX is 1 */ |
53677ef1 WD |
1488 | #define E1000_RCTL_SZ_16384 0x00010000 /* rx buffer size 16384 */ |
1489 | #define E1000_RCTL_SZ_8192 0x00020000 /* rx buffer size 8192 */ | |
1490 | #define E1000_RCTL_SZ_4096 0x00030000 /* rx buffer size 4096 */ | |
1491 | #define E1000_RCTL_VFE 0x00040000 /* vlan filter enable */ | |
1492 | #define E1000_RCTL_CFIEN 0x00080000 /* canonical form enable */ | |
1493 | #define E1000_RCTL_CFI 0x00100000 /* canonical form indicator */ | |
1494 | #define E1000_RCTL_DPF 0x00400000 /* discard pause frames */ | |
1495 | #define E1000_RCTL_PMCF 0x00800000 /* pass MAC control frames */ | |
1496 | #define E1000_RCTL_BSEX 0x02000000 /* Buffer size extension */ | |
682011ff | 1497 | |
aa070789 RZ |
1498 | /* SW_W_SYNC definitions */ |
1499 | #define E1000_SWFW_EEP_SM 0x0001 | |
1500 | #define E1000_SWFW_PHY0_SM 0x0002 | |
1501 | #define E1000_SWFW_PHY1_SM 0x0004 | |
1502 | #define E1000_SWFW_MAC_CSR_SM 0x0008 | |
1503 | ||
682011ff WD |
1504 | /* Receive Descriptor */ |
1505 | #define E1000_RDT_DELAY 0x0000ffff /* Delay timer (1=1024us) */ | |
53677ef1 | 1506 | #define E1000_RDT_FPDB 0x80000000 /* Flush descriptor block */ |
682011ff | 1507 | #define E1000_RDLEN_LEN 0x0007ff80 /* descriptor length */ |
53677ef1 WD |
1508 | #define E1000_RDH_RDH 0x0000ffff /* receive descriptor head */ |
1509 | #define E1000_RDT_RDT 0x0000ffff /* receive descriptor tail */ | |
682011ff WD |
1510 | |
1511 | /* Flow Control */ | |
1512 | #define E1000_FCRTH_RTH 0x0000FFF8 /* Mask Bits[15:3] for RTH */ | |
1513 | #define E1000_FCRTH_XFCE 0x80000000 /* External Flow Control Enable */ | |
1514 | #define E1000_FCRTL_RTL 0x0000FFF8 /* Mask Bits[15:3] for RTL */ | |
1515 | #define E1000_FCRTL_XONE 0x80000000 /* Enable XON frame transmission */ | |
1516 | ||
1517 | /* Receive Descriptor Control */ | |
1518 | #define E1000_RXDCTL_PTHRESH 0x0000003F /* RXDCTL Prefetch Threshold */ | |
1519 | #define E1000_RXDCTL_HTHRESH 0x00003F00 /* RXDCTL Host Threshold */ | |
1520 | #define E1000_RXDCTL_WTHRESH 0x003F0000 /* RXDCTL Writeback Threshold */ | |
1521 | #define E1000_RXDCTL_GRAN 0x01000000 /* RXDCTL Granularity */ | |
776e66e8 | 1522 | #define E1000_RXDCTL_FULL_RX_DESC_WB 0x01010000 /* GRAN=1, WTHRESH=1 */ |
682011ff WD |
1523 | |
1524 | /* Transmit Descriptor Control */ | |
aa070789 RZ |
1525 | #define E1000_TXDCTL_PTHRESH 0x0000003F /* TXDCTL Prefetch Threshold */ |
1526 | #define E1000_TXDCTL_HTHRESH 0x00003F00 /* TXDCTL Host Threshold */ | |
1527 | #define E1000_TXDCTL_WTHRESH 0x003F0000 /* TXDCTL Writeback Threshold */ | |
682011ff WD |
1528 | #define E1000_TXDCTL_GRAN 0x01000000 /* TXDCTL Granularity */ |
1529 | #define E1000_TXDCTL_LWTHRESH 0xFE000000 /* TXDCTL Low Threshold */ | |
1530 | #define E1000_TXDCTL_FULL_TX_DESC_WB 0x01010000 /* GRAN=1, WTHRESH=1 */ | |
aa070789 RZ |
1531 | #define E1000_TXDCTL_COUNT_DESC 0x00400000 /* Enable the counting of desc. |
1532 | still to be processed. */ | |
682011ff WD |
1533 | |
1534 | /* Transmit Configuration Word */ | |
53677ef1 WD |
1535 | #define E1000_TXCW_FD 0x00000020 /* TXCW full duplex */ |
1536 | #define E1000_TXCW_HD 0x00000040 /* TXCW half duplex */ | |
682011ff WD |
1537 | #define E1000_TXCW_PAUSE 0x00000080 /* TXCW sym pause request */ |
1538 | #define E1000_TXCW_ASM_DIR 0x00000100 /* TXCW astm pause direction */ | |
1539 | #define E1000_TXCW_PAUSE_MASK 0x00000180 /* TXCW pause request mask */ | |
53677ef1 WD |
1540 | #define E1000_TXCW_RF 0x00003000 /* TXCW remote fault */ |
1541 | #define E1000_TXCW_NP 0x00008000 /* TXCW next page */ | |
1542 | #define E1000_TXCW_CW 0x0000ffff /* TxConfigWord mask */ | |
1543 | #define E1000_TXCW_TXC 0x40000000 /* Transmit Config control */ | |
1544 | #define E1000_TXCW_ANE 0x80000000 /* Auto-neg enable */ | |
682011ff WD |
1545 | |
1546 | /* Receive Configuration Word */ | |
53677ef1 WD |
1547 | #define E1000_RXCW_CW 0x0000ffff /* RxConfigWord mask */ |
1548 | #define E1000_RXCW_NC 0x04000000 /* Receive config no carrier */ | |
1549 | #define E1000_RXCW_IV 0x08000000 /* Receive config invalid */ | |
1550 | #define E1000_RXCW_CC 0x10000000 /* Receive config change */ | |
1551 | #define E1000_RXCW_C 0x20000000 /* Receive config */ | |
682011ff | 1552 | #define E1000_RXCW_SYNCH 0x40000000 /* Receive config synch */ |
53677ef1 | 1553 | #define E1000_RXCW_ANC 0x80000000 /* Auto-neg complete */ |
682011ff WD |
1554 | |
1555 | /* Transmit Control */ | |
53677ef1 WD |
1556 | #define E1000_TCTL_RST 0x00000001 /* software reset */ |
1557 | #define E1000_TCTL_EN 0x00000002 /* enable tx */ | |
1558 | #define E1000_TCTL_BCE 0x00000004 /* busy check enable */ | |
1559 | #define E1000_TCTL_PSP 0x00000008 /* pad short packets */ | |
1560 | #define E1000_TCTL_CT 0x00000ff0 /* collision threshold */ | |
682011ff WD |
1561 | #define E1000_TCTL_COLD 0x003ff000 /* collision distance */ |
1562 | #define E1000_TCTL_SWXOFF 0x00400000 /* SW Xoff transmission */ | |
53677ef1 | 1563 | #define E1000_TCTL_PBE 0x00800000 /* Packet Burst Enable */ |
682011ff WD |
1564 | #define E1000_TCTL_RTLC 0x01000000 /* Re-transmit on late collision */ |
1565 | #define E1000_TCTL_NRTU 0x02000000 /* No Re-transmit on underrun */ | |
aa070789 | 1566 | #define E1000_TCTL_MULR 0x10000000 /* Multiple request support */ |
682011ff WD |
1567 | |
1568 | /* Receive Checksum Control */ | |
1569 | #define E1000_RXCSUM_PCSS_MASK 0x000000FF /* Packet Checksum Start */ | |
1570 | #define E1000_RXCSUM_IPOFL 0x00000100 /* IPv4 checksum offload */ | |
1571 | #define E1000_RXCSUM_TUOFL 0x00000200 /* TCP / UDP checksum offload */ | |
1572 | #define E1000_RXCSUM_IPV6OFL 0x00000400 /* IPv6 checksum offload */ | |
1573 | ||
1574 | /* Definitions for power management and wakeup registers */ | |
1575 | /* Wake Up Control */ | |
53677ef1 | 1576 | #define E1000_WUC_APME 0x00000001 /* APM Enable */ |
682011ff WD |
1577 | #define E1000_WUC_PME_EN 0x00000002 /* PME Enable */ |
1578 | #define E1000_WUC_PME_STATUS 0x00000004 /* PME Status */ | |
1579 | #define E1000_WUC_APMPME 0x00000008 /* Assert PME on APM Wakeup */ | |
1580 | ||
1581 | /* Wake Up Filter Control */ | |
1582 | #define E1000_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */ | |
53677ef1 WD |
1583 | #define E1000_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */ |
1584 | #define E1000_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */ | |
1585 | #define E1000_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */ | |
1586 | #define E1000_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */ | |
1587 | #define E1000_WUFC_ARP 0x00000020 /* ARP Request Packet Wakeup Enable */ | |
682011ff WD |
1588 | #define E1000_WUFC_IPV4 0x00000040 /* Directed IPv4 Packet Wakeup Enable */ |
1589 | #define E1000_WUFC_IPV6 0x00000080 /* Directed IPv6 Packet Wakeup Enable */ | |
1590 | #define E1000_WUFC_FLX0 0x00010000 /* Flexible Filter 0 Enable */ | |
1591 | #define E1000_WUFC_FLX1 0x00020000 /* Flexible Filter 1 Enable */ | |
1592 | #define E1000_WUFC_FLX2 0x00040000 /* Flexible Filter 2 Enable */ | |
1593 | #define E1000_WUFC_FLX3 0x00080000 /* Flexible Filter 3 Enable */ | |
1594 | #define E1000_WUFC_ALL_FILTERS 0x000F00FF /* Mask for all wakeup filters */ | |
1595 | #define E1000_WUFC_FLX_OFFSET 16 /* Offset to the Flexible Filters bits */ | |
1596 | #define E1000_WUFC_FLX_FILTERS 0x000F0000 /* Mask for the 4 flexible filters */ | |
1597 | ||
1598 | /* Wake Up Status */ | |
1599 | #define E1000_WUS_LNKC 0x00000001 /* Link Status Changed */ | |
1600 | #define E1000_WUS_MAG 0x00000002 /* Magic Packet Received */ | |
1601 | #define E1000_WUS_EX 0x00000004 /* Directed Exact Received */ | |
1602 | #define E1000_WUS_MC 0x00000008 /* Directed Multicast Received */ | |
1603 | #define E1000_WUS_BC 0x00000010 /* Broadcast Received */ | |
1604 | #define E1000_WUS_ARP 0x00000020 /* ARP Request Packet Received */ | |
1605 | #define E1000_WUS_IPV4 0x00000040 /* Directed IPv4 Packet Wakeup Received */ | |
1606 | #define E1000_WUS_IPV6 0x00000080 /* Directed IPv6 Packet Wakeup Received */ | |
1607 | #define E1000_WUS_FLX0 0x00010000 /* Flexible Filter 0 Match */ | |
1608 | #define E1000_WUS_FLX1 0x00020000 /* Flexible Filter 1 Match */ | |
1609 | #define E1000_WUS_FLX2 0x00040000 /* Flexible Filter 2 Match */ | |
1610 | #define E1000_WUS_FLX3 0x00080000 /* Flexible Filter 3 Match */ | |
1611 | #define E1000_WUS_FLX_FILTERS 0x000F0000 /* Mask for the 4 flexible filters */ | |
1612 | ||
1613 | /* Management Control */ | |
53677ef1 WD |
1614 | #define E1000_MANC_SMBUS_EN 0x00000001 /* SMBus Enabled - RO */ |
1615 | #define E1000_MANC_ASF_EN 0x00000002 /* ASF Enabled - RO */ | |
1616 | #define E1000_MANC_R_ON_FORCE 0x00000004 /* Reset on Force TCO - RO */ | |
1617 | #define E1000_MANC_RMCP_EN 0x00000100 /* Enable RCMP 026Fh Filtering */ | |
1618 | #define E1000_MANC_0298_EN 0x00000200 /* Enable RCMP 0298h Filtering */ | |
1619 | #define E1000_MANC_IPV4_EN 0x00000400 /* Enable IPv4 */ | |
1620 | #define E1000_MANC_IPV6_EN 0x00000800 /* Enable IPv6 */ | |
1621 | #define E1000_MANC_SNAP_EN 0x00001000 /* Accept LLC/SNAP */ | |
1622 | #define E1000_MANC_ARP_EN 0x00002000 /* Enable ARP Request Filtering */ | |
1623 | #define E1000_MANC_NEIGHBOR_EN 0x00004000 /* Enable Neighbor Discovery | |
682011ff | 1624 | * Filtering */ |
53677ef1 WD |
1625 | #define E1000_MANC_TCO_RESET 0x00010000 /* TCO Reset Occurred */ |
1626 | #define E1000_MANC_RCV_TCO_EN 0x00020000 /* Receive TCO Packets Enabled */ | |
682011ff | 1627 | #define E1000_MANC_REPORT_STATUS 0x00040000 /* Status Reporting Enabled */ |
53677ef1 WD |
1628 | #define E1000_MANC_SMB_REQ 0x01000000 /* SMBus Request */ |
1629 | #define E1000_MANC_SMB_GNT 0x02000000 /* SMBus Grant */ | |
1630 | #define E1000_MANC_SMB_CLK_IN 0x04000000 /* SMBus Clock In */ | |
1631 | #define E1000_MANC_SMB_DATA_IN 0x08000000 /* SMBus Data In */ | |
682011ff | 1632 | #define E1000_MANC_SMB_DATA_OUT 0x10000000 /* SMBus Data Out */ |
53677ef1 | 1633 | #define E1000_MANC_SMB_CLK_OUT 0x20000000 /* SMBus Clock Out */ |
682011ff WD |
1634 | |
1635 | #define E1000_MANC_SMB_DATA_OUT_SHIFT 28 /* SMBus Data Out Shift */ | |
1636 | #define E1000_MANC_SMB_CLK_OUT_SHIFT 29 /* SMBus Clock Out Shift */ | |
1637 | ||
1638 | /* Wake Up Packet Length */ | |
1639 | #define E1000_WUPL_LENGTH_MASK 0x0FFF /* Only the lower 12 bits are valid */ | |
1640 | ||
53677ef1 | 1641 | #define E1000_MDALIGN 4096 |
682011ff WD |
1642 | |
1643 | /* EEPROM Commands */ | |
1644 | #define EEPROM_READ_OPCODE 0x6 /* EERPOM read opcode */ | |
1645 | #define EEPROM_WRITE_OPCODE 0x5 /* EERPOM write opcode */ | |
1646 | #define EEPROM_ERASE_OPCODE 0x7 /* EERPOM erase opcode */ | |
1647 | #define EEPROM_EWEN_OPCODE 0x13 /* EERPOM erase/write enable */ | |
1648 | #define EEPROM_EWDS_OPCODE 0x10 /* EERPOM erast/write disable */ | |
1649 | ||
682011ff WD |
1650 | /* Word definitions for ID LED Settings */ |
1651 | #define ID_LED_RESERVED_0000 0x0000 | |
1652 | #define ID_LED_RESERVED_FFFF 0xFFFF | |
53677ef1 | 1653 | #define ID_LED_DEFAULT ((ID_LED_OFF1_ON2 << 12) | \ |
8bde7f77 WD |
1654 | (ID_LED_OFF1_OFF2 << 8) | \ |
1655 | (ID_LED_DEF1_DEF2 << 4) | \ | |
1656 | (ID_LED_DEF1_DEF2)) | |
682011ff WD |
1657 | #define ID_LED_DEF1_DEF2 0x1 |
1658 | #define ID_LED_DEF1_ON2 0x2 | |
1659 | #define ID_LED_DEF1_OFF2 0x3 | |
1660 | #define ID_LED_ON1_DEF2 0x4 | |
53677ef1 | 1661 | #define ID_LED_ON1_ON2 0x5 |
682011ff WD |
1662 | #define ID_LED_ON1_OFF2 0x6 |
1663 | #define ID_LED_OFF1_DEF2 0x7 | |
1664 | #define ID_LED_OFF1_ON2 0x8 | |
1665 | #define ID_LED_OFF1_OFF2 0x9 | |
1666 | ||
1667 | /* Mask bits for fields in Word 0x03 of the EEPROM */ | |
1668 | #define EEPROM_COMPAT_SERVER 0x0400 | |
1669 | #define EEPROM_COMPAT_CLIENT 0x0200 | |
1670 | ||
1671 | /* Mask bits for fields in Word 0x0a of the EEPROM */ | |
1672 | #define EEPROM_WORD0A_ILOS 0x0010 | |
1673 | #define EEPROM_WORD0A_SWDPIO 0x01E0 | |
1674 | #define EEPROM_WORD0A_LRST 0x0200 | |
1675 | #define EEPROM_WORD0A_FD 0x0400 | |
1676 | #define EEPROM_WORD0A_66MHZ 0x0800 | |
1677 | ||
1678 | /* Mask bits for fields in Word 0x0f of the EEPROM */ | |
1679 | #define EEPROM_WORD0F_PAUSE_MASK 0x3000 | |
53677ef1 WD |
1680 | #define EEPROM_WORD0F_PAUSE 0x1000 |
1681 | #define EEPROM_WORD0F_ASM_DIR 0x2000 | |
1682 | #define EEPROM_WORD0F_ANE 0x0800 | |
682011ff WD |
1683 | #define EEPROM_WORD0F_SWPDIO_EXT 0x00F0 |
1684 | ||
1685 | /* For checksumming, the sum of all words in the EEPROM should equal 0xBABA. */ | |
1686 | #define EEPROM_SUM 0xBABA | |
1687 | ||
1688 | /* EEPROM Map defines (WORD OFFSETS)*/ | |
1689 | #define EEPROM_NODE_ADDRESS_BYTE_0 0 | |
53677ef1 | 1690 | #define EEPROM_PBA_BYTE_1 8 |
682011ff WD |
1691 | |
1692 | /* EEPROM Map Sizes (Byte Counts) */ | |
1693 | #define PBA_SIZE 4 | |
1694 | ||
1695 | /* Collision related configuration parameters */ | |
aa070789 | 1696 | #define E1000_COLLISION_THRESHOLD 0xF |
53677ef1 | 1697 | #define E1000_CT_SHIFT 4 |
aa070789 RZ |
1698 | #define E1000_COLLISION_DISTANCE 63 |
1699 | #define E1000_COLLISION_DISTANCE_82542 64 | |
53677ef1 WD |
1700 | #define E1000_FDX_COLLISION_DISTANCE E1000_COLLISION_DISTANCE |
1701 | #define E1000_HDX_COLLISION_DISTANCE E1000_COLLISION_DISTANCE | |
682011ff | 1702 | #define E1000_GB_HDX_COLLISION_DISTANCE 512 |
53677ef1 | 1703 | #define E1000_COLD_SHIFT 12 |
682011ff WD |
1704 | |
1705 | /* The number of Transmit and Receive Descriptors must be a multiple of 8 */ | |
1706 | #define REQ_TX_DESCRIPTOR_MULTIPLE 8 | |
1707 | #define REQ_RX_DESCRIPTOR_MULTIPLE 8 | |
1708 | ||
1709 | /* Default values for the transmit IPG register */ | |
1710 | #define DEFAULT_82542_TIPG_IPGT 10 | |
1711 | #define DEFAULT_82543_TIPG_IPGT_FIBER 9 | |
1712 | #define DEFAULT_82543_TIPG_IPGT_COPPER 8 | |
1713 | ||
1714 | #define E1000_TIPG_IPGT_MASK 0x000003FF | |
1715 | #define E1000_TIPG_IPGR1_MASK 0x000FFC00 | |
1716 | #define E1000_TIPG_IPGR2_MASK 0x3FF00000 | |
1717 | ||
1718 | #define DEFAULT_82542_TIPG_IPGR1 2 | |
1719 | #define DEFAULT_82543_TIPG_IPGR1 8 | |
53677ef1 | 1720 | #define E1000_TIPG_IPGR1_SHIFT 10 |
682011ff WD |
1721 | |
1722 | #define DEFAULT_82542_TIPG_IPGR2 10 | |
1723 | #define DEFAULT_82543_TIPG_IPGR2 6 | |
aa070789 | 1724 | #define DEFAULT_80003ES2LAN_TIPG_IPGR2 7 |
53677ef1 | 1725 | #define E1000_TIPG_IPGR2_SHIFT 20 |
682011ff WD |
1726 | |
1727 | #define E1000_TXDMAC_DPP 0x00000001 | |
1728 | ||
1729 | /* Adaptive IFS defines */ | |
1730 | #define TX_THRESHOLD_START 8 | |
1731 | #define TX_THRESHOLD_INCREMENT 10 | |
1732 | #define TX_THRESHOLD_DECREMENT 1 | |
1733 | #define TX_THRESHOLD_STOP 190 | |
1734 | #define TX_THRESHOLD_DISABLE 0 | |
1735 | #define TX_THRESHOLD_TIMER_MS 10000 | |
53677ef1 WD |
1736 | #define MIN_NUM_XMITS 1000 |
1737 | #define IFS_MAX 80 | |
1738 | #define IFS_STEP 10 | |
1739 | #define IFS_MIN 40 | |
1740 | #define IFS_RATIO 4 | |
682011ff WD |
1741 | |
1742 | /* PBA constants */ | |
1743 | #define E1000_PBA_16K 0x0010 /* 16KB, default TX allocation */ | |
1744 | #define E1000_PBA_24K 0x0018 | |
aa070789 | 1745 | #define E1000_PBA_38K 0x0026 |
682011ff WD |
1746 | #define E1000_PBA_40K 0x0028 |
1747 | #define E1000_PBA_48K 0x0030 /* 48KB, default RX allocation */ | |
1748 | ||
1749 | /* Flow Control Constants */ | |
1750 | #define FLOW_CONTROL_ADDRESS_LOW 0x00C28001 | |
1751 | #define FLOW_CONTROL_ADDRESS_HIGH 0x00000100 | |
53677ef1 | 1752 | #define FLOW_CONTROL_TYPE 0x8808 |
682011ff WD |
1753 | |
1754 | /* The historical defaults for the flow control values are given below. */ | |
53677ef1 WD |
1755 | #define FC_DEFAULT_HI_THRESH (0x8000) /* 32KB */ |
1756 | #define FC_DEFAULT_LO_THRESH (0x4000) /* 16KB */ | |
1757 | #define FC_DEFAULT_TX_TIMER (0x100) /* ~130 us */ | |
682011ff WD |
1758 | |
1759 | /* Flow Control High-Watermark: 43464 bytes */ | |
1760 | #define E1000_FC_HIGH_THRESH 0xA9C8 | |
1761 | /* Flow Control Low-Watermark: 43456 bytes */ | |
1762 | #define E1000_FC_LOW_THRESH 0xA9C0 | |
1763 | /* Flow Control Pause Time: 858 usec */ | |
1764 | #define E1000_FC_PAUSE_TIME 0x0680 | |
1765 | ||
1766 | /* PCIX Config space */ | |
53677ef1 | 1767 | #define PCIX_COMMAND_REGISTER 0xE6 |
682011ff WD |
1768 | #define PCIX_STATUS_REGISTER_LO 0xE8 |
1769 | #define PCIX_STATUS_REGISTER_HI 0xEA | |
1770 | ||
1771 | #define PCIX_COMMAND_MMRBC_MASK 0x000C | |
1772 | #define PCIX_COMMAND_MMRBC_SHIFT 0x2 | |
1773 | #define PCIX_STATUS_HI_MMRBC_MASK 0x0060 | |
1774 | #define PCIX_STATUS_HI_MMRBC_SHIFT 0x5 | |
1775 | #define PCIX_STATUS_HI_MMRBC_4K 0x3 | |
1776 | #define PCIX_STATUS_HI_MMRBC_2K 0x2 | |
1777 | ||
1778 | /* The number of bits that we need to shift right to move the "pause" | |
1779 | * bits from the EEPROM (bits 13:12) to the "pause" (bits 8:7) field | |
8bde7f77 | 1780 | * in the TXCW register |
682011ff WD |
1781 | */ |
1782 | #define PAUSE_SHIFT 5 | |
1783 | ||
1784 | /* The number of bits that we need to shift left to move the "SWDPIO" | |
1785 | * bits from the EEPROM (bits 8:5) to the "SWDPIO" (bits 25:22) field | |
8bde7f77 | 1786 | * in the CTRL register |
682011ff WD |
1787 | */ |
1788 | #define SWDPIO_SHIFT 17 | |
1789 | ||
1790 | /* The number of bits that we need to shift left to move the "SWDPIO_EXT" | |
1791 | * bits from the EEPROM word F (bits 7:4) to the bits 11:8 of The | |
1792 | * Extended CTRL register. | |
8bde7f77 | 1793 | * in the CTRL register |
682011ff WD |
1794 | */ |
1795 | #define SWDPIO__EXT_SHIFT 4 | |
1796 | ||
1797 | /* The number of bits that we need to shift left to move the "ILOS" | |
1798 | * bit from the EEPROM (bit 4) to the "ILOS" (bit 7) field | |
8bde7f77 | 1799 | * in the CTRL register |
682011ff WD |
1800 | */ |
1801 | #define ILOS_SHIFT 3 | |
1802 | ||
1803 | #define RECEIVE_BUFFER_ALIGN_SIZE (256) | |
1804 | ||
1805 | /* The number of milliseconds we wait for auto-negotiation to complete */ | |
53677ef1 | 1806 | #define LINK_UP_TIMEOUT 500 |
682011ff WD |
1807 | |
1808 | #define E1000_TX_BUFFER_SIZE ((uint32_t)1514) | |
1809 | ||
1810 | /* The carrier extension symbol, as received by the NIC. */ | |
1811 | #define CARRIER_EXTENSION 0x0F | |
1812 | ||
1813 | /* TBI_ACCEPT macro definition: | |
1814 | * | |
1815 | * This macro requires: | |
53677ef1 WD |
1816 | * adapter = a pointer to struct e1000_hw |
1817 | * status = the 8 bit status field of the RX descriptor with EOP set | |
1818 | * error = the 8 bit error field of the RX descriptor with EOP set | |
1819 | * length = the sum of all the length fields of the RX descriptors that | |
1820 | * make up the current frame | |
1821 | * last_byte = the last byte of the frame DMAed by the hardware | |
1822 | * max_frame_length = the maximum frame length we want to accept. | |
1823 | * min_frame_length = the minimum frame length we want to accept. | |
682011ff | 1824 | * |
8bde7f77 | 1825 | * This macro is a conditional that should be used in the interrupt |
682011ff WD |
1826 | * handler's Rx processing routine when RxErrors have been detected. |
1827 | * | |
1828 | * Typical use: | |
1829 | * ... | |
1830 | * if (TBI_ACCEPT) { | |
472d5460 | 1831 | * accept_frame = true; |
53677ef1 WD |
1832 | * e1000_tbi_adjust_stats(adapter, MacAddress); |
1833 | * frame_length--; | |
682011ff | 1834 | * } else { |
472d5460 | 1835 | * accept_frame = false; |
682011ff WD |
1836 | * } |
1837 | * ... | |
1838 | */ | |
1839 | ||
1840 | #define TBI_ACCEPT(adapter, status, errors, length, last_byte) \ | |
1841 | ((adapter)->tbi_compatibility_on && \ | |
1842 | (((errors) & E1000_RXD_ERR_FRAME_ERR_MASK) == E1000_RXD_ERR_CE) && \ | |
1843 | ((last_byte) == CARRIER_EXTENSION) && \ | |
1844 | (((status) & E1000_RXD_STAT_VP) ? \ | |
8bde7f77 WD |
1845 | (((length) > ((adapter)->min_frame_size - VLAN_TAG_SIZE)) && \ |
1846 | ((length) <= ((adapter)->max_frame_size + 1))) : \ | |
1847 | (((length) > (adapter)->min_frame_size) && \ | |
1848 | ((length) <= ((adapter)->max_frame_size + VLAN_TAG_SIZE + 1))))) | |
682011ff WD |
1849 | |
1850 | /* Structures, enums, and macros for the PHY */ | |
1851 | ||
1852 | /* Bit definitions for the Management Data IO (MDIO) and Management Data | |
1853 | * Clock (MDC) pins in the Device Control Register. | |
1854 | */ | |
53677ef1 WD |
1855 | #define E1000_CTRL_PHY_RESET_DIR E1000_CTRL_SWDPIO0 |
1856 | #define E1000_CTRL_PHY_RESET E1000_CTRL_SWDPIN0 | |
1857 | #define E1000_CTRL_MDIO_DIR E1000_CTRL_SWDPIO2 | |
1858 | #define E1000_CTRL_MDIO E1000_CTRL_SWDPIN2 | |
1859 | #define E1000_CTRL_MDC_DIR E1000_CTRL_SWDPIO3 | |
1860 | #define E1000_CTRL_MDC E1000_CTRL_SWDPIN3 | |
1861 | #define E1000_CTRL_PHY_RESET_DIR4 E1000_CTRL_EXT_SDP4_DIR | |
1862 | #define E1000_CTRL_PHY_RESET4 E1000_CTRL_EXT_SDP4_DATA | |
682011ff WD |
1863 | |
1864 | /* PHY 1000 MII Register/Bit Definitions */ | |
1865 | /* PHY Registers defined by IEEE */ | |
53677ef1 WD |
1866 | #define PHY_CTRL 0x00 /* Control Register */ |
1867 | #define PHY_STATUS 0x01 /* Status Regiser */ | |
1868 | #define PHY_ID1 0x02 /* Phy Id Reg (word 1) */ | |
1869 | #define PHY_ID2 0x03 /* Phy Id Reg (word 2) */ | |
1870 | #define PHY_AUTONEG_ADV 0x04 /* Autoneg Advertisement */ | |
1871 | #define PHY_LP_ABILITY 0x05 /* Link Partner Ability (Base Page) */ | |
1872 | #define PHY_AUTONEG_EXP 0x06 /* Autoneg Expansion Reg */ | |
1873 | #define PHY_NEXT_PAGE_TX 0x07 /* Next Page TX */ | |
1874 | #define PHY_LP_NEXT_PAGE 0x08 /* Link Partner Next Page */ | |
1875 | #define PHY_1000T_CTRL 0x09 /* 1000Base-T Control Reg */ | |
1876 | #define PHY_1000T_STATUS 0x0A /* 1000Base-T Status Reg */ | |
1877 | #define PHY_EXT_STATUS 0x0F /* Extended Status Reg */ | |
682011ff WD |
1878 | |
1879 | /* M88E1000 Specific Registers */ | |
53677ef1 WD |
1880 | #define M88E1000_PHY_SPEC_CTRL 0x10 /* PHY Specific Control Register */ |
1881 | #define M88E1000_PHY_SPEC_STATUS 0x11 /* PHY Specific Status Register */ | |
1882 | #define M88E1000_INT_ENABLE 0x12 /* Interrupt Enable Register */ | |
1883 | #define M88E1000_INT_STATUS 0x13 /* Interrupt Status Register */ | |
1884 | #define M88E1000_EXT_PHY_SPEC_CTRL 0x14 /* Extended PHY Specific Control */ | |
1885 | #define M88E1000_RX_ERR_CNTR 0x15 /* Receive Error Counter */ | |
682011ff | 1886 | |
aa070789 RZ |
1887 | #define M88E1000_PHY_PAGE_SELECT 0x1D /* Reg 29 for page number setting */ |
1888 | #define M88E1000_PHY_GEN_CONTROL 0x1E /* Its meaning depends on reg 29 */ | |
1889 | ||
53677ef1 | 1890 | #define MAX_PHY_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */ |
ac3315c2 | 1891 | |
aa070789 RZ |
1892 | /* M88EC018 Rev 2 specific DownShift settings */ |
1893 | #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK 0x0E00 | |
1894 | #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_1X 0x0000 | |
1895 | #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_2X 0x0200 | |
1896 | #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_3X 0x0400 | |
1897 | #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_4X 0x0600 | |
1898 | #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X 0x0800 | |
1899 | #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_6X 0x0A00 | |
1900 | #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_7X 0x0C00 | |
1901 | #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_8X 0x0E00 | |
1902 | ||
ac3315c2 | 1903 | /* IGP01E1000 specifics */ |
53677ef1 | 1904 | #define IGP01E1000_IEEE_REGS_PAGE 0x0000 |
ac3315c2 | 1905 | #define IGP01E1000_IEEE_RESTART_AUTONEG 0x3300 |
53677ef1 | 1906 | #define IGP01E1000_IEEE_FORCE_GIGA 0x0140 |
ac3315c2 AS |
1907 | |
1908 | /* IGP01E1000 Specific Registers */ | |
53677ef1 WD |
1909 | #define IGP01E1000_PHY_PORT_CONFIG 0x10 /* PHY Specific Port Config Register */ |
1910 | #define IGP01E1000_PHY_PORT_STATUS 0x11 /* PHY Specific Status Register */ | |
1911 | #define IGP01E1000_PHY_PORT_CTRL 0x12 /* PHY Specific Control Register */ | |
1912 | #define IGP01E1000_PHY_LINK_HEALTH 0x13 /* PHY Link Health Register */ | |
1913 | #define IGP01E1000_GMII_FIFO 0x14 /* GMII FIFO Register */ | |
1914 | #define IGP01E1000_PHY_CHANNEL_QUALITY 0x15 /* PHY Channel Quality Register */ | |
1915 | #define IGP02E1000_PHY_POWER_MGMT 0x19 | |
1916 | #define IGP01E1000_PHY_PAGE_SELECT 0x1F /* PHY Page Select Core Register */ | |
682011ff | 1917 | |
aa070789 RZ |
1918 | /* IGP01E1000 AGC Registers - stores the cable length values*/ |
1919 | #define IGP01E1000_PHY_AGC_A 0x1172 | |
1920 | #define IGP01E1000_PHY_AGC_B 0x1272 | |
1921 | #define IGP01E1000_PHY_AGC_C 0x1472 | |
1922 | #define IGP01E1000_PHY_AGC_D 0x1872 | |
1923 | ||
1924 | /* IGP01E1000 Specific Port Config Register - R/W */ | |
1925 | #define IGP01E1000_PSCFR_AUTO_MDIX_PAR_DETECT 0x0010 | |
1926 | #define IGP01E1000_PSCFR_PRE_EN 0x0020 | |
1927 | #define IGP01E1000_PSCFR_SMART_SPEED 0x0080 | |
1928 | #define IGP01E1000_PSCFR_DISABLE_TPLOOPBACK 0x0100 | |
1929 | #define IGP01E1000_PSCFR_DISABLE_JABBER 0x0400 | |
1930 | #define IGP01E1000_PSCFR_DISABLE_TRANSMIT 0x2000 | |
1931 | /* IGP02E1000 AGC Registers for cable length values */ | |
1932 | #define IGP02E1000_PHY_AGC_A 0x11B1 | |
1933 | #define IGP02E1000_PHY_AGC_B 0x12B1 | |
1934 | #define IGP02E1000_PHY_AGC_C 0x14B1 | |
1935 | #define IGP02E1000_PHY_AGC_D 0x18B1 | |
1936 | ||
1937 | #define IGP02E1000_PM_SPD 0x0001 /* Smart Power Down */ | |
1938 | #define IGP02E1000_PM_D3_LPLU 0x0004 /* Enable LPLU in | |
1939 | non-D0a modes */ | |
1940 | #define IGP02E1000_PM_D0_LPLU 0x0002 /* Enable LPLU in | |
1941 | D0a mode */ | |
1942 | ||
1943 | /* IGP01E1000 DSP Reset Register */ | |
1944 | #define IGP01E1000_PHY_DSP_RESET 0x1F33 | |
1945 | #define IGP01E1000_PHY_DSP_SET 0x1F71 | |
1946 | #define IGP01E1000_PHY_DSP_FFE 0x1F35 | |
1947 | ||
1948 | #define IGP01E1000_PHY_CHANNEL_NUM 4 | |
1949 | #define IGP02E1000_PHY_CHANNEL_NUM 4 | |
1950 | ||
1951 | #define IGP01E1000_PHY_AGC_PARAM_A 0x1171 | |
1952 | #define IGP01E1000_PHY_AGC_PARAM_B 0x1271 | |
1953 | #define IGP01E1000_PHY_AGC_PARAM_C 0x1471 | |
1954 | #define IGP01E1000_PHY_AGC_PARAM_D 0x1871 | |
1955 | ||
1956 | #define IGP01E1000_PHY_EDAC_MU_INDEX 0xC000 | |
1957 | #define IGP01E1000_PHY_EDAC_SIGN_EXT_9_BITS 0x8000 | |
1958 | ||
1959 | #define IGP01E1000_PHY_ANALOG_TX_STATE 0x2890 | |
1960 | #define IGP01E1000_PHY_ANALOG_CLASS_A 0x2000 | |
1961 | #define IGP01E1000_PHY_FORCE_ANALOG_ENABLE 0x0004 | |
1962 | #define IGP01E1000_PHY_DSP_FFE_CM_CP 0x0069 | |
1963 | ||
1964 | #define IGP01E1000_PHY_DSP_FFE_DEFAULT 0x002A | |
1965 | /* IGP01E1000 PCS Initialization register - stores the polarity status when | |
1966 | * speed = 1000 Mbps. */ | |
1967 | #define IGP01E1000_PHY_PCS_INIT_REG 0x00B4 | |
1968 | #define IGP01E1000_PHY_PCS_CTRL_REG 0x00B5 | |
1969 | ||
1970 | #define IGP01E1000_ANALOG_REGS_PAGE 0x20C0 | |
1971 | ||
1972 | /* IGP01E1000 GMII FIFO Register */ | |
1973 | #define IGP01E1000_GMII_FLEX_SPD 0x10 /* Enable flexible speed | |
1974 | * on Link-Up */ | |
1975 | #define IGP01E1000_GMII_SPD 0x20 /* Enable SPD */ | |
1976 | ||
1977 | /* IGP01E1000 Analog Register */ | |
1978 | #define IGP01E1000_ANALOG_SPARE_FUSE_STATUS 0x20D1 | |
1979 | #define IGP01E1000_ANALOG_FUSE_STATUS 0x20D0 | |
1980 | #define IGP01E1000_ANALOG_FUSE_CONTROL 0x20DC | |
1981 | #define IGP01E1000_ANALOG_FUSE_BYPASS 0x20DE | |
1982 | ||
1983 | #define IGP01E1000_ANALOG_FUSE_POLY_MASK 0xF000 | |
1984 | #define IGP01E1000_ANALOG_FUSE_FINE_MASK 0x0F80 | |
1985 | #define IGP01E1000_ANALOG_FUSE_COARSE_MASK 0x0070 | |
1986 | #define IGP01E1000_ANALOG_SPARE_FUSE_ENABLED 0x0100 | |
1987 | #define IGP01E1000_ANALOG_FUSE_ENABLE_SW_CONTROL 0x0002 | |
1988 | ||
1989 | #define IGP01E1000_ANALOG_FUSE_COARSE_THRESH 0x0040 | |
1990 | #define IGP01E1000_ANALOG_FUSE_COARSE_10 0x0010 | |
1991 | #define IGP01E1000_ANALOG_FUSE_FINE_1 0x0080 | |
1992 | #define IGP01E1000_ANALOG_FUSE_FINE_10 0x0500 | |
1993 | ||
1994 | /* IGP01E1000 Specific Port Control Register - R/W */ | |
1995 | #define IGP01E1000_PSCR_TP_LOOPBACK 0x0010 | |
1996 | #define IGP01E1000_PSCR_CORRECT_NC_SCMBLR 0x0200 | |
1997 | #define IGP01E1000_PSCR_TEN_CRS_SELECT 0x0400 | |
1998 | #define IGP01E1000_PSCR_FLIP_CHIP 0x0800 | |
1999 | #define IGP01E1000_PSCR_AUTO_MDIX 0x1000 | |
2000 | #define IGP01E1000_PSCR_FORCE_MDI_MDIX 0x2000 /* 0-MDI, 1-MDIX */ | |
2001 | /* GG82563 PHY Specific Status Register (Page 0, Register 16 */ | |
2002 | #define GG82563_PSCR_DISABLE_JABBER 0x0001 /* 1=Disable Jabber */ | |
2003 | #define GG82563_PSCR_POLARITY_REVERSAL_DISABLE 0x0002 /* 1=Polarity Reversal | |
2004 | Disabled */ | |
2005 | #define GG82563_PSCR_POWER_DOWN 0x0004 /* 1=Power Down */ | |
2006 | #define GG82563_PSCR_COPPER_TRANSMITER_DISABLE 0x0008 /* 1=Transmitter | |
2007 | Disabled */ | |
2008 | #define GG82563_PSCR_CROSSOVER_MODE_MASK 0x0060 | |
2009 | #define GG82563_PSCR_CROSSOVER_MODE_MDI 0x0000 /* 00=Manual MDI | |
2010 | configuration */ | |
2011 | #define GG82563_PSCR_CROSSOVER_MODE_MDIX 0x0020 /* 01=Manual MDIX | |
2012 | configuration */ | |
2013 | #define GG82563_PSCR_CROSSOVER_MODE_AUTO 0x0060 /* 11=Automatic | |
2014 | crossover */ | |
2015 | #define GG82563_PSCR_ENALBE_EXTENDED_DISTANCE 0x0080 /* 1=Enable Extended | |
2016 | Distance */ | |
2017 | #define GG82563_PSCR_ENERGY_DETECT_MASK 0x0300 | |
2018 | #define GG82563_PSCR_ENERGY_DETECT_OFF 0x0000 /* 00,01=Off */ | |
2019 | #define GG82563_PSCR_ENERGY_DETECT_RX 0x0200 /* 10=Sense on Rx only | |
2020 | (Energy Detect) */ | |
2021 | #define GG82563_PSCR_ENERGY_DETECT_RX_TM 0x0300 /* 11=Sense and Tx NLP */ | |
2022 | #define GG82563_PSCR_FORCE_LINK_GOOD 0x0400 /* 1=Force Link Good */ | |
2023 | #define GG82563_PSCR_DOWNSHIFT_ENABLE 0x0800 /* 1=Enable Downshift */ | |
2024 | #define GG82563_PSCR_DOWNSHIFT_COUNTER_MASK 0x7000 | |
2025 | #define GG82563_PSCR_DOWNSHIFT_COUNTER_SHIFT 12 | |
2026 | ||
2027 | /* PHY Specific Status Register (Page 0, Register 17) */ | |
2028 | #define GG82563_PSSR_JABBER 0x0001 /* 1=Jabber */ | |
2029 | #define GG82563_PSSR_POLARITY 0x0002 /* 1=Polarity Reversed */ | |
2030 | #define GG82563_PSSR_LINK 0x0008 /* 1=Link is Up */ | |
2031 | #define GG82563_PSSR_ENERGY_DETECT 0x0010 /* 1=Sleep, 0=Active */ | |
2032 | #define GG82563_PSSR_DOWNSHIFT 0x0020 /* 1=Downshift */ | |
2033 | #define GG82563_PSSR_CROSSOVER_STATUS 0x0040 /* 1=MDIX, 0=MDI */ | |
2034 | #define GG82563_PSSR_RX_PAUSE_ENABLED 0x0100 /* 1=Receive Pause Enabled */ | |
2035 | #define GG82563_PSSR_TX_PAUSE_ENABLED 0x0200 /* 1=Transmit Pause Enabled */ | |
2036 | #define GG82563_PSSR_LINK_UP 0x0400 /* 1=Link Up */ | |
2037 | #define GG82563_PSSR_SPEED_DUPLEX_RESOLVED 0x0800 /* 1=Resolved */ | |
2038 | #define GG82563_PSSR_PAGE_RECEIVED 0x1000 /* 1=Page Received */ | |
2039 | #define GG82563_PSSR_DUPLEX 0x2000 /* 1-Full-Duplex */ | |
2040 | #define GG82563_PSSR_SPEED_MASK 0xC000 | |
2041 | #define GG82563_PSSR_SPEED_10MBPS 0x0000 /* 00=10Mbps */ | |
2042 | #define GG82563_PSSR_SPEED_100MBPS 0x4000 /* 01=100Mbps */ | |
2043 | #define GG82563_PSSR_SPEED_1000MBPS 0x8000 /* 10=1000Mbps */ | |
2044 | ||
2045 | /* PHY Specific Status Register 2 (Page 0, Register 19) */ | |
2046 | #define GG82563_PSSR2_JABBER 0x0001 /* 1=Jabber */ | |
2047 | #define GG82563_PSSR2_POLARITY_CHANGED 0x0002 /* 1=Polarity Changed */ | |
2048 | #define GG82563_PSSR2_ENERGY_DETECT_CHANGED 0x0010 /* 1=Energy Detect Changed */ | |
2049 | #define GG82563_PSSR2_DOWNSHIFT_INTERRUPT 0x0020 /* 1=Downshift Detected */ | |
2050 | #define GG82563_PSSR2_MDI_CROSSOVER_CHANGE 0x0040 /* 1=Crossover Changed */ | |
472d5460 | 2051 | #define GG82563_PSSR2_FALSE_CARRIER 0x0100 /* 1=false Carrier */ |
aa070789 RZ |
2052 | #define GG82563_PSSR2_SYMBOL_ERROR 0x0200 /* 1=Symbol Error */ |
2053 | #define GG82563_PSSR2_LINK_STATUS_CHANGED 0x0400 /* 1=Link Status Changed */ | |
2054 | #define GG82563_PSSR2_AUTO_NEG_COMPLETED 0x0800 /* 1=Auto-Neg Completed */ | |
2055 | #define GG82563_PSSR2_PAGE_RECEIVED 0x1000 /* 1=Page Received */ | |
2056 | #define GG82563_PSSR2_DUPLEX_CHANGED 0x2000 /* 1=Duplex Changed */ | |
2057 | #define GG82563_PSSR2_SPEED_CHANGED 0x4000 /* 1=Speed Changed */ | |
2058 | #define GG82563_PSSR2_AUTO_NEG_ERROR 0x8000 /* 1=Auto-Neg Error */ | |
2059 | ||
2060 | /* PHY Specific Control Register 2 (Page 0, Register 26) */ | |
2061 | #define GG82563_PSCR2_10BT_POLARITY_FORCE 0x0002 /* 1=Force Negative | |
2062 | Polarity */ | |
2063 | #define GG82563_PSCR2_1000MB_TEST_SELECT_MASK 0x000C | |
2064 | #define GG82563_PSCR2_1000MB_TEST_SELECT_NORMAL 0x0000 /* 00,01=Normal | |
2065 | Operation */ | |
2066 | #define GG82563_PSCR2_1000MB_TEST_SELECT_112NS 0x0008 /* 10=Select 112ns | |
2067 | Sequence */ | |
2068 | #define GG82563_PSCR2_1000MB_TEST_SELECT_16NS 0x000C /* 11=Select 16ns | |
2069 | Sequence */ | |
2070 | #define GG82563_PSCR2_REVERSE_AUTO_NEG 0x2000 /* 1=Reverse | |
2071 | Auto-Negotiation */ | |
2072 | #define GG82563_PSCR2_1000BT_DISABLE 0x4000 /* 1=Disable | |
2073 | 1000BASE-T */ | |
2074 | #define GG82563_PSCR2_TRANSMITER_TYPE_MASK 0x8000 | |
2075 | #define GG82563_PSCR2_TRANSMITTER_TYPE_CLASS_B 0x0000 /* 0=Class B */ | |
2076 | #define GG82563_PSCR2_TRANSMITTER_TYPE_CLASS_A 0x8000 /* 1=Class A */ | |
2077 | ||
2078 | /* MAC Specific Control Register (Page 2, Register 21) */ | |
2079 | /* Tx clock speed for Link Down and 1000BASE-T for the following speeds */ | |
2080 | #define GG82563_MSCR_TX_CLK_MASK 0x0007 | |
2081 | #define GG82563_MSCR_TX_CLK_10MBPS_2_5MHZ 0x0004 | |
2082 | #define GG82563_MSCR_TX_CLK_100MBPS_25MHZ 0x0005 | |
2083 | #define GG82563_MSCR_TX_CLK_1000MBPS_2_5MHZ 0x0006 | |
2084 | #define GG82563_MSCR_TX_CLK_1000MBPS_25MHZ 0x0007 | |
2085 | ||
2086 | #define GG82563_MSCR_ASSERT_CRS_ON_TX 0x0010 /* 1=Assert */ | |
2087 | ||
2088 | /* DSP Distance Register (Page 5, Register 26) */ | |
2089 | #define GG82563_DSPD_CABLE_LENGTH 0x0007 /* 0 = <50M; | |
2090 | 1 = 50-80M; | |
2091 | 2 = 80-110M; | |
2092 | 3 = 110-140M; | |
2093 | 4 = >140M */ | |
2094 | ||
2095 | /* Kumeran Mode Control Register (Page 193, Register 16) */ | |
2096 | #define GG82563_KMCR_PHY_LEDS_EN 0x0020 /* 1=PHY LEDs, | |
2097 | 0=Kumeran Inband LEDs */ | |
2098 | #define GG82563_KMCR_FORCE_LINK_UP 0x0040 /* 1=Force Link Up */ | |
2099 | #define GG82563_KMCR_SUPPRESS_SGMII_EPD_EXT 0x0080 | |
2100 | #define GG82563_KMCR_MDIO_BUS_SPEED_SELECT_MASK 0x0400 | |
2101 | #define GG82563_KMCR_MDIO_BUS_SPEED_SELECT 0x0400 /* 1=6.25MHz, | |
2102 | 0=0.8MHz */ | |
2103 | #define GG82563_KMCR_PASS_FALSE_CARRIER 0x0800 | |
2104 | ||
2105 | /* Power Management Control Register (Page 193, Register 20) */ | |
2106 | #define GG82563_PMCR_ENABLE_ELECTRICAL_IDLE 0x0001 /* 1=Enalbe SERDES | |
2107 | Electrical Idle */ | |
2108 | #define GG82563_PMCR_DISABLE_PORT 0x0002 /* 1=Disable Port */ | |
2109 | #define GG82563_PMCR_DISABLE_SERDES 0x0004 /* 1=Disable SERDES */ | |
2110 | #define GG82563_PMCR_REVERSE_AUTO_NEG 0x0008 /* 1=Enable Reverse | |
2111 | Auto-Negotiation */ | |
2112 | #define GG82563_PMCR_DISABLE_1000_NON_D0 0x0010 /* 1=Disable 1000Mbps | |
2113 | Auto-Neg in non D0 */ | |
2114 | #define GG82563_PMCR_DISABLE_1000 0x0020 /* 1=Disable 1000Mbps | |
2115 | Auto-Neg Always */ | |
2116 | #define GG82563_PMCR_REVERSE_AUTO_NEG_D0A 0x0040 /* 1=Enable D0a | |
2117 | Reverse Auto-Negotiation */ | |
2118 | #define GG82563_PMCR_FORCE_POWER_STATE 0x0080 /* 1=Force Power State */ | |
2119 | #define GG82563_PMCR_PROGRAMMED_POWER_STATE_MASK 0x0300 | |
2120 | #define GG82563_PMCR_PROGRAMMED_POWER_STATE_DR 0x0000 /* 00=Dr */ | |
2121 | #define GG82563_PMCR_PROGRAMMED_POWER_STATE_D0U 0x0100 /* 01=D0u */ | |
2122 | #define GG82563_PMCR_PROGRAMMED_POWER_STATE_D0A 0x0200 /* 10=D0a */ | |
2123 | #define GG82563_PMCR_PROGRAMMED_POWER_STATE_D3 0x0300 /* 11=D3 */ | |
2124 | ||
2125 | /* In-Band Control Register (Page 194, Register 18) */ | |
2126 | #define GG82563_ICR_DIS_PADDING 0x0010 /* Disable Padding Use */ | |
2127 | ||
aa070789 RZ |
2128 | /* Bits... |
2129 | * 15-5: page | |
2130 | * 4-0: register offset | |
2131 | */ | |
2132 | #define GG82563_PAGE_SHIFT 5 | |
2133 | #define GG82563_REG(page, reg) \ | |
2134 | (((page) << GG82563_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS)) | |
2135 | #define GG82563_MIN_ALT_REG 30 | |
2136 | ||
2137 | /* GG82563 Specific Registers */ | |
2138 | #define GG82563_PHY_SPEC_CTRL \ | |
2139 | GG82563_REG(0, 16) /* PHY Specific Control */ | |
2140 | #define GG82563_PHY_SPEC_STATUS \ | |
2141 | GG82563_REG(0, 17) /* PHY Specific Status */ | |
2142 | #define GG82563_PHY_INT_ENABLE \ | |
2143 | GG82563_REG(0, 18) /* Interrupt Enable */ | |
2144 | #define GG82563_PHY_SPEC_STATUS_2 \ | |
2145 | GG82563_REG(0, 19) /* PHY Specific Status 2 */ | |
2146 | #define GG82563_PHY_RX_ERR_CNTR \ | |
2147 | GG82563_REG(0, 21) /* Receive Error Counter */ | |
2148 | #define GG82563_PHY_PAGE_SELECT \ | |
2149 | GG82563_REG(0, 22) /* Page Select */ | |
2150 | #define GG82563_PHY_SPEC_CTRL_2 \ | |
2151 | GG82563_REG(0, 26) /* PHY Specific Control 2 */ | |
2152 | #define GG82563_PHY_PAGE_SELECT_ALT \ | |
2153 | GG82563_REG(0, 29) /* Alternate Page Select */ | |
2154 | #define GG82563_PHY_TEST_CLK_CTRL \ | |
2155 | GG82563_REG(0, 30) /* Test Clock Control (use reg. 29 to select) */ | |
2156 | ||
2157 | #define GG82563_PHY_MAC_SPEC_CTRL \ | |
2158 | GG82563_REG(2, 21) /* MAC Specific Control Register */ | |
2159 | #define GG82563_PHY_MAC_SPEC_CTRL_2 \ | |
2160 | GG82563_REG(2, 26) /* MAC Specific Control 2 */ | |
2161 | ||
2162 | #define GG82563_PHY_DSP_DISTANCE \ | |
2163 | GG82563_REG(5, 26) /* DSP Distance */ | |
2164 | ||
2165 | /* Page 193 - Port Control Registers */ | |
2166 | #define GG82563_PHY_KMRN_MODE_CTRL \ | |
2167 | GG82563_REG(193, 16) /* Kumeran Mode Control */ | |
2168 | #define GG82563_PHY_PORT_RESET \ | |
2169 | GG82563_REG(193, 17) /* Port Reset */ | |
2170 | #define GG82563_PHY_REVISION_ID \ | |
2171 | GG82563_REG(193, 18) /* Revision ID */ | |
2172 | #define GG82563_PHY_DEVICE_ID \ | |
2173 | GG82563_REG(193, 19) /* Device ID */ | |
2174 | #define GG82563_PHY_PWR_MGMT_CTRL \ | |
2175 | GG82563_REG(193, 20) /* Power Management Control */ | |
2176 | #define GG82563_PHY_RATE_ADAPT_CTRL \ | |
2177 | GG82563_REG(193, 25) /* Rate Adaptation Control */ | |
2178 | ||
2179 | /* Page 194 - KMRN Registers */ | |
2180 | #define GG82563_PHY_KMRN_FIFO_CTRL_STAT \ | |
2181 | GG82563_REG(194, 16) /* FIFO's Control/Status */ | |
2182 | #define GG82563_PHY_KMRN_CTRL \ | |
2183 | GG82563_REG(194, 17) /* Control */ | |
2184 | #define GG82563_PHY_INBAND_CTRL \ | |
2185 | GG82563_REG(194, 18) /* Inband Control */ | |
2186 | #define GG82563_PHY_KMRN_DIAGNOSTIC \ | |
2187 | GG82563_REG(194, 19) /* Diagnostic */ | |
2188 | #define GG82563_PHY_ACK_TIMEOUTS \ | |
2189 | GG82563_REG(194, 20) /* Acknowledge Timeouts */ | |
2190 | #define GG82563_PHY_ADV_ABILITY \ | |
2191 | GG82563_REG(194, 21) /* Advertised Ability */ | |
2192 | #define GG82563_PHY_LINK_PARTNER_ADV_ABILITY \ | |
2193 | GG82563_REG(194, 23) /* Link Partner Advertised Ability */ | |
2194 | #define GG82563_PHY_ADV_NEXT_PAGE \ | |
2195 | GG82563_REG(194, 24) /* Advertised Next Page */ | |
2196 | #define GG82563_PHY_LINK_PARTNER_ADV_NEXT_PAGE \ | |
2197 | GG82563_REG(194, 25) /* Link Partner Advertised Next page */ | |
2198 | #define GG82563_PHY_KMRN_MISC \ | |
2199 | GG82563_REG(194, 26) /* Misc. */ | |
2200 | ||
682011ff | 2201 | /* PHY Control Register */ |
53677ef1 WD |
2202 | #define MII_CR_SPEED_SELECT_MSB 0x0040 /* bits 6,13: 10=1000, 01=100, 00=10 */ |
2203 | #define MII_CR_COLL_TEST_ENABLE 0x0080 /* Collision test enable */ | |
2204 | #define MII_CR_FULL_DUPLEX 0x0100 /* FDX =1, half duplex =0 */ | |
2205 | #define MII_CR_RESTART_AUTO_NEG 0x0200 /* Restart auto negotiation */ | |
2206 | #define MII_CR_ISOLATE 0x0400 /* Isolate PHY from MII */ | |
2207 | #define MII_CR_POWER_DOWN 0x0800 /* Power down */ | |
2208 | #define MII_CR_AUTO_NEG_EN 0x1000 /* Auto Neg Enable */ | |
2209 | #define MII_CR_SPEED_SELECT_LSB 0x2000 /* bits 6,13: 10=1000, 01=100, 00=10 */ | |
2210 | #define MII_CR_LOOPBACK 0x4000 /* 0 = normal, 1 = loopback */ | |
2211 | #define MII_CR_RESET 0x8000 /* 0 = normal, 1 = PHY reset */ | |
682011ff WD |
2212 | |
2213 | /* PHY Status Register */ | |
53677ef1 WD |
2214 | #define MII_SR_EXTENDED_CAPS 0x0001 /* Extended register capabilities */ |
2215 | #define MII_SR_JABBER_DETECT 0x0002 /* Jabber Detected */ | |
2216 | #define MII_SR_LINK_STATUS 0x0004 /* Link Status 1 = link */ | |
2217 | #define MII_SR_AUTONEG_CAPS 0x0008 /* Auto Neg Capable */ | |
2218 | #define MII_SR_REMOTE_FAULT 0x0010 /* Remote Fault Detect */ | |
2219 | #define MII_SR_AUTONEG_COMPLETE 0x0020 /* Auto Neg Complete */ | |
2220 | #define MII_SR_PREAMBLE_SUPPRESS 0x0040 /* Preamble may be suppressed */ | |
2221 | #define MII_SR_EXTENDED_STATUS 0x0100 /* Ext. status info in Reg 0x0F */ | |
2222 | #define MII_SR_100T2_HD_CAPS 0x0200 /* 100T2 Half Duplex Capable */ | |
2223 | #define MII_SR_100T2_FD_CAPS 0x0400 /* 100T2 Full Duplex Capable */ | |
2224 | #define MII_SR_10T_HD_CAPS 0x0800 /* 10T Half Duplex Capable */ | |
2225 | #define MII_SR_10T_FD_CAPS 0x1000 /* 10T Full Duplex Capable */ | |
2226 | #define MII_SR_100X_HD_CAPS 0x2000 /* 100X Half Duplex Capable */ | |
2227 | #define MII_SR_100X_FD_CAPS 0x4000 /* 100X Full Duplex Capable */ | |
2228 | #define MII_SR_100T4_CAPS 0x8000 /* 100T4 Capable */ | |
682011ff WD |
2229 | |
2230 | /* Autoneg Advertisement Register */ | |
53677ef1 WD |
2231 | #define NWAY_AR_SELECTOR_FIELD 0x0001 /* indicates IEEE 802.3 CSMA/CD */ |
2232 | #define NWAY_AR_10T_HD_CAPS 0x0020 /* 10T Half Duplex Capable */ | |
2233 | #define NWAY_AR_10T_FD_CAPS 0x0040 /* 10T Full Duplex Capable */ | |
2234 | #define NWAY_AR_100TX_HD_CAPS 0x0080 /* 100TX Half Duplex Capable */ | |
2235 | #define NWAY_AR_100TX_FD_CAPS 0x0100 /* 100TX Full Duplex Capable */ | |
2236 | #define NWAY_AR_100T4_CAPS 0x0200 /* 100T4 Capable */ | |
2237 | #define NWAY_AR_PAUSE 0x0400 /* Pause operation desired */ | |
2238 | #define NWAY_AR_ASM_DIR 0x0800 /* Asymmetric Pause Direction bit */ | |
2239 | #define NWAY_AR_REMOTE_FAULT 0x2000 /* Remote Fault detected */ | |
2240 | #define NWAY_AR_NEXT_PAGE 0x8000 /* Next Page ability supported */ | |
682011ff WD |
2241 | |
2242 | /* Link Partner Ability Register (Base Page) */ | |
53677ef1 WD |
2243 | #define NWAY_LPAR_SELECTOR_FIELD 0x0000 /* LP protocol selector field */ |
2244 | #define NWAY_LPAR_10T_HD_CAPS 0x0020 /* LP is 10T Half Duplex Capable */ | |
2245 | #define NWAY_LPAR_10T_FD_CAPS 0x0040 /* LP is 10T Full Duplex Capable */ | |
2246 | #define NWAY_LPAR_100TX_HD_CAPS 0x0080 /* LP is 100TX Half Duplex Capable */ | |
2247 | #define NWAY_LPAR_100TX_FD_CAPS 0x0100 /* LP is 100TX Full Duplex Capable */ | |
2248 | #define NWAY_LPAR_100T4_CAPS 0x0200 /* LP is 100T4 Capable */ | |
2249 | #define NWAY_LPAR_PAUSE 0x0400 /* LP Pause operation desired */ | |
2250 | #define NWAY_LPAR_ASM_DIR 0x0800 /* LP Asymmetric Pause Direction bit */ | |
2251 | #define NWAY_LPAR_REMOTE_FAULT 0x2000 /* LP has detected Remote Fault */ | |
2252 | #define NWAY_LPAR_ACKNOWLEDGE 0x4000 /* LP has rx'd link code word */ | |
2253 | #define NWAY_LPAR_NEXT_PAGE 0x8000 /* Next Page ability supported */ | |
682011ff WD |
2254 | |
2255 | /* Autoneg Expansion Register */ | |
53677ef1 WD |
2256 | #define NWAY_ER_LP_NWAY_CAPS 0x0001 /* LP has Auto Neg Capability */ |
2257 | #define NWAY_ER_PAGE_RXD 0x0002 /* LP is 10T Half Duplex Capable */ | |
2258 | #define NWAY_ER_NEXT_PAGE_CAPS 0x0004 /* LP is 10T Full Duplex Capable */ | |
2259 | #define NWAY_ER_LP_NEXT_PAGE_CAPS 0x0008 /* LP is 100TX Half Duplex Capable */ | |
2260 | #define NWAY_ER_PAR_DETECT_FAULT 0x0100 /* LP is 100TX Full Duplex Capable */ | |
682011ff WD |
2261 | |
2262 | /* Next Page TX Register */ | |
53677ef1 WD |
2263 | #define NPTX_MSG_CODE_FIELD 0x0001 /* NP msg code or unformatted data */ |
2264 | #define NPTX_TOGGLE 0x0800 /* Toggles between exchanges | |
2265 | * of different NP | |
2266 | */ | |
2267 | #define NPTX_ACKNOWLDGE2 0x1000 /* 1 = will comply with msg | |
2268 | * 0 = cannot comply with msg | |
2269 | */ | |
2270 | #define NPTX_MSG_PAGE 0x2000 /* formatted(1)/unformatted(0) pg */ | |
2271 | #define NPTX_NEXT_PAGE 0x8000 /* 1 = addition NP will follow | |
2272 | * 0 = sending last NP | |
2273 | */ | |
682011ff WD |
2274 | |
2275 | /* Link Partner Next Page Register */ | |
53677ef1 WD |
2276 | #define LP_RNPR_MSG_CODE_FIELD 0x0001 /* NP msg code or unformatted data */ |
2277 | #define LP_RNPR_TOGGLE 0x0800 /* Toggles between exchanges | |
2278 | * of different NP | |
2279 | */ | |
2280 | #define LP_RNPR_ACKNOWLDGE2 0x1000 /* 1 = will comply with msg | |
2281 | * 0 = cannot comply with msg | |
2282 | */ | |
2283 | #define LP_RNPR_MSG_PAGE 0x2000 /* formatted(1)/unformatted(0) pg */ | |
2284 | #define LP_RNPR_ACKNOWLDGE 0x4000 /* 1 = ACK / 0 = NO ACK */ | |
2285 | #define LP_RNPR_NEXT_PAGE 0x8000 /* 1 = addition NP will follow | |
2286 | * 0 = sending last NP | |
2287 | */ | |
682011ff WD |
2288 | |
2289 | /* 1000BASE-T Control Register */ | |
53677ef1 WD |
2290 | #define CR_1000T_ASYM_PAUSE 0x0080 /* Advertise asymmetric pause bit */ |
2291 | #define CR_1000T_HD_CAPS 0x0100 /* Advertise 1000T HD capability */ | |
2292 | #define CR_1000T_FD_CAPS 0x0200 /* Advertise 1000T FD capability */ | |
2293 | #define CR_1000T_REPEATER_DTE 0x0400 /* 1=Repeater/switch device port */ | |
2294 | /* 0=DTE device */ | |
2295 | #define CR_1000T_MS_VALUE 0x0800 /* 1=Configure PHY as Master */ | |
2296 | /* 0=Configure PHY as Slave */ | |
2297 | #define CR_1000T_MS_ENABLE 0x1000 /* 1=Master/Slave manual config value */ | |
2298 | /* 0=Automatic Master/Slave config */ | |
2299 | #define CR_1000T_TEST_MODE_NORMAL 0x0000 /* Normal Operation */ | |
2300 | #define CR_1000T_TEST_MODE_1 0x2000 /* Transmit Waveform test */ | |
2301 | #define CR_1000T_TEST_MODE_2 0x4000 /* Master Transmit Jitter test */ | |
2302 | #define CR_1000T_TEST_MODE_3 0x6000 /* Slave Transmit Jitter test */ | |
2303 | #define CR_1000T_TEST_MODE_4 0x8000 /* Transmitter Distortion test */ | |
682011ff WD |
2304 | |
2305 | /* 1000BASE-T Status Register */ | |
53677ef1 WD |
2306 | #define SR_1000T_IDLE_ERROR_CNT 0x00FF /* Num idle errors since last read */ |
2307 | #define SR_1000T_ASYM_PAUSE_DIR 0x0100 /* LP asymmetric pause direction bit */ | |
2308 | #define SR_1000T_LP_HD_CAPS 0x0400 /* LP is 1000T HD capable */ | |
2309 | #define SR_1000T_LP_FD_CAPS 0x0800 /* LP is 1000T FD capable */ | |
2310 | #define SR_1000T_REMOTE_RX_STATUS 0x1000 /* Remote receiver OK */ | |
2311 | #define SR_1000T_LOCAL_RX_STATUS 0x2000 /* Local receiver OK */ | |
2312 | #define SR_1000T_MS_CONFIG_RES 0x4000 /* 1=Local TX is Master, 0=Slave */ | |
2313 | #define SR_1000T_MS_CONFIG_FAULT 0x8000 /* Master/Slave config fault */ | |
682011ff | 2314 | #define SR_1000T_REMOTE_RX_STATUS_SHIFT 12 |
53677ef1 | 2315 | #define SR_1000T_LOCAL_RX_STATUS_SHIFT 13 |
682011ff WD |
2316 | |
2317 | /* Extended Status Register */ | |
53677ef1 WD |
2318 | #define IEEE_ESR_1000T_HD_CAPS 0x1000 /* 1000T HD capable */ |
2319 | #define IEEE_ESR_1000T_FD_CAPS 0x2000 /* 1000T FD capable */ | |
2320 | #define IEEE_ESR_1000X_HD_CAPS 0x4000 /* 1000X HD capable */ | |
2321 | #define IEEE_ESR_1000X_FD_CAPS 0x8000 /* 1000X FD capable */ | |
682011ff | 2322 | |
53677ef1 WD |
2323 | #define PHY_TX_POLARITY_MASK 0x0100 /* register 10h bit 8 (polarity bit) */ |
2324 | #define PHY_TX_NORMAL_POLARITY 0 /* register 10h bit 8 (normal polarity) */ | |
682011ff | 2325 | |
53677ef1 WD |
2326 | #define AUTO_POLARITY_DISABLE 0x0010 /* register 11h bit 4 */ |
2327 | /* (0=enable, 1=disable) */ | |
682011ff WD |
2328 | |
2329 | /* M88E1000 PHY Specific Control Register */ | |
53677ef1 | 2330 | #define M88E1000_PSCR_JABBER_DISABLE 0x0001 /* 1=Jabber Function disabled */ |
682011ff | 2331 | #define M88E1000_PSCR_POLARITY_REVERSAL 0x0002 /* 1=Polarity Reversal enabled */ |
53677ef1 WD |
2332 | #define M88E1000_PSCR_SQE_TEST 0x0004 /* 1=SQE Test enabled */ |
2333 | #define M88E1000_PSCR_CLK125_DISABLE 0x0010 /* 1=CLK125 low, | |
682011ff WD |
2334 | * 0=CLK125 toggling |
2335 | */ | |
53677ef1 WD |
2336 | #define M88E1000_PSCR_MDI_MANUAL_MODE 0x0000 /* MDI Crossover Mode bits 6:5 */ |
2337 | /* Manual MDI configuration */ | |
2338 | #define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020 /* Manual MDIX configuration */ | |
2339 | #define M88E1000_PSCR_AUTO_X_1000T 0x0040 /* 1000BASE-T: Auto crossover, | |
8bde7f77 | 2340 | * 100BASE-TX/10BASE-T: |
682011ff WD |
2341 | * MDI Mode |
2342 | */ | |
53677ef1 | 2343 | #define M88E1000_PSCR_AUTO_X_MODE 0x0060 /* Auto crossover enabled |
8bde7f77 | 2344 | * all speeds. |
682011ff WD |
2345 | */ |
2346 | #define M88E1000_PSCR_10BT_EXT_DIST_ENABLE 0x0080 | |
53677ef1 WD |
2347 | /* 1=Enable Extended 10BASE-T distance |
2348 | * (Lower 10BASE-T RX Threshold) | |
2349 | * 0=Normal 10BASE-T RX Threshold */ | |
2350 | #define M88E1000_PSCR_MII_5BIT_ENABLE 0x0100 | |
2351 | /* 1=5-Bit interface in 100BASE-TX | |
2352 | * 0=MII interface in 100BASE-TX */ | |
2353 | #define M88E1000_PSCR_SCRAMBLER_DISABLE 0x0200 /* 1=Scrambler disable */ | |
2354 | #define M88E1000_PSCR_FORCE_LINK_GOOD 0x0400 /* 1=Force link good */ | |
2355 | #define M88E1000_PSCR_ASSERT_CRS_ON_TX 0x0800 /* 1=Assert CRS on Transmit */ | |
2356 | ||
2357 | #define M88E1000_PSCR_POLARITY_REVERSAL_SHIFT 1 | |
2358 | #define M88E1000_PSCR_AUTO_X_MODE_SHIFT 5 | |
682011ff WD |
2359 | #define M88E1000_PSCR_10BT_EXT_DIST_ENABLE_SHIFT 7 |
2360 | ||
2361 | /* M88E1000 PHY Specific Status Register */ | |
53677ef1 WD |
2362 | #define M88E1000_PSSR_JABBER 0x0001 /* 1=Jabber */ |
2363 | #define M88E1000_PSSR_REV_POLARITY 0x0002 /* 1=Polarity reversed */ | |
2364 | #define M88E1000_PSSR_MDIX 0x0040 /* 1=MDIX; 0=MDI */ | |
2365 | #define M88E1000_PSSR_CABLE_LENGTH 0x0380 /* 0=<50M;1=50-80M;2=80-110M; | |
2366 | * 3=110-140M;4=>140M */ | |
2367 | #define M88E1000_PSSR_LINK 0x0400 /* 1=Link up, 0=Link down */ | |
2368 | #define M88E1000_PSSR_SPD_DPLX_RESOLVED 0x0800 /* 1=Speed & Duplex resolved */ | |
2369 | #define M88E1000_PSSR_PAGE_RCVD 0x1000 /* 1=Page received */ | |
2370 | #define M88E1000_PSSR_DPLX 0x2000 /* 1=Duplex 0=Half Duplex */ | |
2371 | #define M88E1000_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */ | |
2372 | #define M88E1000_PSSR_10MBS 0x0000 /* 00=10Mbs */ | |
2373 | #define M88E1000_PSSR_100MBS 0x4000 /* 01=100Mbs */ | |
2374 | #define M88E1000_PSSR_1000MBS 0x8000 /* 10=1000Mbs */ | |
682011ff WD |
2375 | |
2376 | #define M88E1000_PSSR_REV_POLARITY_SHIFT 1 | |
53677ef1 | 2377 | #define M88E1000_PSSR_MDIX_SHIFT 6 |
682011ff WD |
2378 | #define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7 |
2379 | ||
2380 | /* M88E1000 Extended PHY Specific Control Register */ | |
53677ef1 WD |
2381 | #define M88E1000_EPSCR_FIBER_LOOPBACK 0x4000 /* 1=Fiber loopback */ |
2382 | #define M88E1000_EPSCR_DOWN_NO_IDLE 0x8000 /* 1=Lost lock detect enabled. | |
682011ff WD |
2383 | * Will assert lost lock and bring |
2384 | * link down if idle not seen | |
8bde7f77 | 2385 | * within 1ms in 1000BASE-T |
682011ff WD |
2386 | */ |
2387 | /* Number of times we will attempt to autonegotiate before downshifting if we | |
2388 | * are the master */ | |
2389 | #define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00 | |
2390 | #define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X 0x0000 | |
2391 | #define M88E1000_EPSCR_MASTER_DOWNSHIFT_2X 0x0400 | |
2392 | #define M88E1000_EPSCR_MASTER_DOWNSHIFT_3X 0x0800 | |
2393 | #define M88E1000_EPSCR_MASTER_DOWNSHIFT_4X 0x0C00 | |
2394 | /* Number of times we will attempt to autonegotiate before downshifting if we | |
2395 | * are the slave */ | |
2396 | #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300 | |
2397 | #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_DIS 0x0000 | |
2398 | #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100 | |
2399 | #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_2X 0x0200 | |
2400 | #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_3X 0x0300 | |
53677ef1 WD |
2401 | #define M88E1000_EPSCR_TX_CLK_2_5 0x0060 /* 2.5 MHz TX_CLK */ |
2402 | #define M88E1000_EPSCR_TX_CLK_25 0x0070 /* 25 MHz TX_CLK */ | |
2403 | #define M88E1000_EPSCR_TX_CLK_0 0x0000 /* NO TX_CLK */ | |
682011ff WD |
2404 | |
2405 | /* Bit definitions for valid PHY IDs. */ | |
53677ef1 WD |
2406 | #define M88E1000_E_PHY_ID 0x01410C50 |
2407 | #define M88E1000_I_PHY_ID 0x01410C30 | |
2408 | #define M88E1011_I_PHY_ID 0x01410C20 | |
2409 | #define M88E1000_12_PHY_ID M88E1000_E_PHY_ID | |
2410 | #define M88E1000_14_PHY_ID M88E1000_E_PHY_ID | |
2411 | #define IGP01E1000_I_PHY_ID 0x02A80380 | |
aa070789 RZ |
2412 | #define M88E1011_I_REV_4 0x04 |
2413 | #define M88E1111_I_PHY_ID 0x01410CC0 | |
2414 | #define L1LXT971A_PHY_ID 0x001378E0 | |
2415 | #define GG82563_E_PHY_ID 0x01410CA0 | |
682011ff | 2416 | |
2c2668f9 RZ |
2417 | #define BME1000_E_PHY_ID 0x01410CB0 |
2418 | ||
95186063 | 2419 | #define I210_I_PHY_ID 0x01410C00 |
aaebe0d4 | 2420 | #define I226_LM_PHY_ID 0x67C9DC10 |
85d44e42 | 2421 | #define I225_I_PHY_ID 0x67C9DCC0 |
aaebe0d4 | 2422 | #define I226_I_PHY_ID 0x67C9DCD0 |
95186063 | 2423 | |
682011ff | 2424 | /* Miscellaneous PHY bit definitions. */ |
53677ef1 WD |
2425 | #define PHY_PREAMBLE 0xFFFFFFFF |
2426 | #define PHY_SOF 0x01 | |
2427 | #define PHY_OP_READ 0x02 | |
2428 | #define PHY_OP_WRITE 0x01 | |
2429 | #define PHY_TURNAROUND 0x02 | |
2430 | #define PHY_PREAMBLE_SIZE 32 | |
2431 | #define MII_CR_SPEED_1000 0x0040 | |
2432 | #define MII_CR_SPEED_100 0x2000 | |
2433 | #define MII_CR_SPEED_10 0x0000 | |
2434 | #define E1000_PHY_ADDRESS 0x01 | |
faa765d4 | 2435 | #define PHY_AUTO_NEG_TIME 80 /* 8.0 Seconds */ |
53677ef1 WD |
2436 | #define PHY_FORCE_TIME 20 /* 2.0 Seconds */ |
2437 | #define PHY_REVISION_MASK 0xFFFFFFF0 | |
2438 | #define DEVICE_SPEED_MASK 0x00000300 /* Device Ctrl Reg Speed Mask */ | |
2439 | #define REG4_SPEED_MASK 0x01E0 | |
2440 | #define REG9_SPEED_MASK 0x0300 | |
2441 | #define ADVERTISE_10_HALF 0x0001 | |
2442 | #define ADVERTISE_10_FULL 0x0002 | |
2443 | #define ADVERTISE_100_HALF 0x0004 | |
2444 | #define ADVERTISE_100_FULL 0x0008 | |
2445 | #define ADVERTISE_1000_HALF 0x0010 | |
2446 | #define ADVERTISE_1000_FULL 0x0020 | |
682011ff | 2447 | |
aa070789 RZ |
2448 | #define ICH_FLASH_GFPREG 0x0000 |
2449 | #define ICH_FLASH_HSFSTS 0x0004 | |
2450 | #define ICH_FLASH_HSFCTL 0x0006 | |
2451 | #define ICH_FLASH_FADDR 0x0008 | |
2452 | #define ICH_FLASH_FDATA0 0x0010 | |
2453 | #define ICH_FLASH_FRACC 0x0050 | |
2454 | #define ICH_FLASH_FREG0 0x0054 | |
2455 | #define ICH_FLASH_FREG1 0x0058 | |
2456 | #define ICH_FLASH_FREG2 0x005C | |
2457 | #define ICH_FLASH_FREG3 0x0060 | |
2458 | #define ICH_FLASH_FPR0 0x0074 | |
2459 | #define ICH_FLASH_FPR1 0x0078 | |
2460 | #define ICH_FLASH_SSFSTS 0x0090 | |
2461 | #define ICH_FLASH_SSFCTL 0x0092 | |
2462 | #define ICH_FLASH_PREOP 0x0094 | |
2463 | #define ICH_FLASH_OPTYPE 0x0096 | |
2464 | #define ICH_FLASH_OPMENU 0x0098 | |
2465 | ||
2466 | #define ICH_FLASH_REG_MAPSIZE 0x00A0 | |
2467 | #define ICH_FLASH_SECTOR_SIZE 4096 | |
2468 | #define ICH_GFPREG_BASE_MASK 0x1FFF | |
2469 | #define ICH_FLASH_LINEAR_ADDR_MASK 0x00FFFFFF | |
2470 | ||
aa070789 RZ |
2471 | #define E1000_SW_FW_SYNC 0x05B5C /* Software-Firmware Synchronization - RW */ |
2472 | ||
2473 | /* SPI EEPROM Status Register */ | |
2474 | #define EEPROM_STATUS_RDY_SPI 0x01 | |
2475 | #define EEPROM_STATUS_WEN_SPI 0x02 | |
2476 | #define EEPROM_STATUS_BP0_SPI 0x04 | |
2477 | #define EEPROM_STATUS_BP1_SPI 0x08 | |
2478 | #define EEPROM_STATUS_WPEN_SPI 0x80 | |
2479 | ||
2480 | /* SW Semaphore Register */ | |
2481 | #define E1000_SWSM_SMBI 0x00000001 /* Driver Semaphore bit */ | |
2482 | #define E1000_SWSM_SWESMBI 0x00000002 /* FW Semaphore bit */ | |
2483 | #define E1000_SWSM_WMNG 0x00000004 /* Wake MNG Clock */ | |
2484 | #define E1000_SWSM_DRV_LOAD 0x00000008 /* Driver Loaded Bit */ | |
2485 | ||
2486 | /* FW Semaphore Register */ | |
2487 | #define E1000_FWSM_MODE_MASK 0x0000000E /* FW mode */ | |
2488 | #define E1000_FWSM_MODE_SHIFT 1 | |
2489 | #define E1000_FWSM_FW_VALID 0x00008000 /* FW established a valid mode */ | |
2490 | ||
2491 | #define E1000_FWSM_RSPCIPHY 0x00000040 /* Reset PHY on PCI reset */ | |
2492 | #define E1000_FWSM_DISSW 0x10000000 /* FW disable SW Write Access */ | |
2493 | #define E1000_FWSM_SKUSEL_MASK 0x60000000 /* LAN SKU select */ | |
2494 | #define E1000_FWSM_SKUEL_SHIFT 29 | |
2495 | #define E1000_FWSM_SKUSEL_EMB 0x0 /* Embedded SKU */ | |
2496 | #define E1000_FWSM_SKUSEL_CONS 0x1 /* Consumer SKU */ | |
2497 | #define E1000_FWSM_SKUSEL_PERF_100 0x2 /* Perf & Corp 10/100 SKU */ | |
2498 | #define E1000_FWSM_SKUSEL_PERF_GBE 0x3 /* Perf & Copr GbE SKU */ | |
2499 | ||
2500 | #define E1000_GCR 0x05B00 /* PCI-Ex Control */ | |
2501 | #define E1000_GSCL_1 0x05B10 /* PCI-Ex Statistic Control #1 */ | |
2502 | #define E1000_GSCL_2 0x05B14 /* PCI-Ex Statistic Control #2 */ | |
2503 | #define E1000_GSCL_3 0x05B18 /* PCI-Ex Statistic Control #3 */ | |
2504 | #define E1000_GSCL_4 0x05B1C /* PCI-Ex Statistic Control #4 */ | |
2505 | #define E1000_FACTPS 0x05B30 /* Function Active and Power State to MNG */ | |
2506 | #define E1000_SWSM 0x05B50 /* SW Semaphore */ | |
2507 | #define E1000_FWSM 0x05B54 /* FW Semaphore */ | |
2508 | #define E1000_FFLT_DBG 0x05F04 /* Debug Register */ | |
2509 | #define E1000_HICR 0x08F00 /* Host Inteface Control */ | |
2510 | ||
2511 | #define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF | |
2512 | #define IGP_ACTIVITY_LED_ENABLE 0x0300 | |
2513 | #define IGP_LED3_MODE 0x07000000 | |
2514 | ||
2515 | /* Mask bit for PHY class in Word 7 of the EEPROM */ | |
2516 | #define EEPROM_PHY_CLASS_A 0x8000 | |
2517 | #define AUTONEG_ADVERTISE_SPEED_DEFAULT 0x002F /* Everything but 1000-Half */ | |
2518 | #define AUTONEG_ADVERTISE_10_100_ALL 0x000F /* All 10/100 speeds*/ | |
2519 | #define AUTONEG_ADVERTISE_10_ALL 0x0003 /* 10Mbps Full & Half speeds*/ | |
2520 | ||
2521 | #define E1000_KUMCTRLSTA_MASK 0x0000FFFF | |
2522 | #define E1000_KUMCTRLSTA_OFFSET 0x001F0000 | |
2523 | #define E1000_KUMCTRLSTA_OFFSET_SHIFT 16 | |
2524 | #define E1000_KUMCTRLSTA_REN 0x00200000 | |
2525 | ||
2526 | #define E1000_KUMCTRLSTA_OFFSET_FIFO_CTRL 0x00000000 | |
2527 | #define E1000_KUMCTRLSTA_OFFSET_CTRL 0x00000001 | |
2528 | #define E1000_KUMCTRLSTA_OFFSET_INB_CTRL 0x00000002 | |
2529 | #define E1000_KUMCTRLSTA_OFFSET_DIAG 0x00000003 | |
2530 | #define E1000_KUMCTRLSTA_OFFSET_TIMEOUTS 0x00000004 | |
2531 | #define E1000_KUMCTRLSTA_OFFSET_INB_PARAM 0x00000009 | |
2532 | #define E1000_KUMCTRLSTA_OFFSET_HD_CTRL 0x00000010 | |
2533 | #define E1000_KUMCTRLSTA_OFFSET_M2P_SERDES 0x0000001E | |
2534 | #define E1000_KUMCTRLSTA_OFFSET_M2P_MODES 0x0000001F | |
2535 | ||
2536 | /* FIFO Control */ | |
2537 | #define E1000_KUMCTRLSTA_FIFO_CTRL_RX_BYPASS 0x00000008 | |
2538 | #define E1000_KUMCTRLSTA_FIFO_CTRL_TX_BYPASS 0x00000800 | |
2539 | ||
2540 | /* In-Band Control */ | |
2541 | #define E1000_KUMCTRLSTA_INB_CTRL_LINK_STATUS_TX_TIMEOUT_DEFAULT 0x00000500 | |
2542 | #define E1000_KUMCTRLSTA_INB_CTRL_DIS_PADDING 0x00000010 | |
2543 | ||
2544 | /* Half-Duplex Control */ | |
2545 | #define E1000_KUMCTRLSTA_HD_CTRL_10_100_DEFAULT 0x00000004 | |
2546 | #define E1000_KUMCTRLSTA_HD_CTRL_1000_DEFAULT 0x00000000 | |
2547 | ||
2548 | #define E1000_KUMCTRLSTA_OFFSET_K0S_CTRL 0x0000001E | |
2549 | ||
2550 | #define E1000_KUMCTRLSTA_DIAG_FELPBK 0x2000 | |
2551 | #define E1000_KUMCTRLSTA_DIAG_NELPBK 0x1000 | |
2552 | ||
2553 | #define E1000_KUMCTRLSTA_K0S_100_EN 0x2000 | |
2554 | #define E1000_KUMCTRLSTA_K0S_GBE_EN 0x1000 | |
2555 | #define E1000_KUMCTRLSTA_K0S_ENTRY_LATENCY_MASK 0x0003 | |
2556 | ||
2557 | #define E1000_MNG_ICH_IAMT_MODE 0x2 | |
2558 | #define E1000_MNG_IAMT_MODE 0x3 | |
2559 | #define E1000_MANC_BLK_PHY_RST_ON_IDE 0x00040000 /* Block phy resets */ | |
2560 | #define E1000_KUMCTRLSTA 0x00034 /* MAC-PHY interface - RW */ | |
2561 | /* Number of milliseconds we wait for PHY configuration done after MAC reset */ | |
2562 | #define PHY_CFG_TIMEOUT 100 | |
2563 | #define DEFAULT_80003ES2LAN_TIPG_IPGT_10_100 0x00000009 | |
2564 | #define DEFAULT_80003ES2LAN_TIPG_IPGT_1000 0x00000008 | |
aa070789 RZ |
2565 | #define AUTO_ALL_MODES 0 |
2566 | ||
2567 | #ifndef E1000_MASTER_SLAVE | |
2568 | /* Switch to override PHY master/slave setting */ | |
2569 | #define E1000_MASTER_SLAVE e1000_ms_hw_default | |
2570 | #endif | |
2571 | /* Extended Transmit Control */ | |
2572 | #define E1000_TCTL_EXT_BST_MASK 0x000003FF /* Backoff Slot Time */ | |
2573 | #define E1000_TCTL_EXT_GCEX_MASK 0x000FFC00 /* Gigabit Carry Extend Padding */ | |
2574 | ||
2575 | #define DEFAULT_80003ES2LAN_TCTL_EXT_GCEX 0x00010000 | |
2576 | ||
2577 | #define PCI_EX_82566_SNOOP_ALL PCI_EX_NO_SNOOP_ALL | |
2578 | ||
2579 | #define E1000_GCR_L1_ACT_WITHOUT_L0S_RX 0x08000000 | |
2580 | #define E1000_MC_TBL_SIZE_ICH8LAN 32 | |
2581 | ||
2582 | #define E1000_CTRL_EXT_INT_TIMER_CLR 0x20000000 /* Clear Interrupt timers | |
2583 | after IMS clear */ | |
c90778ad CG |
2584 | |
2585 | #define I210_RXPBSIZE_DEFAULT 0x000000A2 /* RXPBSIZE default */ | |
2586 | #define I210_TXPBSIZE_DEFAULT 0x04000014 /* TXPBSIZE default */ | |
2587 | ||
53677ef1 | 2588 | #endif /* _E1000_HW_H_ */ |