]> Git Repo - J-u-boot.git/blame - include/configs/t4qds.h
powerpc: Add T4160QDS
[J-u-boot.git] / include / configs / t4qds.h
CommitLineData
ee52b188
YS
1/*
2 * Copyright 2011-2012 Freescale Semiconductor, Inc.
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * Corenet DS style board configuration file
25 */
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
29#ifdef CONFIG_RAMBOOT_PBL
30#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
31#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
32#endif
33
34#define CONFIG_CMD_REGINFO
35
36/* High Level Configuration Options */
37#define CONFIG_BOOKE
38#define CONFIG_E6500
39#define CONFIG_E500 /* BOOKE e500 family */
40#define CONFIG_E500MC /* BOOKE e500mc family */
41#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
42#define CONFIG_MPC85xx /* MPC85xx/PQ3 platform */
43#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
44#define CONFIG_MP /* support multiple processors */
45
46#ifndef CONFIG_SYS_TEXT_BASE
47#define CONFIG_SYS_TEXT_BASE 0xeff80000
48#endif
49
50#ifndef CONFIG_RESET_VECTOR_ADDRESS
51#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
52#endif
53
54#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
55#define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
56#define CONFIG_FSL_IFC /* Enable IFC Support */
57#define CONFIG_PCI /* Enable PCI/PCIE */
58#define CONFIG_PCIE1 /* PCIE controler 1 */
59#define CONFIG_PCIE2 /* PCIE controler 2 */
60#define CONFIG_PCIE3 /* PCIE controler 3 */
61#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
62#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
63
64#define CONFIG_SYS_SRIO
65#define CONFIG_SRIO1 /* SRIO port 1 */
66#define CONFIG_SRIO2 /* SRIO port 2 */
67
68#define CONFIG_FSL_LAW /* Use common FSL init code */
69
70#define CONFIG_ENV_OVERWRITE
71
72#ifdef CONFIG_SYS_NO_FLASH
73#define CONFIG_ENV_IS_NOWHERE
74#else
75#define CONFIG_FLASH_CFI_DRIVER
76#define CONFIG_SYS_FLASH_CFI
77#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
78#endif
79
80#ifndef CONFIG_SYS_NO_FLASH
81#if defined(CONFIG_SPIFLASH)
82#define CONFIG_SYS_EXTRA_ENV_RELOC
83#define CONFIG_ENV_IS_IN_SPI_FLASH
84#define CONFIG_ENV_SPI_BUS 0
85#define CONFIG_ENV_SPI_CS 0
86#define CONFIG_ENV_SPI_MAX_HZ 10000000
87#define CONFIG_ENV_SPI_MODE 0
88#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
89#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
90#define CONFIG_ENV_SECT_SIZE 0x10000
91#elif defined(CONFIG_SDCARD)
92#define CONFIG_SYS_EXTRA_ENV_RELOC
93#define CONFIG_ENV_IS_IN_MMC
94#define CONFIG_SYS_MMC_ENV_DEV 0
95#define CONFIG_ENV_SIZE 0x2000
96#define CONFIG_ENV_OFFSET (512 * 1097)
97#elif defined(CONFIG_NAND)
98#define CONFIG_SYS_EXTRA_ENV_RELOC
99#define CONFIG_ENV_IS_IN_NAND
100#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
101#define CONFIG_ENV_OFFSET (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
102#else
103#define CONFIG_ENV_IS_IN_FLASH
104#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
105#define CONFIG_ENV_SIZE 0x2000
106#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
107#endif
108#else /* CONFIG_SYS_NO_FLASH */
109#define CONFIG_ENV_SIZE 0x2000
110#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
111#endif
112
113
114
115#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
116#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
117
118#ifndef __ASSEMBLY__
119unsigned long get_board_sys_clk(void);
120unsigned long get_board_ddr_clk(void);
121#endif
122
123/*
124 * These can be toggled for performance analysis, otherwise use default.
125 */
126#define CONFIG_SYS_CACHE_STASHING
127#define CONFIG_BTB /* toggle branch predition */
128#define CONFIG_DDR_ECC
129#ifdef CONFIG_DDR_ECC
130#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
131#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
132#endif
133
134#define CONFIG_ENABLE_36BIT_PHYS
135
136#ifdef CONFIG_PHYS_64BIT
137#define CONFIG_ADDR_MAP
138#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
139#endif
140
141#if 0
142#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
143#endif
144#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
145#define CONFIG_SYS_MEMTEST_END 0x00400000
146#define CONFIG_SYS_ALT_MEMTEST
147#define CONFIG_PANIC_HANG /* do not reset board on panic */
148
149/*
150 * Config the L3 Cache as L3 SRAM
151 */
152#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
153
154#ifdef CONFIG_PHYS_64BIT
155#define CONFIG_SYS_DCSRBAR 0xf0000000
156#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
157#endif
158
159/* EEPROM */
160#define CONFIG_ID_EEPROM
161#define CONFIG_SYS_I2C_EEPROM_NXID
162#define CONFIG_SYS_EEPROM_BUS_NUM 0
163#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
164#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
165
166/*
167 * DDR Setup
168 */
169#define CONFIG_VERY_BIG_RAM
170#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
171#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
172
173/* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */
174#define CONFIG_DIMM_SLOTS_PER_CTLR 2
175#define CONFIG_CHIP_SELECTS_PER_CTRL 4
176#define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
177
178#define CONFIG_DDR_SPD
179#define CONFIG_FSL_DDR3
180
181#define CONFIG_SYS_SPD_BUS_NUM 0
182#define SPD_EEPROM_ADDRESS1 0x51
183#define SPD_EEPROM_ADDRESS2 0x52
184#define SPD_EEPROM_ADDRESS3 0x53
185#define SPD_EEPROM_ADDRESS4 0x54
186#define SPD_EEPROM_ADDRESS5 0x55
187#define SPD_EEPROM_ADDRESS6 0x56
188#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
189#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
190
191/*
192 * IFC Definitions
193 */
194#define CONFIG_SYS_FLASH_BASE 0xe0000000
195#ifdef CONFIG_PHYS_64BIT
196#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
197#else
198#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
199#endif
200
201#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
202#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
203 + 0x8000000) | \
204 CSPR_PORT_SIZE_16 | \
205 CSPR_MSEL_NOR | \
206 CSPR_V)
207#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
208#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
209 CSPR_PORT_SIZE_16 | \
210 CSPR_MSEL_NOR | \
211 CSPR_V)
212#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
213/* NOR Flash Timing Params */
214#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
215
9730b7bc
YS
216#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
217 FTIM0_NOR_TEADC(0x5) | \
218 FTIM0_NOR_TEAHC(0x5))
ee52b188
YS
219#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
220 FTIM1_NOR_TRAD_NOR(0x1A) |\
221 FTIM1_NOR_TSEQRAD_NOR(0x13))
9730b7bc
YS
222#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
223 FTIM2_NOR_TCH(0x4) | \
ee52b188
YS
224 FTIM2_NOR_TWPH(0x0E) | \
225 FTIM2_NOR_TWP(0x1c))
226#define CONFIG_SYS_NOR_FTIM3 0x0
227
228#define CONFIG_SYS_FLASH_QUIET_TEST
229#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
230
231#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
232#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
233#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
234#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
235
236#define CONFIG_SYS_FLASH_EMPTY_INFO
237#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
238 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
239
240#define CONFIG_FSL_QIXIS /* use common QIXIS code */
241#define QIXIS_BASE 0xffdf0000
242#define QIXIS_LBMAP_SWITCH 6
243#define QIXIS_LBMAP_MASK 0x0f
244#define QIXIS_LBMAP_SHIFT 0
245#define QIXIS_LBMAP_DFLTBANK 0x00
246#define QIXIS_LBMAP_ALTBANK 0x04
247#define QIXIS_RST_CTL_RESET 0x83
248#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
249#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
250#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
251#ifdef CONFIG_PHYS_64BIT
252#define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
253#else
254#define QIXIS_BASE_PHYS QIXIS_BASE
255#endif
256
257#define CONFIG_SYS_CSPR3_EXT (0xf)
258#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
259 | CSPR_PORT_SIZE_8 \
260 | CSPR_MSEL_GPCM \
261 | CSPR_V)
9427ba5c 262#define CONFIG_SYS_AMASK3 IFC_AMASK(4 * 1024)
ee52b188
YS
263#define CONFIG_SYS_CSOR3 0x0
264/* QIXIS Timing parameters for IFC CS3 */
265#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
266 FTIM0_GPCM_TEADC(0x0e) | \
267 FTIM0_GPCM_TEAHC(0x0e))
268#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
269 FTIM1_GPCM_TRAD(0x3f))
270#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
271 FTIM2_GPCM_TCH(0x0) | \
272 FTIM2_GPCM_TWP(0x1f))
273#define CONFIG_SYS_CS3_FTIM3 0x0
274
275/* NAND Flash on IFC */
276#define CONFIG_NAND_FSL_IFC
277#define CONFIG_SYS_NAND_BASE 0xff800000
278#ifdef CONFIG_PHYS_64BIT
279#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
280#else
281#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
282#endif
283
284#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
285#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
286 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
287 | CSPR_MSEL_NAND /* MSEL = NAND */ \
288 | CSPR_V)
289#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
290
291#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
292 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
293 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
294 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
295 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
296 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
297 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
298
299#define CONFIG_SYS_NAND_ONFI_DETECTION
300
301/* ONFI NAND Flash mode0 Timing Params */
302#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
303 FTIM0_NAND_TWP(0x18) | \
304 FTIM0_NAND_TWCHT(0x07) | \
305 FTIM0_NAND_TWH(0x0a))
306#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
307 FTIM1_NAND_TWBE(0x39) | \
308 FTIM1_NAND_TRR(0x0e) | \
309 FTIM1_NAND_TRP(0x18))
310#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
311 FTIM2_NAND_TREH(0x0a) | \
312 FTIM2_NAND_TWHRE(0x1e))
313#define CONFIG_SYS_NAND_FTIM3 0x0
314
315#define CONFIG_SYS_NAND_DDR_LAW 11
316
317#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
318#define CONFIG_SYS_MAX_NAND_DEVICE 1
319#define CONFIG_MTD_NAND_VERIFY_WRITE
320#define CONFIG_CMD_NAND
321
322#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
323
324#if defined(CONFIG_NAND)
325#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
326#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
327#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
328#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
329#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
330#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
331#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
332#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
333#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
334#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR
335#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
336#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
337#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
338#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
339#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
340#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
341#else
342#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
343#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
344#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
345#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
346#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
347#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
348#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
349#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
350#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
351#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
352#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
353#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
354#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
355#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
356#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
357#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
358#endif
359#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
360#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
361#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
362#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
363#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
364#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
365#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
366#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
367
368#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
369
370#if defined(CONFIG_RAMBOOT_PBL)
371#define CONFIG_SYS_RAMBOOT
372#endif
373
374#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
375#define CONFIG_MISC_INIT_R
376
377#define CONFIG_HWCONFIG
378
379/* define to use L1 as initial stack */
380#define CONFIG_L1_INIT_RAM
381#define CONFIG_SYS_INIT_RAM_LOCK
382#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
383#ifdef CONFIG_PHYS_64BIT
384#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
385#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe0ec000
386/* The assembler doesn't like typecast */
387#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
388 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
389 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
390#else
391#define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe0ec000 /* Initial L1 address */
392#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
393#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
394#endif
395#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
396
397#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
398 GENERATED_GBL_DATA_SIZE)
399#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
400
401#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
402#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
403
404/* Serial Port - controlled on board with jumper J8
405 * open - index 2
406 * shorted - index 1
407 */
408#define CONFIG_CONS_INDEX 1
409#define CONFIG_SYS_NS16550
410#define CONFIG_SYS_NS16550_SERIAL
411#define CONFIG_SYS_NS16550_REG_SIZE 1
412#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
413
414#define CONFIG_SYS_BAUDRATE_TABLE \
415 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
416
417#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
418#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
419#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
420#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
421
422/* Use the HUSH parser */
423#define CONFIG_SYS_HUSH_PARSER
424#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
425
426/* pass open firmware flat tree */
427#define CONFIG_OF_LIBFDT
428#define CONFIG_OF_BOARD_SETUP
429#define CONFIG_OF_STDOUT_VIA_ALIAS
430
431/* new uImage format support */
432#define CONFIG_FIT
433#define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
434
435/* I2C */
436#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
437#define CONFIG_HARD_I2C /* I2C with hardware support */
438#define CONFIG_I2C_MULTI_BUS
439#define CONFIG_I2C_CMD_TREE
440#define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed */
441#define CONFIG_SYS_I2C_SLAVE 0x7F
442#define CONFIG_SYS_I2C_OFFSET 0x118000
443#define CONFIG_SYS_I2C2_OFFSET 0x118100
444#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
445#define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */
446
ee52b188 447#define I2C_MUX_CH_DEFAULT 0x8
97c7fe61 448#define I2C_MUX_CH_VOL_MONITOR 0xa
ee52b188
YS
449#define I2C_MUX_CH_VSC3316_FS 0xc
450#define I2C_MUX_CH_VSC3316_BS 0xd
97c7fe61
YS
451
452/* Voltage monitor on channel 2*/
453#define I2C_VOL_MONITOR_ADDR 0x40
454#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
455#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
456#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
457
458/* VSC Crossbar switches */
459#define CONFIG_VSC_CROSSBAR
ee52b188
YS
460#define VSC3316_FSM_TX_ADDR 0x70
461#define VSC3316_FSM_RX_ADDR 0x71
462
463/*
464 * RapidIO
465 */
466#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
467#ifdef CONFIG_PHYS_64BIT
468#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
469#else
470#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
471#endif
472#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
473
474#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
475#ifdef CONFIG_PHYS_64BIT
476#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
477#else
478#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
479#endif
480#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
481
482/*
483 * for slave u-boot IMAGE instored in master memory space,
484 * PHYS must be aligned based on the SIZE
485 */
486#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef080000ull
487#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff80000ull
488#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x80000 /* 512K */
489#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff80000ull
490/*
491 * for slave UCODE and ENV instored in master memory space,
492 * PHYS must be aligned based on the SIZE
493 */
494#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef040000ull
495#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
496#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
497
498/* slave core release by master*/
499#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
500#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
501
502/*
503 * SRIO_PCIE_BOOT - SLAVE
504 */
505#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
506#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
507#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
508 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
509#endif
510/*
511 * eSPI - Enhanced SPI
512 */
513#define CONFIG_FSL_ESPI
514#define CONFIG_SPI_FLASH
7ff8c7ce 515#define CONFIG_SPI_FLASH_SST
ee52b188
YS
516#define CONFIG_CMD_SF
517#define CONFIG_SF_DEFAULT_SPEED 10000000
518#define CONFIG_SF_DEFAULT_MODE 0
519
520/*
521 * General PCI
522 * Memory space is mapped 1-1, but I/O space must start from 0.
523 */
524
525/* controller 1, direct to uli, tgtid 3, Base address 20000 */
526#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
527#ifdef CONFIG_PHYS_64BIT
528#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
529#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
530#else
531#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
532#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
533#endif
534#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
535#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
536#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
537#ifdef CONFIG_PHYS_64BIT
538#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
539#else
540#define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
541#endif
542#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
543
544/* controller 2, Slot 2, tgtid 2, Base address 201000 */
545#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
546#ifdef CONFIG_PHYS_64BIT
547#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
548#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
549#else
550#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
551#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
552#endif
553#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
554#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
555#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
556#ifdef CONFIG_PHYS_64BIT
557#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
558#else
559#define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
560#endif
561#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
562
563/* controller 3, Slot 1, tgtid 1, Base address 202000 */
564#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
565#ifdef CONFIG_PHYS_64BIT
566#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
567#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
568#else
569#define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
570#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
571#endif
572#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
573#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
574#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
575#ifdef CONFIG_PHYS_64BIT
576#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
577#else
578#define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
579#endif
580#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
581
582/* controller 4, Base address 203000 */
583#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
584#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
585#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
586#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
587#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
588#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
589
590/* Qman/Bman */
591#ifndef CONFIG_NOBQFMAN
592#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
593#define CONFIG_SYS_BMAN_NUM_PORTALS 50
594#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
595#ifdef CONFIG_PHYS_64BIT
596#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
597#else
598#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
599#endif
600#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
601#define CONFIG_SYS_QMAN_NUM_PORTALS 50
602#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
603#ifdef CONFIG_PHYS_64BIT
604#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
605#else
606#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
607#endif
608#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
609
610#define CONFIG_SYS_DPAA_FMAN
611#define CONFIG_SYS_DPAA_PME
612#define CONFIG_SYS_PMAN
613#define CONFIG_SYS_DPAA_DCE
614#define CONFIG_SYS_INTERLAKEN
615
616/* Default address of microcode for the Linux Fman driver */
617#if defined(CONFIG_SPIFLASH)
618/*
619 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
620 * env, so we got 0x110000.
621 */
622#define CONFIG_SYS_QE_FW_IN_SPIFLASH
623#define CONFIG_SYS_QE_FMAN_FW_ADDR 0x110000
624#elif defined(CONFIG_SDCARD)
625/*
626 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
627 * about 545KB (1089 blocks), Env is stored after the image, and the env size is
628 * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
629 */
630#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
631#define CONFIG_SYS_QE_FMAN_FW_ADDR (512 * 1130)
632#elif defined(CONFIG_NAND)
633#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
634#define CONFIG_SYS_QE_FMAN_FW_ADDR (6 * CONFIG_SYS_NAND_BLOCK_SIZE)
635#else
636#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
637#define CONFIG_SYS_QE_FMAN_FW_ADDR 0xEFF40000
638#endif
639#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
640#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
641#endif /* CONFIG_NOBQFMAN */
642
643#ifdef CONFIG_SYS_DPAA_FMAN
644#define CONFIG_FMAN_ENET
645#define CONFIG_PHYLIB_10G
646#define CONFIG_PHY_VITESSE
647#define CONFIG_PHY_TERANETICS
648#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
649#define SGMII_CARD_PORT2_PHY_ADDR 0x1D
650#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
651#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
652#define XFI_CARD_PORT1_PHY_ADDR 0x1 /* tmp, FIXME below addr */
653#define XFI_CARD_PORT2_PHY_ADDR 0x2
654#define XFI_CARD_PORT3_PHY_ADDR 0x3
655#define XFI_CARD_PORT4_PHY_ADDR 0x4
656#define QSGMII_CARD_PHY_ADDR 0x5
4e5c9261
SX
657#define FM1_10GEC1_PHY_ADDR 0x0
658#define FM1_10GEC2_PHY_ADDR 0x1
659#define FM2_10GEC1_PHY_ADDR 0x2
660#define FM2_10GEC2_PHY_ADDR 0x3
ee52b188
YS
661#endif
662
663#ifdef CONFIG_PCI
664#define CONFIG_NET_MULTI
665#define CONFIG_PCI_PNP /* do pci plug-and-play */
666#define CONFIG_E1000
667
668#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
669#define CONFIG_DOS_PARTITION
670#endif /* CONFIG_PCI */
671
672/* SATA */
673#ifdef CONFIG_FSL_SATA_V2
674#define CONFIG_LIBATA
675#define CONFIG_FSL_SATA
676
677#define CONFIG_SYS_SATA_MAX_DEVICE 2
678#define CONFIG_SATA1
679#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
680#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
681#define CONFIG_SATA2
682#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
683#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
684
685#define CONFIG_LBA48
686#define CONFIG_CMD_SATA
687#define CONFIG_DOS_PARTITION
688#define CONFIG_CMD_EXT2
689#endif
690
691#ifdef CONFIG_FMAN_ENET
692#define CONFIG_MII /* MII PHY management */
693#define CONFIG_ETHPRIME "FM1@DTSEC1"
694#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
695#endif
696
697/*
698 * Environment
699 */
700#define CONFIG_LOADS_ECHO /* echo on for serial download */
701#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
702
703/*
704 * Command line configuration.
705 */
706#include <config_cmd_default.h>
707
708#define CONFIG_CMD_DHCP
709#define CONFIG_CMD_ELF
710#define CONFIG_CMD_ERRATA
711#define CONFIG_CMD_GREPENV
712#define CONFIG_CMD_IRQ
713#define CONFIG_CMD_I2C
714#define CONFIG_CMD_MII
715#define CONFIG_CMD_PING
716#define CONFIG_CMD_SETEXPR
717
718#ifdef CONFIG_PCI
719#define CONFIG_CMD_PCI
720#define CONFIG_CMD_NET
721#endif
722
723/*
724* USB
725*/
726#define CONFIG_CMD_USB
727#define CONFIG_USB_STORAGE
728#define CONFIG_USB_EHCI
729#define CONFIG_USB_EHCI_FSL
730#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
731#define CONFIG_CMD_EXT2
732#define CONFIG_HAS_FSL_DR_USB
733
734#define CONFIG_MMC
735
736#ifdef CONFIG_MMC
737#define CONFIG_FSL_ESDHC
738#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
739#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
740#define CONFIG_CMD_MMC
741#define CONFIG_GENERIC_MMC
742#define CONFIG_CMD_EXT2
743#define CONFIG_CMD_FAT
744#define CONFIG_DOS_PARTITION
745#endif
746
747/*
748 * Miscellaneous configurable options
749 */
750#define CONFIG_SYS_LONGHELP /* undef to save memory */
751#define CONFIG_CMDLINE_EDITING /* Command-line editing */
752#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
753#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
754#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
755#ifdef CONFIG_CMD_KGDB
756#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
757#else
758#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
759#endif
760#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
761#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
762#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
763#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks*/
764
765/*
766 * For booting Linux, the board info and command line data
767 * have to be in the first 64 MB of memory, since this is
768 * the maximum mapped by the Linux kernel during initialization.
769 */
770#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
771#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
772
773#ifdef CONFIG_CMD_KGDB
774#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
775#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
776#endif
777
778/*
779 * Environment Configuration
780 */
781#define CONFIG_ROOTPATH "/opt/nfsroot"
782#define CONFIG_BOOTFILE "uImage"
783#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
784
785/* default location for tftp and bootm */
786#define CONFIG_LOADADDR 1000000
787
788#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
789
790#define CONFIG_BAUDRATE 115200
791
792#define __USB_PHY_TYPE utmi
793
10d644b1
YS
794/*
795 * T4240 has 3 DDR controllers. Default to 3way_4KB interleaving. It can be
796 * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to
797 * cacheline interleaving. It can be cacheline, page, bank, superbank.
798 * See doc/README.fsl-ddr for details.
799 */
800#ifdef CONFIG_PPC_T4240
801#define CTRL_INTLV_PREFERED 3way_4KB
802#else
803#define CTRL_INTLV_PREFERED cacheline
804#endif
805
ee52b188 806#define CONFIG_EXTRA_ENV_SETTINGS \
10d644b1
YS
807 "hwconfig=fsl_ddr:" \
808 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
ee52b188
YS
809 "bank_intlv=auto;" \
810 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
811 "netdev=eth0\0" \
812 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
813 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
814 "tftpflash=tftpboot $loadaddr $uboot && " \
815 "protect off $ubootaddr +$filesize && " \
816 "erase $ubootaddr +$filesize && " \
817 "cp.b $loadaddr $ubootaddr $filesize && " \
818 "protect on $ubootaddr +$filesize && " \
819 "cmp.b $loadaddr $ubootaddr $filesize\0" \
820 "consoledev=ttyS0\0" \
821 "ramdiskaddr=2000000\0" \
822 "ramdiskfile=t4240qds/ramdisk.uboot\0" \
823 "fdtaddr=c00000\0" \
824 "fdtfile=t4240qds/t4240qds.dtb\0" \
825 "bdev=sda3\0" \
826 "c=ffe\0"
827
828/* For emulation this causes u-boot to jump to the start of the proof point
829 app code automatically */
830#define CONFIG_PROOF_POINTS \
831 "setenv bootargs root=/dev/$bdev rw " \
832 "console=$consoledev,$baudrate $othbootargs;" \
833 "cpu 1 release 0x29000000 - - -;" \
834 "cpu 2 release 0x29000000 - - -;" \
835 "cpu 3 release 0x29000000 - - -;" \
836 "cpu 4 release 0x29000000 - - -;" \
837 "cpu 5 release 0x29000000 - - -;" \
838 "cpu 6 release 0x29000000 - - -;" \
839 "cpu 7 release 0x29000000 - - -;" \
840 "go 0x29000000"
841
842#define CONFIG_HVBOOT \
843 "setenv bootargs config-addr=0x60000000; " \
844 "bootm 0x01000000 - 0x00f00000"
845
846#define CONFIG_ALU \
847 "setenv bootargs root=/dev/$bdev rw " \
848 "console=$consoledev,$baudrate $othbootargs;" \
849 "cpu 1 release 0x01000000 - - -;" \
850 "cpu 2 release 0x01000000 - - -;" \
851 "cpu 3 release 0x01000000 - - -;" \
852 "cpu 4 release 0x01000000 - - -;" \
853 "cpu 5 release 0x01000000 - - -;" \
854 "cpu 6 release 0x01000000 - - -;" \
855 "cpu 7 release 0x01000000 - - -;" \
856 "go 0x01000000"
857
858#define CONFIG_LINUX \
859 "setenv bootargs root=/dev/ram rw " \
860 "console=$consoledev,$baudrate $othbootargs;" \
861 "setenv ramdiskaddr 0x02000000;" \
862 "setenv fdtaddr 0x00c00000;" \
863 "setenv loadaddr 0x1000000;" \
864 "bootm $loadaddr $ramdiskaddr $fdtaddr"
865
866#define CONFIG_HDBOOT \
867 "setenv bootargs root=/dev/$bdev rw " \
868 "console=$consoledev,$baudrate $othbootargs;" \
869 "tftp $loadaddr $bootfile;" \
870 "tftp $fdtaddr $fdtfile;" \
871 "bootm $loadaddr - $fdtaddr"
872
873#define CONFIG_NFSBOOTCOMMAND \
874 "setenv bootargs root=/dev/nfs rw " \
875 "nfsroot=$serverip:$rootpath " \
876 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
877 "console=$consoledev,$baudrate $othbootargs;" \
878 "tftp $loadaddr $bootfile;" \
879 "tftp $fdtaddr $fdtfile;" \
880 "bootm $loadaddr - $fdtaddr"
881
882#define CONFIG_RAMBOOTCOMMAND \
883 "setenv bootargs root=/dev/ram rw " \
884 "console=$consoledev,$baudrate $othbootargs;" \
885 "tftp $ramdiskaddr $ramdiskfile;" \
886 "tftp $loadaddr $bootfile;" \
887 "tftp $fdtaddr $fdtfile;" \
888 "bootm $loadaddr $ramdiskaddr $fdtaddr"
889
890#define CONFIG_BOOTCOMMAND CONFIG_LINUX
891
892#ifdef CONFIG_SECURE_BOOT
893#include <asm/fsl_secure_boot.h>
894#endif
895
896#endif /* __CONFIG_H */
This page took 0.172612 seconds and 4 git commands to generate.