]>
Commit | Line | Data |
---|---|---|
1938f4a5 SG |
1 | /* |
2 | * Copyright (c) 2011 The Chromium OS Authors. | |
3 | * (C) Copyright 2002-2006 | |
4 | * Wolfgang Denk, DENX Software Engineering, [email protected]. | |
5 | * | |
6 | * (C) Copyright 2002 | |
7 | * Sysgo Real-Time Solutions, GmbH <www.elinos.com> | |
8 | * Marius Groeger <[email protected]> | |
9 | * | |
1a459660 | 10 | * SPDX-License-Identifier: GPL-2.0+ |
1938f4a5 SG |
11 | */ |
12 | ||
13 | #include <common.h> | |
14 | #include <linux/compiler.h> | |
15 | #include <version.h> | |
16 | #include <environment.h> | |
ab7cd627 | 17 | #include <dm.h> |
1938f4a5 | 18 | #include <fdtdec.h> |
f828bf25 | 19 | #include <fs.h> |
e4fef6cf SG |
20 | #if defined(CONFIG_CMD_IDE) |
21 | #include <ide.h> | |
22 | #endif | |
23 | #include <i2c.h> | |
1938f4a5 SG |
24 | #include <initcall.h> |
25 | #include <logbuff.h> | |
e4fef6cf SG |
26 | |
27 | /* TODO: Can we move these into arch/ headers? */ | |
28 | #ifdef CONFIG_8xx | |
29 | #include <mpc8xx.h> | |
30 | #endif | |
31 | #ifdef CONFIG_5xx | |
32 | #include <mpc5xx.h> | |
33 | #endif | |
34 | #ifdef CONFIG_MPC5xxx | |
35 | #include <mpc5xxx.h> | |
36 | #endif | |
ec3b4820 | 37 | #if defined(CONFIG_MP) && (defined(CONFIG_MPC86xx) || defined(CONFIG_E500)) |
a76df709 GH |
38 | #include <asm/mp.h> |
39 | #endif | |
e4fef6cf | 40 | |
a733b06b | 41 | #include <os.h> |
1938f4a5 | 42 | #include <post.h> |
e4fef6cf | 43 | #include <spi.h> |
c5d4001a | 44 | #include <status_led.h> |
71c52dba | 45 | #include <trace.h> |
e4fef6cf | 46 | #include <watchdog.h> |
a733b06b | 47 | #include <asm/errno.h> |
1938f4a5 SG |
48 | #include <asm/io.h> |
49 | #include <asm/sections.h> | |
48a33806 SG |
50 | #ifdef CONFIG_X86 |
51 | #include <asm/init_helpers.h> | |
52 | #include <asm/relocate.h> | |
53 | #endif | |
a733b06b SG |
54 | #ifdef CONFIG_SANDBOX |
55 | #include <asm/state.h> | |
56 | #endif | |
ab7cd627 | 57 | #include <dm/root.h> |
1938f4a5 SG |
58 | #include <linux/compiler.h> |
59 | ||
60 | /* | |
61 | * Pointer to initial global data area | |
62 | * | |
63 | * Here we initialize it if needed. | |
64 | */ | |
65 | #ifdef XTRN_DECLARE_GLOBAL_DATA_PTR | |
66 | #undef XTRN_DECLARE_GLOBAL_DATA_PTR | |
67 | #define XTRN_DECLARE_GLOBAL_DATA_PTR /* empty = allocate here */ | |
68 | DECLARE_GLOBAL_DATA_PTR = (gd_t *) (CONFIG_SYS_INIT_GD_ADDR); | |
69 | #else | |
70 | DECLARE_GLOBAL_DATA_PTR; | |
71 | #endif | |
72 | ||
73 | /* | |
74 | * sjg: IMO this code should be | |
75 | * refactored to a single function, something like: | |
76 | * | |
77 | * void led_set_state(enum led_colour_t colour, int on); | |
78 | */ | |
79 | /************************************************************************ | |
80 | * Coloured LED functionality | |
81 | ************************************************************************ | |
82 | * May be supplied by boards if desired | |
83 | */ | |
c5d4001a JH |
84 | __weak void coloured_LED_init(void) {} |
85 | __weak void red_led_on(void) {} | |
86 | __weak void red_led_off(void) {} | |
87 | __weak void green_led_on(void) {} | |
88 | __weak void green_led_off(void) {} | |
89 | __weak void yellow_led_on(void) {} | |
90 | __weak void yellow_led_off(void) {} | |
91 | __weak void blue_led_on(void) {} | |
92 | __weak void blue_led_off(void) {} | |
1938f4a5 SG |
93 | |
94 | /* | |
95 | * Why is gd allocated a register? Prior to reloc it might be better to | |
96 | * just pass it around to each function in this file? | |
97 | * | |
98 | * After reloc one could argue that it is hardly used and doesn't need | |
99 | * to be in a register. Or if it is it should perhaps hold pointers to all | |
100 | * global data for all modules, so that post-reloc we can avoid the massive | |
101 | * literal pool we get on ARM. Or perhaps just encourage each module to use | |
102 | * a structure... | |
103 | */ | |
104 | ||
105 | /* | |
106 | * Could the CONFIG_SPL_BUILD infection become a flag in gd? | |
107 | */ | |
108 | ||
d54d7eb9 | 109 | #if defined(CONFIG_WATCHDOG) || defined(CONFIG_HW_WATCHDOG) |
e4fef6cf SG |
110 | static int init_func_watchdog_init(void) |
111 | { | |
d54d7eb9 SZ |
112 | # if defined(CONFIG_HW_WATCHDOG) && (defined(CONFIG_BLACKFIN) || \ |
113 | defined(CONFIG_M68K) || defined(CONFIG_MICROBLAZE) || \ | |
114 | defined(CONFIG_SH)) | |
115 | hw_watchdog_init(); | |
116 | # endif | |
e4fef6cf SG |
117 | puts(" Watchdog enabled\n"); |
118 | WATCHDOG_RESET(); | |
119 | ||
120 | return 0; | |
121 | } | |
122 | ||
123 | int init_func_watchdog_reset(void) | |
124 | { | |
125 | WATCHDOG_RESET(); | |
126 | ||
127 | return 0; | |
128 | } | |
129 | #endif /* CONFIG_WATCHDOG */ | |
130 | ||
dd2a6cd0 | 131 | __weak void board_add_ram_info(int use_default) |
e4fef6cf SG |
132 | { |
133 | /* please define platform specific board_add_ram_info() */ | |
134 | } | |
135 | ||
1938f4a5 SG |
136 | static int init_baud_rate(void) |
137 | { | |
138 | gd->baudrate = getenv_ulong("baudrate", 10, CONFIG_BAUDRATE); | |
139 | return 0; | |
140 | } | |
141 | ||
142 | static int display_text_info(void) | |
143 | { | |
a733b06b | 144 | #ifndef CONFIG_SANDBOX |
1938f4a5 SG |
145 | ulong bss_start, bss_end; |
146 | ||
632efa74 SG |
147 | bss_start = (ulong)&__bss_start; |
148 | bss_end = (ulong)&__bss_end; | |
b60eff31 | 149 | |
1938f4a5 | 150 | debug("U-Boot code: %08X -> %08lX BSS: -> %08lX\n", |
d54d7eb9 | 151 | #ifdef CONFIG_SYS_TEXT_BASE |
1938f4a5 | 152 | CONFIG_SYS_TEXT_BASE, bss_start, bss_end); |
d54d7eb9 SZ |
153 | #else |
154 | CONFIG_SYS_MONITOR_BASE, bss_start, bss_end); | |
155 | #endif | |
a733b06b | 156 | #endif |
1938f4a5 SG |
157 | |
158 | #ifdef CONFIG_MODEM_SUPPORT | |
159 | debug("Modem Support enabled\n"); | |
160 | #endif | |
161 | #ifdef CONFIG_USE_IRQ | |
162 | debug("IRQ Stack: %08lx\n", IRQ_STACK_START); | |
163 | debug("FIQ Stack: %08lx\n", FIQ_STACK_START); | |
164 | #endif | |
165 | ||
166 | return 0; | |
167 | } | |
168 | ||
169 | static int announce_dram_init(void) | |
170 | { | |
171 | puts("DRAM: "); | |
172 | return 0; | |
173 | } | |
174 | ||
3da7e5a5 | 175 | #if defined(CONFIG_MIPS) || defined(CONFIG_PPC) |
e4fef6cf SG |
176 | static int init_func_ram(void) |
177 | { | |
178 | #ifdef CONFIG_BOARD_TYPES | |
179 | int board_type = gd->board_type; | |
180 | #else | |
181 | int board_type = 0; /* use dummy arg */ | |
182 | #endif | |
183 | ||
184 | gd->ram_size = initdram(board_type); | |
185 | ||
186 | if (gd->ram_size > 0) | |
187 | return 0; | |
188 | ||
189 | puts("*** failed ***\n"); | |
190 | return 1; | |
191 | } | |
192 | #endif | |
193 | ||
1938f4a5 SG |
194 | static int show_dram_config(void) |
195 | { | |
fa39ffe5 | 196 | unsigned long long size; |
1938f4a5 SG |
197 | |
198 | #ifdef CONFIG_NR_DRAM_BANKS | |
199 | int i; | |
200 | ||
201 | debug("\nRAM Configuration:\n"); | |
202 | for (i = size = 0; i < CONFIG_NR_DRAM_BANKS; i++) { | |
203 | size += gd->bd->bi_dram[i].size; | |
204 | debug("Bank #%d: %08lx ", i, gd->bd->bi_dram[i].start); | |
205 | #ifdef DEBUG | |
206 | print_size(gd->bd->bi_dram[i].size, "\n"); | |
207 | #endif | |
208 | } | |
209 | debug("\nDRAM: "); | |
210 | #else | |
211 | size = gd->ram_size; | |
212 | #endif | |
213 | ||
e4fef6cf SG |
214 | print_size(size, ""); |
215 | board_add_ram_info(0); | |
216 | putc('\n'); | |
1938f4a5 SG |
217 | |
218 | return 0; | |
219 | } | |
220 | ||
dd2a6cd0 | 221 | __weak void dram_init_banksize(void) |
1938f4a5 SG |
222 | { |
223 | #if defined(CONFIG_NR_DRAM_BANKS) && defined(CONFIG_SYS_SDRAM_BASE) | |
224 | gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE; | |
225 | gd->bd->bi_dram[0].size = get_effective_memsize(); | |
226 | #endif | |
227 | } | |
228 | ||
ea818dbb | 229 | #if defined(CONFIG_HARD_I2C) || defined(CONFIG_SYS_I2C) |
e4fef6cf SG |
230 | static int init_func_i2c(void) |
231 | { | |
232 | puts("I2C: "); | |
815a76f2 | 233 | #ifdef CONFIG_SYS_I2C |
234 | i2c_init_all(); | |
235 | #else | |
e4fef6cf | 236 | i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE); |
815a76f2 | 237 | #endif |
e4fef6cf SG |
238 | puts("ready\n"); |
239 | return 0; | |
240 | } | |
241 | #endif | |
242 | ||
243 | #if defined(CONFIG_HARD_SPI) | |
244 | static int init_func_spi(void) | |
245 | { | |
246 | puts("SPI: "); | |
247 | spi_init(); | |
248 | puts("ready\n"); | |
249 | return 0; | |
250 | } | |
251 | #endif | |
252 | ||
253 | __maybe_unused | |
1938f4a5 SG |
254 | static int zero_global_data(void) |
255 | { | |
256 | memset((void *)gd, '\0', sizeof(gd_t)); | |
257 | ||
258 | return 0; | |
259 | } | |
260 | ||
261 | static int setup_mon_len(void) | |
262 | { | |
b60eff31 AA |
263 | #ifdef __ARM__ |
264 | gd->mon_len = (ulong)&__bss_end - (ulong)_start; | |
a733b06b SG |
265 | #elif defined(CONFIG_SANDBOX) |
266 | gd->mon_len = (ulong)&_end - (ulong)_init; | |
5ff10aa7 | 267 | #elif defined(CONFIG_BLACKFIN) || defined(CONFIG_NIOS2) |
d54d7eb9 | 268 | gd->mon_len = CONFIG_SYS_MONITOR_LEN; |
632efa74 | 269 | #else |
e4fef6cf SG |
270 | /* TODO: use (ulong)&__bss_end - (ulong)&__text_start; ? */ |
271 | gd->mon_len = (ulong)&__bss_end - CONFIG_SYS_MONITOR_BASE; | |
632efa74 | 272 | #endif |
1938f4a5 SG |
273 | return 0; |
274 | } | |
275 | ||
276 | __weak int arch_cpu_init(void) | |
277 | { | |
278 | return 0; | |
279 | } | |
280 | ||
f828bf25 SG |
281 | #ifdef CONFIG_OF_HOSTFILE |
282 | ||
f828bf25 SG |
283 | static int read_fdt_from_file(void) |
284 | { | |
285 | struct sandbox_state *state = state_get_current(); | |
95fac6ab | 286 | const char *fname = state->fdt_fname; |
f828bf25 | 287 | void *blob; |
95fac6ab | 288 | ssize_t size; |
f828bf25 | 289 | int err; |
95fac6ab | 290 | int fd; |
f828bf25 SG |
291 | |
292 | blob = map_sysmem(CONFIG_SYS_FDT_LOAD_ADDR, 0); | |
293 | if (!state->fdt_fname) { | |
95fac6ab | 294 | err = fdt_create_empty_tree(blob, 256); |
f828bf25 SG |
295 | if (!err) |
296 | goto done; | |
95fac6ab SG |
297 | printf("Unable to create empty FDT: %s\n", fdt_strerror(err)); |
298 | return -EINVAL; | |
299 | } | |
300 | ||
301 | size = os_get_filesize(fname); | |
302 | if (size < 0) { | |
303 | printf("Failed to file FDT file '%s'\n", fname); | |
304 | return -ENOENT; | |
305 | } | |
306 | fd = os_open(fname, OS_O_RDONLY); | |
307 | if (fd < 0) { | |
308 | printf("Failed to open FDT file '%s'\n", fname); | |
309 | return -EACCES; | |
f828bf25 | 310 | } |
95fac6ab SG |
311 | if (os_read(fd, blob, size) != size) { |
312 | os_close(fd); | |
f828bf25 | 313 | return -EIO; |
95fac6ab SG |
314 | } |
315 | os_close(fd); | |
f828bf25 SG |
316 | |
317 | done: | |
318 | gd->fdt_blob = blob; | |
319 | ||
320 | return 0; | |
321 | } | |
322 | #endif | |
323 | ||
a733b06b SG |
324 | #ifdef CONFIG_SANDBOX |
325 | static int setup_ram_buf(void) | |
326 | { | |
5c2859cd SG |
327 | struct sandbox_state *state = state_get_current(); |
328 | ||
329 | gd->arch.ram_buf = state->ram_buf; | |
330 | gd->ram_size = state->ram_size; | |
a733b06b SG |
331 | |
332 | return 0; | |
333 | } | |
334 | #endif | |
335 | ||
1938f4a5 SG |
336 | static int setup_fdt(void) |
337 | { | |
c970dffe MY |
338 | #ifdef CONFIG_OF_CONTROL |
339 | # ifdef CONFIG_OF_EMBED | |
1938f4a5 | 340 | /* Get a pointer to the FDT */ |
6ab6b2af | 341 | gd->fdt_blob = __dtb_dt_begin; |
c970dffe | 342 | # elif defined CONFIG_OF_SEPARATE |
1938f4a5 | 343 | /* FDT is at end of image */ |
632efa74 | 344 | gd->fdt_blob = (ulong *)&_end; |
c970dffe | 345 | # elif defined(CONFIG_OF_HOSTFILE) |
f828bf25 SG |
346 | if (read_fdt_from_file()) { |
347 | puts("Failed to read control FDT\n"); | |
348 | return -1; | |
349 | } | |
c970dffe | 350 | # endif |
1938f4a5 SG |
351 | /* Allow the early environment to override the fdt address */ |
352 | gd->fdt_blob = (void *)getenv_ulong("fdtcontroladdr", 16, | |
353 | (uintptr_t)gd->fdt_blob); | |
c970dffe | 354 | #endif |
1938f4a5 SG |
355 | return 0; |
356 | } | |
357 | ||
358 | /* Get the top of usable RAM */ | |
359 | __weak ulong board_get_usable_ram_top(ulong total_size) | |
360 | { | |
361 | return gd->ram_top; | |
362 | } | |
363 | ||
364 | static int setup_dest_addr(void) | |
365 | { | |
366 | debug("Monitor len: %08lX\n", gd->mon_len); | |
367 | /* | |
368 | * Ram is setup, size stored in gd !! | |
369 | */ | |
370 | debug("Ram size: %08lX\n", (ulong)gd->ram_size); | |
371 | #if defined(CONFIG_SYS_MEM_TOP_HIDE) | |
372 | /* | |
373 | * Subtract specified amount of memory to hide so that it won't | |
374 | * get "touched" at all by U-Boot. By fixing up gd->ram_size | |
375 | * the Linux kernel should now get passed the now "corrected" | |
376 | * memory size and won't touch it either. This should work | |
377 | * for arch/ppc and arch/powerpc. Only Linux board ports in | |
378 | * arch/powerpc with bootwrapper support, that recalculate the | |
379 | * memory size from the SDRAM controller setup will have to | |
380 | * get fixed. | |
381 | */ | |
382 | gd->ram_size -= CONFIG_SYS_MEM_TOP_HIDE; | |
383 | #endif | |
384 | #ifdef CONFIG_SYS_SDRAM_BASE | |
385 | gd->ram_top = CONFIG_SYS_SDRAM_BASE; | |
386 | #endif | |
e4fef6cf | 387 | gd->ram_top += get_effective_memsize(); |
1938f4a5 | 388 | gd->ram_top = board_get_usable_ram_top(gd->mon_len); |
a0ba279a | 389 | gd->relocaddr = gd->ram_top; |
1938f4a5 | 390 | debug("Ram top: %08lX\n", (ulong)gd->ram_top); |
ec3b4820 | 391 | #if defined(CONFIG_MP) && (defined(CONFIG_MPC86xx) || defined(CONFIG_E500)) |
e4fef6cf SG |
392 | /* |
393 | * We need to make sure the location we intend to put secondary core | |
394 | * boot code is reserved and not used by any part of u-boot | |
395 | */ | |
a0ba279a MY |
396 | if (gd->relocaddr > determine_mp_bootpg(NULL)) { |
397 | gd->relocaddr = determine_mp_bootpg(NULL); | |
398 | debug("Reserving MP boot page to %08lx\n", gd->relocaddr); | |
e4fef6cf SG |
399 | } |
400 | #endif | |
1938f4a5 SG |
401 | return 0; |
402 | } | |
403 | ||
404 | #if defined(CONFIG_LOGBUFFER) && !defined(CONFIG_ALT_LB_ADDR) | |
405 | static int reserve_logbuffer(void) | |
406 | { | |
407 | /* reserve kernel log buffer */ | |
a0ba279a | 408 | gd->relocaddr -= LOGBUFF_RESERVE; |
1938f4a5 | 409 | debug("Reserving %dk for kernel logbuffer at %08lx\n", LOGBUFF_LEN, |
a0ba279a | 410 | gd->relocaddr); |
1938f4a5 SG |
411 | return 0; |
412 | } | |
413 | #endif | |
414 | ||
415 | #ifdef CONFIG_PRAM | |
416 | /* reserve protected RAM */ | |
417 | static int reserve_pram(void) | |
418 | { | |
419 | ulong reg; | |
420 | ||
421 | reg = getenv_ulong("pram", 10, CONFIG_PRAM); | |
a0ba279a | 422 | gd->relocaddr -= (reg << 10); /* size is in kB */ |
1938f4a5 | 423 | debug("Reserving %ldk for protected RAM at %08lx\n", reg, |
a0ba279a | 424 | gd->relocaddr); |
1938f4a5 SG |
425 | return 0; |
426 | } | |
427 | #endif /* CONFIG_PRAM */ | |
428 | ||
429 | /* Round memory pointer down to next 4 kB limit */ | |
430 | static int reserve_round_4k(void) | |
431 | { | |
a0ba279a | 432 | gd->relocaddr &= ~(4096 - 1); |
1938f4a5 SG |
433 | return 0; |
434 | } | |
435 | ||
436 | #if !(defined(CONFIG_SYS_ICACHE_OFF) && defined(CONFIG_SYS_DCACHE_OFF)) && \ | |
437 | defined(CONFIG_ARM) | |
438 | static int reserve_mmu(void) | |
439 | { | |
440 | /* reserve TLB table */ | |
cce6be7f | 441 | gd->arch.tlb_size = PGTABLE_SIZE; |
a0ba279a | 442 | gd->relocaddr -= gd->arch.tlb_size; |
1938f4a5 SG |
443 | |
444 | /* round down to next 64 kB limit */ | |
a0ba279a | 445 | gd->relocaddr &= ~(0x10000 - 1); |
1938f4a5 | 446 | |
a0ba279a | 447 | gd->arch.tlb_addr = gd->relocaddr; |
1938f4a5 SG |
448 | debug("TLB table from %08lx to %08lx\n", gd->arch.tlb_addr, |
449 | gd->arch.tlb_addr + gd->arch.tlb_size); | |
450 | return 0; | |
451 | } | |
452 | #endif | |
453 | ||
454 | #ifdef CONFIG_LCD | |
455 | static int reserve_lcd(void) | |
456 | { | |
457 | #ifdef CONFIG_FB_ADDR | |
458 | gd->fb_base = CONFIG_FB_ADDR; | |
459 | #else | |
460 | /* reserve memory for LCD display (always full pages) */ | |
a0ba279a MY |
461 | gd->relocaddr = lcd_setmem(gd->relocaddr); |
462 | gd->fb_base = gd->relocaddr; | |
1938f4a5 SG |
463 | #endif /* CONFIG_FB_ADDR */ |
464 | return 0; | |
465 | } | |
466 | #endif /* CONFIG_LCD */ | |
467 | ||
71c52dba SG |
468 | static int reserve_trace(void) |
469 | { | |
470 | #ifdef CONFIG_TRACE | |
471 | gd->relocaddr -= CONFIG_TRACE_BUFFER_SIZE; | |
472 | gd->trace_buff = map_sysmem(gd->relocaddr, CONFIG_TRACE_BUFFER_SIZE); | |
473 | debug("Reserving %dk for trace data at: %08lx\n", | |
474 | CONFIG_TRACE_BUFFER_SIZE >> 10, gd->relocaddr); | |
475 | #endif | |
476 | ||
477 | return 0; | |
478 | } | |
479 | ||
d54d7eb9 SZ |
480 | #if defined(CONFIG_VIDEO) && (!defined(CONFIG_PPC) || defined(CONFIG_8xx)) && \ |
481 | !defined(CONFIG_ARM) && !defined(CONFIG_X86) && \ | |
482 | !defined(CONFIG_BLACKFIN) | |
e4fef6cf SG |
483 | static int reserve_video(void) |
484 | { | |
485 | /* reserve memory for video display (always full pages) */ | |
a0ba279a MY |
486 | gd->relocaddr = video_setmem(gd->relocaddr); |
487 | gd->fb_base = gd->relocaddr; | |
e4fef6cf SG |
488 | |
489 | return 0; | |
490 | } | |
491 | #endif | |
492 | ||
1938f4a5 SG |
493 | static int reserve_uboot(void) |
494 | { | |
495 | /* | |
496 | * reserve memory for U-Boot code, data & bss | |
497 | * round down to next 4 kB limit | |
498 | */ | |
a0ba279a MY |
499 | gd->relocaddr -= gd->mon_len; |
500 | gd->relocaddr &= ~(4096 - 1); | |
e4fef6cf SG |
501 | #ifdef CONFIG_E500 |
502 | /* round down to next 64 kB limit so that IVPR stays aligned */ | |
a0ba279a | 503 | gd->relocaddr &= ~(65536 - 1); |
e4fef6cf | 504 | #endif |
1938f4a5 SG |
505 | |
506 | debug("Reserving %ldk for U-Boot at: %08lx\n", gd->mon_len >> 10, | |
a0ba279a MY |
507 | gd->relocaddr); |
508 | ||
509 | gd->start_addr_sp = gd->relocaddr; | |
510 | ||
1938f4a5 SG |
511 | return 0; |
512 | } | |
513 | ||
8cae8a68 | 514 | #ifndef CONFIG_SPL_BUILD |
1938f4a5 SG |
515 | /* reserve memory for malloc() area */ |
516 | static int reserve_malloc(void) | |
517 | { | |
a0ba279a | 518 | gd->start_addr_sp = gd->start_addr_sp - TOTAL_MALLOC_LEN; |
1938f4a5 | 519 | debug("Reserving %dk for malloc() at: %08lx\n", |
a0ba279a | 520 | TOTAL_MALLOC_LEN >> 10, gd->start_addr_sp); |
1938f4a5 SG |
521 | return 0; |
522 | } | |
523 | ||
524 | /* (permanently) allocate a Board Info struct */ | |
525 | static int reserve_board(void) | |
526 | { | |
d54d7eb9 SZ |
527 | if (!gd->bd) { |
528 | gd->start_addr_sp -= sizeof(bd_t); | |
529 | gd->bd = (bd_t *)map_sysmem(gd->start_addr_sp, sizeof(bd_t)); | |
530 | memset(gd->bd, '\0', sizeof(bd_t)); | |
531 | debug("Reserving %zu Bytes for Board Info at: %08lx\n", | |
532 | sizeof(bd_t), gd->start_addr_sp); | |
533 | } | |
1938f4a5 SG |
534 | return 0; |
535 | } | |
8cae8a68 | 536 | #endif |
1938f4a5 SG |
537 | |
538 | static int setup_machine(void) | |
539 | { | |
540 | #ifdef CONFIG_MACH_TYPE | |
541 | gd->bd->bi_arch_number = CONFIG_MACH_TYPE; /* board id for Linux */ | |
542 | #endif | |
543 | return 0; | |
544 | } | |
545 | ||
546 | static int reserve_global_data(void) | |
547 | { | |
a0ba279a MY |
548 | gd->start_addr_sp -= sizeof(gd_t); |
549 | gd->new_gd = (gd_t *)map_sysmem(gd->start_addr_sp, sizeof(gd_t)); | |
1938f4a5 | 550 | debug("Reserving %zu Bytes for Global Data at: %08lx\n", |
a0ba279a | 551 | sizeof(gd_t), gd->start_addr_sp); |
1938f4a5 SG |
552 | return 0; |
553 | } | |
554 | ||
555 | static int reserve_fdt(void) | |
556 | { | |
557 | /* | |
558 | * If the device tree is sitting immediate above our image then we | |
559 | * must relocate it. If it is embedded in the data section, then it | |
560 | * will be relocated with other data. | |
561 | */ | |
562 | if (gd->fdt_blob) { | |
563 | gd->fdt_size = ALIGN(fdt_totalsize(gd->fdt_blob) + 0x1000, 32); | |
564 | ||
a0ba279a MY |
565 | gd->start_addr_sp -= gd->fdt_size; |
566 | gd->new_fdt = map_sysmem(gd->start_addr_sp, gd->fdt_size); | |
a733b06b | 567 | debug("Reserving %lu Bytes for FDT at: %08lx\n", |
a0ba279a | 568 | gd->fdt_size, gd->start_addr_sp); |
1938f4a5 SG |
569 | } |
570 | ||
571 | return 0; | |
572 | } | |
573 | ||
574 | static int reserve_stacks(void) | |
575 | { | |
8cae8a68 SG |
576 | #ifdef CONFIG_SPL_BUILD |
577 | # ifdef CONFIG_ARM | |
a0ba279a MY |
578 | gd->start_addr_sp -= 128; /* leave 32 words for abort-stack */ |
579 | gd->irq_sp = gd->start_addr_sp; | |
8cae8a68 SG |
580 | # endif |
581 | #else | |
e4fef6cf SG |
582 | # ifdef CONFIG_PPC |
583 | ulong *s; | |
584 | # endif | |
8cae8a68 | 585 | |
1938f4a5 | 586 | /* setup stack pointer for exceptions */ |
a0ba279a MY |
587 | gd->start_addr_sp -= 16; |
588 | gd->start_addr_sp &= ~0xf; | |
589 | gd->irq_sp = gd->start_addr_sp; | |
1938f4a5 SG |
590 | |
591 | /* | |
592 | * Handle architecture-specific things here | |
593 | * TODO([email protected]): Perhaps create arch_reserve_stack() | |
594 | * to handle this and put in arch/xxx/lib/stack.c | |
595 | */ | |
cce6be7f | 596 | # if defined(CONFIG_ARM) && !defined(CONFIG_ARM64) |
1938f4a5 | 597 | # ifdef CONFIG_USE_IRQ |
a0ba279a | 598 | gd->start_addr_sp -= (CONFIG_STACKSIZE_IRQ + CONFIG_STACKSIZE_FIQ); |
1938f4a5 | 599 | debug("Reserving %zu Bytes for IRQ stack at: %08lx\n", |
a0ba279a | 600 | CONFIG_STACKSIZE_IRQ + CONFIG_STACKSIZE_FIQ, gd->start_addr_sp); |
1938f4a5 SG |
601 | |
602 | /* 8-byte alignment for ARM ABI compliance */ | |
a0ba279a | 603 | gd->start_addr_sp &= ~0x07; |
1938f4a5 SG |
604 | # endif |
605 | /* leave 3 words for abort-stack, plus 1 for alignment */ | |
a0ba279a | 606 | gd->start_addr_sp -= 16; |
e4fef6cf SG |
607 | # elif defined(CONFIG_PPC) |
608 | /* Clear initial stack frame */ | |
a0ba279a | 609 | s = (ulong *) gd->start_addr_sp; |
e4fef6cf SG |
610 | *s = 0; /* Terminate back chain */ |
611 | *++s = 0; /* NULL return address */ | |
8cae8a68 | 612 | # endif /* Architecture specific code */ |
1938f4a5 SG |
613 | |
614 | return 0; | |
8cae8a68 | 615 | #endif |
1938f4a5 SG |
616 | } |
617 | ||
618 | static int display_new_sp(void) | |
619 | { | |
a0ba279a | 620 | debug("New Stack Pointer is: %08lx\n", gd->start_addr_sp); |
1938f4a5 SG |
621 | |
622 | return 0; | |
623 | } | |
624 | ||
e4fef6cf SG |
625 | #ifdef CONFIG_PPC |
626 | static int setup_board_part1(void) | |
627 | { | |
628 | bd_t *bd = gd->bd; | |
629 | ||
630 | /* | |
631 | * Save local variables to board info struct | |
632 | */ | |
633 | ||
634 | bd->bi_memstart = CONFIG_SYS_SDRAM_BASE; /* start of memory */ | |
635 | bd->bi_memsize = gd->ram_size; /* size in bytes */ | |
636 | ||
637 | #ifdef CONFIG_SYS_SRAM_BASE | |
638 | bd->bi_sramstart = CONFIG_SYS_SRAM_BASE; /* start of SRAM */ | |
639 | bd->bi_sramsize = CONFIG_SYS_SRAM_SIZE; /* size of SRAM */ | |
640 | #endif | |
641 | ||
58dac327 | 642 | #if defined(CONFIG_8xx) || defined(CONFIG_MPC8260) || defined(CONFIG_5xx) || \ |
e4fef6cf SG |
643 | defined(CONFIG_E500) || defined(CONFIG_MPC86xx) |
644 | bd->bi_immr_base = CONFIG_SYS_IMMR; /* base of IMMR register */ | |
645 | #endif | |
646 | #if defined(CONFIG_MPC5xxx) | |
647 | bd->bi_mbar_base = CONFIG_SYS_MBAR; /* base of internal registers */ | |
648 | #endif | |
649 | #if defined(CONFIG_MPC83xx) | |
650 | bd->bi_immrbar = CONFIG_SYS_IMMR; | |
651 | #endif | |
e4fef6cf SG |
652 | |
653 | return 0; | |
654 | } | |
655 | ||
656 | static int setup_board_part2(void) | |
657 | { | |
658 | bd_t *bd = gd->bd; | |
659 | ||
660 | bd->bi_intfreq = gd->cpu_clk; /* Internal Freq, in Hz */ | |
661 | bd->bi_busfreq = gd->bus_clk; /* Bus Freq, in Hz */ | |
662 | #if defined(CONFIG_CPM2) | |
663 | bd->bi_cpmfreq = gd->arch.cpm_clk; | |
664 | bd->bi_brgfreq = gd->arch.brg_clk; | |
665 | bd->bi_sccfreq = gd->arch.scc_clk; | |
666 | bd->bi_vco = gd->arch.vco_out; | |
667 | #endif /* CONFIG_CPM2 */ | |
668 | #if defined(CONFIG_MPC512X) | |
669 | bd->bi_ipsfreq = gd->arch.ips_clk; | |
670 | #endif /* CONFIG_MPC512X */ | |
671 | #if defined(CONFIG_MPC5xxx) | |
672 | bd->bi_ipbfreq = gd->arch.ipb_clk; | |
673 | bd->bi_pcifreq = gd->pci_clk; | |
674 | #endif /* CONFIG_MPC5xxx */ | |
675 | ||
676 | return 0; | |
677 | } | |
678 | #endif | |
679 | ||
680 | #ifdef CONFIG_SYS_EXTBDINFO | |
681 | static int setup_board_extra(void) | |
682 | { | |
683 | bd_t *bd = gd->bd; | |
684 | ||
685 | strncpy((char *) bd->bi_s_version, "1.2", sizeof(bd->bi_s_version)); | |
686 | strncpy((char *) bd->bi_r_version, U_BOOT_VERSION, | |
687 | sizeof(bd->bi_r_version)); | |
688 | ||
689 | bd->bi_procfreq = gd->cpu_clk; /* Processor Speed, In Hz */ | |
690 | bd->bi_plb_busfreq = gd->bus_clk; | |
691 | #if defined(CONFIG_405GP) || defined(CONFIG_405EP) || \ | |
692 | defined(CONFIG_440EP) || defined(CONFIG_440GR) || \ | |
693 | defined(CONFIG_440EPX) || defined(CONFIG_440GRX) | |
694 | bd->bi_pci_busfreq = get_PCI_freq(); | |
695 | bd->bi_opbfreq = get_OPB_freq(); | |
696 | #elif defined(CONFIG_XILINX_405) | |
697 | bd->bi_pci_busfreq = get_PCI_freq(); | |
698 | #endif | |
699 | ||
700 | return 0; | |
701 | } | |
702 | #endif | |
703 | ||
1938f4a5 SG |
704 | #ifdef CONFIG_POST |
705 | static int init_post(void) | |
706 | { | |
707 | post_bootmode_init(); | |
708 | post_run(NULL, POST_ROM | post_bootmode_get(0)); | |
709 | ||
710 | return 0; | |
711 | } | |
712 | #endif | |
713 | ||
1938f4a5 SG |
714 | static int setup_dram_config(void) |
715 | { | |
716 | /* Ram is board specific, so move it to board code ... */ | |
717 | dram_init_banksize(); | |
718 | ||
719 | return 0; | |
720 | } | |
721 | ||
722 | static int reloc_fdt(void) | |
723 | { | |
724 | if (gd->new_fdt) { | |
725 | memcpy(gd->new_fdt, gd->fdt_blob, gd->fdt_size); | |
726 | gd->fdt_blob = gd->new_fdt; | |
727 | } | |
728 | ||
729 | return 0; | |
730 | } | |
731 | ||
732 | static int setup_reloc(void) | |
733 | { | |
d54d7eb9 | 734 | #ifdef CONFIG_SYS_TEXT_BASE |
a0ba279a | 735 | gd->reloc_off = gd->relocaddr - CONFIG_SYS_TEXT_BASE; |
d54d7eb9 | 736 | #endif |
1938f4a5 SG |
737 | memcpy(gd->new_gd, (char *)gd, sizeof(gd_t)); |
738 | ||
739 | debug("Relocation Offset is: %08lx\n", gd->reloc_off); | |
a733b06b | 740 | debug("Relocating to %08lx, new gd at %08lx, sp at %08lx\n", |
a0ba279a MY |
741 | gd->relocaddr, (ulong)map_to_sysmem(gd->new_gd), |
742 | gd->start_addr_sp); | |
1938f4a5 SG |
743 | |
744 | return 0; | |
745 | } | |
746 | ||
747 | /* ARM calls relocate_code from its crt0.S */ | |
808434cd | 748 | #if !defined(CONFIG_ARM) && !defined(CONFIG_SANDBOX) |
1938f4a5 SG |
749 | |
750 | static int jump_to_copy(void) | |
751 | { | |
48a33806 SG |
752 | /* |
753 | * x86 is special, but in a nice way. It uses a trampoline which | |
754 | * enables the dcache if possible. | |
755 | * | |
756 | * For now, other archs use relocate_code(), which is implemented | |
757 | * similarly for all archs. When we do generic relocation, hopefully | |
758 | * we can make all archs enable the dcache prior to relocation. | |
759 | */ | |
760 | #ifdef CONFIG_X86 | |
761 | /* | |
762 | * SDRAM and console are now initialised. The final stack can now | |
763 | * be setup in SDRAM. Code execution will continue in Flash, but | |
764 | * with the stack in SDRAM and Global Data in temporary memory | |
765 | * (CPU cache) | |
766 | */ | |
767 | board_init_f_r_trampoline(gd->start_addr_sp); | |
768 | #else | |
a0ba279a | 769 | relocate_code(gd->start_addr_sp, gd->new_gd, gd->relocaddr); |
48a33806 | 770 | #endif |
1938f4a5 SG |
771 | |
772 | return 0; | |
773 | } | |
774 | #endif | |
775 | ||
776 | /* Record the board_init_f() bootstage (after arch_cpu_init()) */ | |
777 | static int mark_bootstage(void) | |
778 | { | |
779 | bootstage_mark_name(BOOTSTAGE_ID_START_UBOOT_F, "board_init_f"); | |
780 | ||
781 | return 0; | |
782 | } | |
783 | ||
d59476b6 SG |
784 | static int initf_malloc(void) |
785 | { | |
786 | #ifdef CONFIG_SYS_MALLOC_F_LEN | |
787 | assert(gd->malloc_base); /* Set up by crt0.S */ | |
788 | gd->malloc_limit = gd->malloc_base + CONFIG_SYS_MALLOC_F_LEN; | |
789 | gd->malloc_ptr = 0; | |
790 | #endif | |
791 | ||
792 | return 0; | |
793 | } | |
794 | ||
ab7cd627 SG |
795 | static int initf_dm(void) |
796 | { | |
797 | #if defined(CONFIG_DM) && defined(CONFIG_SYS_MALLOC_F_LEN) | |
798 | int ret; | |
799 | ||
800 | ret = dm_init_and_scan(true); | |
801 | if (ret) | |
802 | return ret; | |
803 | #endif | |
804 | ||
805 | return 0; | |
806 | } | |
807 | ||
1938f4a5 | 808 | static init_fnc_t init_sequence_f[] = { |
a733b06b SG |
809 | #ifdef CONFIG_SANDBOX |
810 | setup_ram_buf, | |
e4fef6cf | 811 | #endif |
1938f4a5 | 812 | setup_mon_len, |
71c52dba SG |
813 | setup_fdt, |
814 | trace_early_init, | |
e4fef6cf SG |
815 | #if defined(CONFIG_MPC85xx) || defined(CONFIG_MPC86xx) |
816 | /* TODO: can this go into arch_cpu_init()? */ | |
817 | probecpu, | |
818 | #endif | |
1938f4a5 | 819 | arch_cpu_init, /* basic arch cpu dependent setup */ |
48a33806 SG |
820 | #ifdef CONFIG_X86 |
821 | cpu_init_f, /* TODO([email protected]): remove */ | |
822 | # ifdef CONFIG_OF_CONTROL | |
823 | find_fdt, /* TODO([email protected]): remove */ | |
824 | # endif | |
825 | #endif | |
1938f4a5 SG |
826 | mark_bootstage, |
827 | #ifdef CONFIG_OF_CONTROL | |
828 | fdtdec_check_fdt, | |
829 | #endif | |
3ea0953d SG |
830 | initf_malloc, |
831 | initf_dm, | |
1938f4a5 SG |
832 | #if defined(CONFIG_BOARD_EARLY_INIT_F) |
833 | board_early_init_f, | |
834 | #endif | |
e4fef6cf SG |
835 | /* TODO: can any of this go into arch_cpu_init()? */ |
836 | #if defined(CONFIG_PPC) && !defined(CONFIG_8xx_CPUCLK_DEFAULT) | |
837 | get_clocks, /* get CPU and bus clocks (etc.) */ | |
838 | #if defined(CONFIG_TQM8xxL) && !defined(CONFIG_TQM866M) \ | |
839 | && !defined(CONFIG_TQM885D) | |
840 | adjust_sdram_tbs_8xx, | |
841 | #endif | |
842 | /* TODO: can we rename this to timer_init()? */ | |
843 | init_timebase, | |
844 | #endif | |
d54d7eb9 | 845 | #if defined(CONFIG_ARM) || defined(CONFIG_MIPS) || defined(CONFIG_BLACKFIN) |
1938f4a5 | 846 | timer_init, /* initialize timer */ |
e4fef6cf | 847 | #endif |
e4fef6cf SG |
848 | #ifdef CONFIG_SYS_ALLOC_DPRAM |
849 | #if !defined(CONFIG_CPM2) | |
850 | dpram_init, | |
851 | #endif | |
852 | #endif | |
853 | #if defined(CONFIG_BOARD_POSTCLK_INIT) | |
854 | board_postclk_init, | |
b8521b74 MY |
855 | #endif |
856 | #ifdef CONFIG_FSL_ESDHC | |
857 | get_clocks, | |
1938f4a5 SG |
858 | #endif |
859 | env_init, /* initialize environment */ | |
e4fef6cf SG |
860 | #if defined(CONFIG_8xx_CPUCLK_DEFAULT) |
861 | /* get CPU and bus clocks according to the environment variable */ | |
862 | get_clocks_866, | |
863 | /* adjust sdram refresh rate according to the new clock */ | |
864 | sdram_adjust_866, | |
865 | init_timebase, | |
866 | #endif | |
1938f4a5 SG |
867 | init_baud_rate, /* initialze baudrate settings */ |
868 | serial_init, /* serial communications setup */ | |
869 | console_init_f, /* stage 1 init of console */ | |
a733b06b SG |
870 | #ifdef CONFIG_SANDBOX |
871 | sandbox_early_getopt_check, | |
872 | #endif | |
873 | #ifdef CONFIG_OF_CONTROL | |
874 | fdtdec_prepare_fdt, | |
48a33806 | 875 | #endif |
1938f4a5 SG |
876 | display_options, /* say that we are here */ |
877 | display_text_info, /* show debugging info if required */ | |
58dac327 | 878 | #if defined(CONFIG_MPC8260) |
e4fef6cf SG |
879 | prt_8260_rsr, |
880 | prt_8260_clks, | |
58dac327 | 881 | #endif /* CONFIG_MPC8260 */ |
e4fef6cf SG |
882 | #if defined(CONFIG_MPC83xx) |
883 | prt_83xx_rsr, | |
884 | #endif | |
885 | #ifdef CONFIG_PPC | |
886 | checkcpu, | |
887 | #endif | |
1938f4a5 | 888 | print_cpuinfo, /* display cpu info (and speed) */ |
e4fef6cf SG |
889 | #if defined(CONFIG_MPC5xxx) |
890 | prt_mpc5xxx_clks, | |
891 | #endif /* CONFIG_MPC5xxx */ | |
1938f4a5 SG |
892 | #if defined(CONFIG_DISPLAY_BOARDINFO) |
893 | checkboard, /* display board info */ | |
e4fef6cf SG |
894 | #endif |
895 | INIT_FUNC_WATCHDOG_INIT | |
896 | #if defined(CONFIG_MISC_INIT_F) | |
897 | misc_init_f, | |
898 | #endif | |
899 | INIT_FUNC_WATCHDOG_RESET | |
ea818dbb | 900 | #if defined(CONFIG_HARD_I2C) || defined(CONFIG_SYS_I2C) |
e4fef6cf SG |
901 | init_func_i2c, |
902 | #endif | |
903 | #if defined(CONFIG_HARD_SPI) | |
904 | init_func_spi, | |
1938f4a5 SG |
905 | #endif |
906 | announce_dram_init, | |
907 | /* TODO: unify all these dram functions? */ | |
07387d17 | 908 | #if defined(CONFIG_ARM) || defined(CONFIG_X86) |
1938f4a5 SG |
909 | dram_init, /* configure available RAM banks */ |
910 | #endif | |
3da7e5a5 | 911 | #if defined(CONFIG_MIPS) || defined(CONFIG_PPC) |
e4fef6cf SG |
912 | init_func_ram, |
913 | #endif | |
914 | #ifdef CONFIG_POST | |
915 | post_init_f, | |
916 | #endif | |
917 | INIT_FUNC_WATCHDOG_RESET | |
918 | #if defined(CONFIG_SYS_DRAM_TEST) | |
919 | testdram, | |
920 | #endif /* CONFIG_SYS_DRAM_TEST */ | |
921 | INIT_FUNC_WATCHDOG_RESET | |
922 | ||
1938f4a5 SG |
923 | #ifdef CONFIG_POST |
924 | init_post, | |
925 | #endif | |
e4fef6cf | 926 | INIT_FUNC_WATCHDOG_RESET |
1938f4a5 SG |
927 | /* |
928 | * Now that we have DRAM mapped and working, we can | |
929 | * relocate the code and continue running from DRAM. | |
930 | * | |
931 | * Reserve memory at end of RAM for (top down in that order): | |
932 | * - area that won't get touched by U-Boot and Linux (optional) | |
933 | * - kernel log buffer | |
934 | * - protected RAM | |
935 | * - LCD framebuffer | |
936 | * - monitor code | |
937 | * - board info struct | |
938 | */ | |
939 | setup_dest_addr, | |
5ff10aa7 | 940 | #if defined(CONFIG_BLACKFIN) || defined(CONFIG_NIOS2) |
d54d7eb9 SZ |
941 | /* Blackfin u-boot monitor should be on top of the ram */ |
942 | reserve_uboot, | |
943 | #endif | |
1938f4a5 SG |
944 | #if defined(CONFIG_LOGBUFFER) && !defined(CONFIG_ALT_LB_ADDR) |
945 | reserve_logbuffer, | |
946 | #endif | |
947 | #ifdef CONFIG_PRAM | |
948 | reserve_pram, | |
949 | #endif | |
950 | reserve_round_4k, | |
951 | #if !(defined(CONFIG_SYS_ICACHE_OFF) && defined(CONFIG_SYS_DCACHE_OFF)) && \ | |
952 | defined(CONFIG_ARM) | |
953 | reserve_mmu, | |
954 | #endif | |
955 | #ifdef CONFIG_LCD | |
956 | reserve_lcd, | |
e4fef6cf | 957 | #endif |
71c52dba | 958 | reserve_trace, |
e4fef6cf | 959 | /* TODO: Why the dependency on CONFIG_8xx? */ |
d54d7eb9 SZ |
960 | #if defined(CONFIG_VIDEO) && (!defined(CONFIG_PPC) || defined(CONFIG_8xx)) && \ |
961 | !defined(CONFIG_ARM) && !defined(CONFIG_X86) && \ | |
962 | !defined(CONFIG_BLACKFIN) | |
e4fef6cf | 963 | reserve_video, |
1938f4a5 | 964 | #endif |
5ff10aa7 | 965 | #if !defined(CONFIG_BLACKFIN) && !defined(CONFIG_NIOS2) |
1938f4a5 | 966 | reserve_uboot, |
d54d7eb9 | 967 | #endif |
8cae8a68 | 968 | #ifndef CONFIG_SPL_BUILD |
1938f4a5 SG |
969 | reserve_malloc, |
970 | reserve_board, | |
8cae8a68 | 971 | #endif |
1938f4a5 SG |
972 | setup_machine, |
973 | reserve_global_data, | |
974 | reserve_fdt, | |
975 | reserve_stacks, | |
976 | setup_dram_config, | |
977 | show_dram_config, | |
e4fef6cf SG |
978 | #ifdef CONFIG_PPC |
979 | setup_board_part1, | |
980 | INIT_FUNC_WATCHDOG_RESET | |
981 | setup_board_part2, | |
982 | #endif | |
1938f4a5 | 983 | display_new_sp, |
e4fef6cf SG |
984 | #ifdef CONFIG_SYS_EXTBDINFO |
985 | setup_board_extra, | |
986 | #endif | |
987 | INIT_FUNC_WATCHDOG_RESET | |
1938f4a5 SG |
988 | reloc_fdt, |
989 | setup_reloc, | |
808434cd | 990 | #if !defined(CONFIG_ARM) && !defined(CONFIG_SANDBOX) |
1938f4a5 SG |
991 | jump_to_copy, |
992 | #endif | |
993 | NULL, | |
994 | }; | |
995 | ||
996 | void board_init_f(ulong boot_flags) | |
997 | { | |
2a1680e3 YS |
998 | #ifdef CONFIG_SYS_GENERIC_GLOBAL_DATA |
999 | /* | |
1000 | * For some archtectures, global data is initialized and used before | |
1001 | * calling this function. The data should be preserved. For others, | |
1002 | * CONFIG_SYS_GENERIC_GLOBAL_DATA should be defined and use the stack | |
1003 | * here to host global data until relocation. | |
1004 | */ | |
1938f4a5 SG |
1005 | gd_t data; |
1006 | ||
1007 | gd = &data; | |
1008 | ||
cce6be7f DF |
1009 | /* |
1010 | * Clear global data before it is accessed at debug print | |
1011 | * in initcall_run_list. Otherwise the debug print probably | |
1012 | * get the wrong vaule of gd->have_console. | |
1013 | */ | |
cce6be7f DF |
1014 | zero_global_data(); |
1015 | #endif | |
1016 | ||
1938f4a5 | 1017 | gd->flags = boot_flags; |
9aed5a27 | 1018 | gd->have_console = 0; |
1938f4a5 SG |
1019 | |
1020 | if (initcall_run_list(init_sequence_f)) | |
1021 | hang(); | |
1022 | ||
808434cd | 1023 | #if !defined(CONFIG_ARM) && !defined(CONFIG_SANDBOX) |
1938f4a5 SG |
1024 | /* NOTREACHED - jump_to_copy() does not return */ |
1025 | hang(); | |
1026 | #endif | |
1027 | } | |
1028 | ||
48a33806 SG |
1029 | #ifdef CONFIG_X86 |
1030 | /* | |
1031 | * For now this code is only used on x86. | |
1032 | * | |
1033 | * init_sequence_f_r is the list of init functions which are run when | |
1034 | * U-Boot is executing from Flash with a semi-limited 'C' environment. | |
1035 | * The following limitations must be considered when implementing an | |
1036 | * '_f_r' function: | |
1037 | * - 'static' variables are read-only | |
1038 | * - Global Data (gd->xxx) is read/write | |
1039 | * | |
1040 | * The '_f_r' sequence must, as a minimum, copy U-Boot to RAM (if | |
1041 | * supported). It _should_, if possible, copy global data to RAM and | |
1042 | * initialise the CPU caches (to speed up the relocation process) | |
1043 | * | |
1044 | * NOTE: At present only x86 uses this route, but it is intended that | |
1045 | * all archs will move to this when generic relocation is implemented. | |
1046 | */ | |
1047 | static init_fnc_t init_sequence_f_r[] = { | |
1048 | init_cache_f_r, | |
1049 | copy_uboot_to_ram, | |
1050 | clear_bss, | |
1051 | do_elf_reloc_fixups, | |
1052 | ||
1053 | NULL, | |
1054 | }; | |
1055 | ||
1056 | void board_init_f_r(void) | |
1057 | { | |
1058 | if (initcall_run_list(init_sequence_f_r)) | |
1059 | hang(); | |
1060 | ||
1061 | /* | |
1062 | * U-Boot has been copied into SDRAM, the BSS has been cleared etc. | |
1063 | * Transfer execution from Flash to RAM by calculating the address | |
1064 | * of the in-RAM copy of board_init_r() and calling it | |
1065 | */ | |
1066 | (board_init_r + gd->reloc_off)(gd, gd->relocaddr); | |
1067 | ||
1068 | /* NOTREACHED - board_init_r() does not return */ | |
1069 | hang(); | |
1070 | } | |
1071 | #endif /* CONFIG_X86 */ |