]>
Commit | Line | Data |
---|---|---|
1a3ac86b MF |
1 | /* |
2 | * (C) Copyright 2008 | |
3 | * Matthias Fuchs, esd gmbh, [email protected] | |
4 | * | |
5 | * based on the Sequoia board configuration by | |
6 | * Stefan Roese, Jacqueline Pira-Ferriol and Alain Saurel | |
7 | * | |
8 | * This program is free software; you can redistribute it and/or | |
9 | * modify it under the terms of the GNU General Public License as | |
10 | * published by the Free Software Foundation; either version 2 of | |
11 | * the License, or (at your option) any later version. | |
12 | * | |
13 | * This program is distributed in the hope that it will be useful, | |
14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
16 | * GNU General Public License for more details. | |
17 | * | |
18 | * You should have received a copy of the GNU General Public License | |
19 | * along with this program; if not, write to the Free Software | |
20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, | |
21 | * MA 02111-1307 USA | |
22 | */ | |
23 | ||
24 | /* | |
25 | ********************************************************************** | |
26 | * DU440.h - configuration for esd's DU440 board (Power PC440EPx) | |
27 | ********************************************************************** | |
28 | */ | |
29 | #ifndef __CONFIG_H | |
30 | #define __CONFIG_H | |
31 | ||
32 | /* | |
33 | * High Level Configuration Options | |
34 | */ | |
35 | #define CONFIG_DU440 1 /* Board is esd DU440 */ | |
36 | #define CONFIG_440EPX 1 /* Specific PPC440EPx */ | |
37 | #define CONFIG_4xx 1 /* ... PPC4xx family */ | |
38 | #define CONFIG_SYS_CLK_FREQ 33333400 /* external freq to pll */ | |
39 | ||
40 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */ | |
41 | #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */ | |
42 | #define CONFIG_LAST_STAGE_INIT 1 /* last_stage_init */ | |
43 | ||
44 | /* | |
45 | * Base addresses -- Note these are effective addresses where the | |
46 | * actual resources get mapped (not physical addresses) | |
47 | */ | |
48 | #define CFG_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Monitor */ | |
49 | #define CFG_MALLOC_LEN (8 << 20) /* Reserve 8 MB for malloc() */ | |
50 | ||
51 | #define CFG_BOOT_BASE_ADDR 0xf0000000 | |
52 | #define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */ | |
53 | #define CFG_FLASH_BASE 0xfc000000 /* start of FLASH */ | |
54 | #define CFG_MONITOR_BASE TEXT_BASE | |
55 | #define CFG_NAND0_ADDR 0xd0000000 /* NAND Flash */ | |
56 | #define CFG_NAND1_ADDR 0xd0100000 /* NAND Flash */ | |
57 | #define CFG_OCM_BASE 0xe0010000 /* ocm */ | |
58 | #define CFG_PCI_BASE 0xe0000000 /* Internal PCI regs */ | |
59 | #define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */ | |
60 | #define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000 | |
61 | #define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000 | |
62 | #define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000 | |
63 | #define CFG_PCI_IOBASE 0xe8000000 | |
64 | ||
65 | ||
66 | /* Don't change either of these */ | |
67 | #define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals */ | |
68 | ||
69 | #define CFG_USB2D0_BASE 0xe0000100 | |
70 | #define CFG_USB_DEVICE 0xe0000000 | |
71 | #define CFG_USB_HOST 0xe0000400 | |
72 | ||
73 | /* | |
74 | * Initial RAM & stack pointer | |
75 | */ | |
76 | /* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */ | |
77 | #define CFG_INIT_RAM_OCM 1 /* OCM as init ram */ | |
78 | #define CFG_INIT_RAM_ADDR CFG_OCM_BASE /* OCM */ | |
79 | ||
80 | #define CFG_INIT_RAM_END (4 << 10) | |
81 | #define CFG_GBL_DATA_SIZE 256 /* num bytes initial data */ | |
82 | #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) | |
83 | #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET | |
84 | ||
85 | /* | |
86 | * Serial Port | |
87 | */ | |
88 | /* TODO: external clock oscillator will be removed */ | |
89 | #define CFG_EXT_SERIAL_CLOCK 11059200 /* ext. 11.059MHz clk */ | |
90 | #define CONFIG_BAUDRATE 115200 | |
91 | #define CONFIG_SERIAL_MULTI 1 | |
92 | #undef CONFIG_UART1_CONSOLE | |
93 | ||
94 | #define CFG_BAUDRATE_TABLE \ | |
95 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} | |
96 | ||
97 | /* | |
98 | * Video Port | |
99 | */ | |
100 | #define CONFIG_VIDEO | |
101 | #define CONFIG_VIDEO_SMI_LYNXEM | |
102 | #define CONFIG_CFB_CONSOLE | |
103 | #define CONFIG_VIDEO_LOGO | |
104 | #define CONFIG_VGA_AS_SINGLE_DEVICE | |
105 | #define CONFIG_SPLASH_SCREEN | |
106 | #define CONFIG_SPLASH_SCREEN_ALIGN | |
107 | #define CONFIG_VIDEO_BMP_GZIP /* gzip compressed bmp images */ | |
108 | #define CFG_VIDEO_LOGO_MAX_SIZE (4 << 20) /* for decompressed img */ | |
109 | #define CFG_DEFAULT_VIDEO_MODE 0x31a /* 1280x1024,16bpp */ | |
110 | #define CFG_CONSOLE_IS_IN_ENV | |
111 | #define CFG_ISA_IO CFG_PCI_IOBASE | |
112 | ||
113 | /* | |
114 | * Environment | |
115 | */ | |
116 | #define CFG_ENV_IS_IN_EEPROM 1 /* use FLASH for environment vars */ | |
117 | ||
118 | /* | |
119 | * FLASH related | |
120 | */ | |
121 | #define CFG_FLASH_CFI /* The flash is CFI compatible */ | |
00b1883a | 122 | #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */ |
1a3ac86b MF |
123 | |
124 | #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE } | |
125 | ||
126 | #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */ | |
127 | #define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */ | |
128 | ||
129 | #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ | |
130 | #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ | |
131 | ||
132 | #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */ | |
133 | /* CFI_FLASH_PROTECTION make flash_protect hang sometimes -> disabled */ | |
134 | #define CFG_FLASH_PROTECTION 1 /* use hardware flash protection */ | |
135 | ||
136 | #define CFG_FLASH_EMPTY_INFO | |
137 | #define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */ | |
138 | ||
139 | #ifdef CFG_ENV_IS_IN_FLASH | |
140 | #define CFG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */ | |
141 | #define CFG_ENV_ADDR ((-CFG_MONITOR_LEN)-CFG_ENV_SECT_SIZE) | |
142 | #define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */ | |
143 | ||
144 | /* Address and size of Redundant Environment Sector */ | |
145 | #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE) | |
146 | #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE) | |
147 | #endif | |
148 | ||
149 | #ifdef CFG_ENV_IS_IN_EEPROM | |
150 | #define CFG_ENV_OFFSET 0 /* environment starts at */ | |
151 | /* the beginning of the EEPROM */ | |
152 | #define CFG_ENV_SIZE 0x1000 /* 4096 bytes may be used for env vars */ | |
153 | #endif | |
154 | ||
155 | /* | |
156 | * DDR SDRAM | |
157 | */ | |
158 | #define CFG_MBYTES_SDRAM (1024) /* 512 MiB TODO: remove */ | |
159 | #define CONFIG_DDR_DATA_EYE /* use DDR2 optimization */ | |
7c91f51a | 160 | #define CFG_MEM_TOP_HIDE (4 << 10) /* don't use last 4kbytes */ |
02e38920 | 161 | /* 440EPx errata CHIP 11 */ |
1a3ac86b | 162 | #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */ |
1a3ac86b MF |
163 | #define CONFIG_DDR_ECC /* Use ECC when available */ |
164 | #define SPD_EEPROM_ADDRESS {0x50} | |
165 | #define CONFIG_PROG_SDRAM_TLB | |
166 | ||
167 | /* | |
168 | * I2C | |
169 | */ | |
170 | #define CONFIG_HARD_I2C 1 /* I2C with hardware support */ | |
171 | #undef CONFIG_SOFT_I2C /* I2C bit-banged */ | |
172 | #define CFG_I2C_SPEED 100000 /* I2C speed and slave address */ | |
173 | #define CFG_I2C_SLAVE 0x7F | |
174 | #define CONFIG_I2C_CMD_TREE 1 | |
175 | #define CONFIG_I2C_MULTI_BUS 1 | |
176 | ||
177 | #define CFG_SPD_BUS_NUM 0 | |
178 | #define IIC1_MCP3021_ADDR 0x4d | |
179 | #define IIC1_USB2507_ADDR 0x2c | |
180 | #ifdef CONFIG_I2C_MULTI_BUS | |
181 | #define CFG_I2C_NOPROBES {{1, IIC1_USB2507_ADDR}} | |
182 | #endif | |
183 | #define CFG_I2C_MULTI_EEPROMS | |
184 | #define CFG_I2C_EEPROM_ADDR 0x54 | |
185 | #define CFG_I2C_EEPROM_ADDR_LEN 2 | |
186 | #define CFG_EEPROM_PAGE_WRITE_ENABLE | |
187 | #define CFG_EEPROM_PAGE_WRITE_BITS 5 | |
188 | #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 | |
189 | #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x01 | |
190 | ||
191 | #define CFG_EEPROM_WREN 1 | |
192 | #define CFG_I2C_BOOT_EEPROM_ADDR 0x52 | |
193 | ||
194 | /* | |
195 | * standard dtt sensor configuration - bottom bit will determine local or | |
196 | * remote sensor of the TMP401 | |
197 | */ | |
198 | #define CONFIG_DTT_SENSORS { 0, 1 } | |
199 | ||
200 | /* | |
201 | * The PMC440 uses a TI TMP401 temperature sensor. This part | |
202 | * is basically compatible to the ADM1021 that is supported | |
203 | * by U-Boot. | |
204 | * | |
205 | * - i2c addr 0x4c | |
206 | * - conversion rate 0x02 = 0.25 conversions/second | |
207 | * - ALERT ouput disabled | |
208 | * - local temp sensor enabled, min set to 0 deg, max set to 70 deg | |
209 | * - remote temp sensor enabled, min set to 0 deg, max set to 70 deg | |
210 | */ | |
211 | #define CONFIG_DTT_ADM1021 | |
212 | #define CFG_DTT_ADM1021 { { 0x4c, 0x02, 0, 1, 70, 0, 1, 70, 0} } | |
213 | ||
214 | /* | |
215 | * RTC stuff | |
216 | */ | |
217 | #define CONFIG_RTC_DS1338 | |
218 | #define CFG_I2C_RTC_ADDR 0x68 | |
219 | ||
220 | #undef CONFIG_BOOTARGS | |
221 | ||
222 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
223 | "netdev=eth0\0" \ | |
224 | "ethrotate=no\0" \ | |
225 | "hostname=du440\0" \ | |
226 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ | |
227 | "nfsroot=${serverip}:${rootpath}\0" \ | |
228 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ | |
229 | "addip=setenv bootargs ${bootargs} " \ | |
230 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ | |
231 | ":${hostname}:${netdev}:off panic=1\0" \ | |
232 | "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\ | |
233 | "flash_self=run ramargs addip addtty optargs;" \ | |
234 | "bootm ${kernel_addr} ${ramdisk_addr}\0" \ | |
235 | "net_nfs=tftp 200000 ${img};run nfsargs addip addtty optargs;" \ | |
236 | "bootm\0" \ | |
237 | "rootpath=/tftpboot/du440/target_root_du440\0" \ | |
238 | "img=/tftpboot/du440/uImage\0" \ | |
239 | "kernel_addr=FFC00000\0" \ | |
240 | "ramdisk_addr=FFE00000\0" \ | |
241 | "initrd_high=30000000\0" \ | |
242 | "load=tftp 100000 /tftpboot/du440/u-boot.bin\0" \ | |
243 | "update=protect off FFFA0000 FFFFFFFF;era FFFA0000 FFFFFFFF;" \ | |
244 | "cp.b 100000 FFFA0000 60000\0" \ | |
245 | "" | |
1a3ac86b MF |
246 | |
247 | #define CONFIG_PREBOOT /* enable preboot variable */ | |
248 | ||
249 | #define CONFIG_BOOTDELAY 3 /* autoboot after 5 seconds */ | |
250 | ||
251 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ | |
252 | #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ | |
253 | ||
254 | #ifndef __ASSEMBLY__ | |
255 | int du440_phy_addr(int devnum); | |
256 | #endif | |
257 | ||
258 | #define CONFIG_IBM_EMAC4_V4 1 | |
259 | #define CONFIG_MII 1 /* MII PHY management */ | |
260 | #define CONFIG_PHY_ADDR du440_phy_addr(0) /* PHY address */ | |
261 | ||
262 | #define CONFIG_PHY_RESET 1 /* reset phy upon startup */ | |
7c91f51a | 263 | #undef CONFIG_PHY_GIGE /* no GbE detection */ |
1a3ac86b MF |
264 | |
265 | #define CONFIG_HAS_ETH0 | |
266 | #define CFG_RX_ETH_BUFFER 128 | |
267 | ||
268 | #define CONFIG_NET_MULTI 1 | |
269 | #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */ | |
270 | #define CONFIG_PHY1_ADDR du440_phy_addr(1) | |
271 | ||
272 | /* | |
273 | * USB | |
274 | */ | |
275 | #define CONFIG_USB_OHCI_NEW | |
276 | #define CONFIG_USB_STORAGE | |
277 | #define CFG_OHCI_BE_CONTROLLER | |
278 | ||
279 | #define CFG_USB_OHCI_CPU_INIT 1 | |
280 | #define CFG_USB_OHCI_REGS_BASE CFG_USB_HOST | |
281 | #define CFG_USB_OHCI_SLOT_NAME "du440" | |
282 | #define CFG_USB_OHCI_MAX_ROOT_PORTS 15 | |
283 | ||
284 | /* Comment this out to enable USB 1.1 device */ | |
285 | #define USB_2_0_DEVICE | |
286 | ||
287 | /* Partitions */ | |
288 | #define CONFIG_MAC_PARTITION | |
289 | #define CONFIG_DOS_PARTITION | |
290 | #define CONFIG_ISO_PARTITION | |
291 | ||
292 | #include <config_cmd_default.h> | |
293 | ||
7c91f51a | 294 | #define CONFIG_CMD_AUTOSCRIPT |
1a3ac86b | 295 | #define CONFIG_CMD_BSP |
7c91f51a | 296 | #define CONFIG_CMD_BMP |
1a3ac86b MF |
297 | #define CONFIG_CMD_DATE |
298 | #define CONFIG_CMD_ASKENV | |
299 | #define CONFIG_CMD_DHCP | |
300 | #define CONFIG_CMD_DTT | |
301 | #define CONFIG_CMD_DIAG | |
302 | #define CONFIG_CMD_EEPROM | |
303 | #define CONFIG_CMD_ELF | |
304 | #define CONFIG_CMD_FAT | |
305 | #define CONFIG_CMD_I2C | |
306 | #define CONFIG_CMD_IRQ | |
307 | #define CONFIG_CMD_MII | |
308 | #define CONFIG_CMD_NAND | |
309 | #define CONFIG_CMD_NET | |
310 | #define CONFIG_CMD_NFS | |
311 | #define CONFIG_CMD_PCI | |
312 | #define CONFIG_CMD_PING | |
313 | #define CONFIG_CMD_USB | |
314 | #define CONFIG_CMD_REGINFO | |
315 | #define CONFIG_CMD_SDRAM | |
316 | ||
317 | #define CONFIG_SUPPORT_VFAT | |
318 | ||
319 | /* | |
320 | * Miscellaneous configurable options | |
321 | */ | |
322 | #define CFG_LONGHELP /* undef to save memory */ | |
323 | #define CFG_PROMPT "=> " /* Monitor Command Prompt */ | |
324 | #if defined(CONFIG_CMD_KGDB) | |
325 | #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ | |
326 | #else | |
327 | #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ | |
328 | #endif | |
329 | /* Print Buffer Size */ | |
330 | #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) | |
331 | #define CFG_MAXARGS 16 /* max number of command args */ | |
332 | #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ | |
333 | ||
334 | #define CFG_MEMTEST_START 0x00400000 /* memtest works on */ | |
335 | #define CFG_MEMTEST_END 0x3f000000 /* 4 ... < 1GB DRAM */ | |
336 | ||
337 | #define CFG_LOAD_ADDR 0x100000 /* default load address */ | |
338 | #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */ | |
339 | ||
340 | #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */ | |
341 | ||
342 | #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ | |
343 | #define CONFIG_LOOPW 1 /* enable loopw command */ | |
344 | #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */ | |
345 | #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */ | |
346 | #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */ | |
347 | ||
c37207d7 WD |
348 | #define CONFIG_AUTOBOOT_KEYED 1 |
349 | #define CONFIG_AUTOBOOT_PROMPT \ | |
350 | "Press SPACE to abort autoboot in %d seconds\n", bootdelay | |
1a3ac86b MF |
351 | #define CONFIG_AUTOBOOT_DELAY_STR "d" |
352 | #define CONFIG_AUTOBOOT_STOP_STR " " | |
353 | ||
354 | /* | |
355 | * PCI stuff | |
356 | */ | |
357 | #define CONFIG_PCI /* include pci support */ | |
358 | #define CONFIG_PCI_PNP /* do (not) pci plug-and-play */ | |
359 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ | |
360 | #define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE*/ | |
361 | ||
362 | /* Board-specific PCI */ | |
363 | #define CFG_PCI_TARGET_INIT | |
364 | #define CFG_PCI_MASTER_INIT | |
365 | ||
366 | /* | |
367 | * For booting Linux, the board info and command line data | |
368 | * have to be in the first 8 MB of memory, since this is | |
369 | * the maximum mapped by the Linux kernel during initialization. | |
370 | */ | |
371 | #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ | |
372 | ||
373 | /* | |
374 | * External Bus Controller (EBC) Setup | |
375 | */ | |
376 | #define CFG_FLASH CFG_FLASH_BASE | |
377 | ||
378 | #define CFG_CPLD_BASE 0xC0000000 | |
53677ef1 | 379 | #define CFG_CPLD_RANGE 0x00000010 |
1a3ac86b | 380 | #define CFG_DUMEM_BASE 0xC0100000 |
53677ef1 | 381 | #define CFG_DUMEM_RANGE 0x00100000 |
1a3ac86b | 382 | #define CFG_DUIO_BASE 0xC0200000 |
53677ef1 | 383 | #define CFG_DUIO_RANGE 0x00010000 |
1a3ac86b MF |
384 | |
385 | #define CFG_NAND0_CS 2 /* NAND chip connected to CSx */ | |
386 | #define CFG_NAND1_CS 3 /* NAND chip connected to CSx */ | |
387 | /* Memory Bank 0 (NOR-FLASH) initialization */ | |
388 | #define CFG_EBC_PB0AP 0x04017200 | |
389 | #define CFG_EBC_PB0CR (CFG_FLASH_BASE | 0xda000) | |
390 | ||
391 | /* Memory Bank 1 (CPLD, 16 bytes needed, but 1MB is minimum) */ | |
392 | #define CFG_EBC_PB1AP 0x018003c0 | |
393 | #define CFG_EBC_PB1CR (CFG_CPLD_BASE | 0x18000) | |
394 | ||
395 | /* Memory Bank 2 (NAND-FLASH) initialization */ | |
396 | #define CFG_EBC_PB2AP 0x018003c0 | |
397 | #define CFG_EBC_PB2CR (CFG_NAND0_ADDR | 0x1c000) | |
398 | ||
399 | /* Memory Bank 3 (NAND-FLASH) initialization */ | |
400 | #define CFG_EBC_PB3AP 0x018003c0 | |
401 | #define CFG_EBC_PB3CR (CFG_NAND1_ADDR | 0x1c000) | |
402 | ||
403 | /* Memory Bank 4 (DUMEM, 1MB) initialization */ | |
404 | #define CFG_EBC_PB4AP 0x018053c0 | |
405 | #define CFG_EBC_PB4CR (CFG_DUMEM_BASE | 0x18000) | |
406 | ||
407 | /* Memory Bank 5 (DUIO, 64KB needed, but 1MB is minimum) */ | |
408 | #define CFG_EBC_PB5AP 0x018053c0 | |
409 | #define CFG_EBC_PB5CR (CFG_DUIO_BASE | 0x18000) | |
410 | ||
411 | /* | |
412 | * NAND FLASH | |
413 | */ | |
414 | #define CFG_MAX_NAND_DEVICE 2 | |
415 | #define NAND_MAX_CHIPS CFG_MAX_NAND_DEVICE | |
416 | #define CFG_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */ | |
417 | #define CFG_NAND_BASE_LIST {CFG_NAND0_ADDR + CFG_NAND0_CS, \ | |
418 | CFG_NAND1_ADDR + CFG_NAND1_CS} | |
419 | ||
420 | /* | |
421 | * Internal Definitions | |
422 | * | |
423 | * Boot Flags | |
424 | */ | |
425 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ | |
426 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ | |
427 | ||
428 | #if defined(CONFIG_CMD_KGDB) | |
429 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ | |
430 | #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ | |
431 | #endif | |
432 | ||
7c91f51a | 433 | #define CONFIG_AUTOSCRIPT 1 |
1a3ac86b MF |
434 | |
435 | #endif /* __CONFIG_H */ |