]> Git Repo - J-linux.git/blob - drivers/gpu/drm/amd/amdgpu/amdgpu_ucode.c
drm/amdgpu: support rlc auotload type set
[J-linux.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_ucode.c
1 /*
2  * Copyright 2014 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  */
23
24 #include <linux/firmware.h>
25 #include <linux/slab.h>
26 #include <linux/module.h>
27
28 #include "amdgpu.h"
29 #include "amdgpu_ucode.h"
30
31 static void amdgpu_ucode_print_common_hdr(const struct common_firmware_header *hdr)
32 {
33         DRM_DEBUG("size_bytes: %u\n", le32_to_cpu(hdr->size_bytes));
34         DRM_DEBUG("header_size_bytes: %u\n", le32_to_cpu(hdr->header_size_bytes));
35         DRM_DEBUG("header_version_major: %u\n", le16_to_cpu(hdr->header_version_major));
36         DRM_DEBUG("header_version_minor: %u\n", le16_to_cpu(hdr->header_version_minor));
37         DRM_DEBUG("ip_version_major: %u\n", le16_to_cpu(hdr->ip_version_major));
38         DRM_DEBUG("ip_version_minor: %u\n", le16_to_cpu(hdr->ip_version_minor));
39         DRM_DEBUG("ucode_version: 0x%08x\n", le32_to_cpu(hdr->ucode_version));
40         DRM_DEBUG("ucode_size_bytes: %u\n", le32_to_cpu(hdr->ucode_size_bytes));
41         DRM_DEBUG("ucode_array_offset_bytes: %u\n",
42                   le32_to_cpu(hdr->ucode_array_offset_bytes));
43         DRM_DEBUG("crc32: 0x%08x\n", le32_to_cpu(hdr->crc32));
44 }
45
46 void amdgpu_ucode_print_mc_hdr(const struct common_firmware_header *hdr)
47 {
48         uint16_t version_major = le16_to_cpu(hdr->header_version_major);
49         uint16_t version_minor = le16_to_cpu(hdr->header_version_minor);
50
51         DRM_DEBUG("MC\n");
52         amdgpu_ucode_print_common_hdr(hdr);
53
54         if (version_major == 1) {
55                 const struct mc_firmware_header_v1_0 *mc_hdr =
56                         container_of(hdr, struct mc_firmware_header_v1_0, header);
57
58                 DRM_DEBUG("io_debug_size_bytes: %u\n",
59                           le32_to_cpu(mc_hdr->io_debug_size_bytes));
60                 DRM_DEBUG("io_debug_array_offset_bytes: %u\n",
61                           le32_to_cpu(mc_hdr->io_debug_array_offset_bytes));
62         } else {
63                 DRM_ERROR("Unknown MC ucode version: %u.%u\n", version_major, version_minor);
64         }
65 }
66
67 void amdgpu_ucode_print_smc_hdr(const struct common_firmware_header *hdr)
68 {
69         uint16_t version_major = le16_to_cpu(hdr->header_version_major);
70         uint16_t version_minor = le16_to_cpu(hdr->header_version_minor);
71         const struct smc_firmware_header_v1_0 *v1_0_hdr;
72         const struct smc_firmware_header_v2_0 *v2_0_hdr;
73         const struct smc_firmware_header_v2_1 *v2_1_hdr;
74
75         DRM_DEBUG("SMC\n");
76         amdgpu_ucode_print_common_hdr(hdr);
77
78         if (version_major == 1) {
79                 v1_0_hdr = container_of(hdr, struct smc_firmware_header_v1_0, header);
80                 DRM_DEBUG("ucode_start_addr: %u\n", le32_to_cpu(v1_0_hdr->ucode_start_addr));
81         } else if (version_major == 2) {
82                 switch (version_minor) {
83                 case 0:
84                         v2_0_hdr = container_of(hdr, struct smc_firmware_header_v2_0, v1_0.header);
85                         DRM_DEBUG("ppt_offset_bytes: %u\n", le32_to_cpu(v2_0_hdr->ppt_offset_bytes));
86                         DRM_DEBUG("ppt_size_bytes: %u\n", le32_to_cpu(v2_0_hdr->ppt_size_bytes));
87                         break;
88                 case 1:
89                         v2_1_hdr = container_of(hdr, struct smc_firmware_header_v2_1, v1_0.header);
90                         DRM_DEBUG("pptable_count: %u\n", le32_to_cpu(v2_1_hdr->pptable_count));
91                         DRM_DEBUG("pptable_entry_offset: %u\n", le32_to_cpu(v2_1_hdr->pptable_entry_offset));
92                         break;
93                 default:
94                         break;
95                 }
96
97         } else {
98                 DRM_ERROR("Unknown SMC ucode version: %u.%u\n", version_major, version_minor);
99         }
100 }
101
102 void amdgpu_ucode_print_gfx_hdr(const struct common_firmware_header *hdr)
103 {
104         uint16_t version_major = le16_to_cpu(hdr->header_version_major);
105         uint16_t version_minor = le16_to_cpu(hdr->header_version_minor);
106
107         DRM_DEBUG("GFX\n");
108         amdgpu_ucode_print_common_hdr(hdr);
109
110         if (version_major == 1) {
111                 const struct gfx_firmware_header_v1_0 *gfx_hdr =
112                         container_of(hdr, struct gfx_firmware_header_v1_0, header);
113
114                 DRM_DEBUG("ucode_feature_version: %u\n",
115                           le32_to_cpu(gfx_hdr->ucode_feature_version));
116                 DRM_DEBUG("jt_offset: %u\n", le32_to_cpu(gfx_hdr->jt_offset));
117                 DRM_DEBUG("jt_size: %u\n", le32_to_cpu(gfx_hdr->jt_size));
118         } else if (version_major == 2) {
119                 const struct gfx_firmware_header_v2_0 *gfx_hdr =
120                         container_of(hdr, struct gfx_firmware_header_v2_0, header);
121
122                 DRM_DEBUG("ucode_feature_version: %u\n",
123                           le32_to_cpu(gfx_hdr->ucode_feature_version));
124         } else {
125                 DRM_ERROR("Unknown GFX ucode version: %u.%u\n", version_major, version_minor);
126         }
127 }
128
129 void amdgpu_ucode_print_rlc_hdr(const struct common_firmware_header *hdr)
130 {
131         uint16_t version_major = le16_to_cpu(hdr->header_version_major);
132         uint16_t version_minor = le16_to_cpu(hdr->header_version_minor);
133
134         DRM_DEBUG("RLC\n");
135         amdgpu_ucode_print_common_hdr(hdr);
136
137         if (version_major == 1) {
138                 const struct rlc_firmware_header_v1_0 *rlc_hdr =
139                         container_of(hdr, struct rlc_firmware_header_v1_0, header);
140
141                 DRM_DEBUG("ucode_feature_version: %u\n",
142                           le32_to_cpu(rlc_hdr->ucode_feature_version));
143                 DRM_DEBUG("save_and_restore_offset: %u\n",
144                           le32_to_cpu(rlc_hdr->save_and_restore_offset));
145                 DRM_DEBUG("clear_state_descriptor_offset: %u\n",
146                           le32_to_cpu(rlc_hdr->clear_state_descriptor_offset));
147                 DRM_DEBUG("avail_scratch_ram_locations: %u\n",
148                           le32_to_cpu(rlc_hdr->avail_scratch_ram_locations));
149                 DRM_DEBUG("master_pkt_description_offset: %u\n",
150                           le32_to_cpu(rlc_hdr->master_pkt_description_offset));
151         } else if (version_major == 2) {
152                 const struct rlc_firmware_header_v2_0 *rlc_hdr =
153                         container_of(hdr, struct rlc_firmware_header_v2_0, header);
154                 const struct rlc_firmware_header_v2_1 *rlc_hdr_v2_1 =
155                         container_of(rlc_hdr, struct rlc_firmware_header_v2_1, v2_0);
156                 const struct rlc_firmware_header_v2_2 *rlc_hdr_v2_2 =
157                         container_of(rlc_hdr_v2_1, struct rlc_firmware_header_v2_2, v2_1);
158                 const struct rlc_firmware_header_v2_3 *rlc_hdr_v2_3 =
159                         container_of(rlc_hdr_v2_2, struct rlc_firmware_header_v2_3, v2_2);
160                 const struct rlc_firmware_header_v2_4 *rlc_hdr_v2_4 =
161                         container_of(rlc_hdr_v2_3, struct rlc_firmware_header_v2_4, v2_3);
162
163                 switch (version_minor) {
164                 case 0:
165                         /* rlc_hdr v2_0 */
166                         DRM_DEBUG("ucode_feature_version: %u\n",
167                                   le32_to_cpu(rlc_hdr->ucode_feature_version));
168                         DRM_DEBUG("jt_offset: %u\n", le32_to_cpu(rlc_hdr->jt_offset));
169                         DRM_DEBUG("jt_size: %u\n", le32_to_cpu(rlc_hdr->jt_size));
170                         DRM_DEBUG("save_and_restore_offset: %u\n",
171                                   le32_to_cpu(rlc_hdr->save_and_restore_offset));
172                         DRM_DEBUG("clear_state_descriptor_offset: %u\n",
173                                   le32_to_cpu(rlc_hdr->clear_state_descriptor_offset));
174                         DRM_DEBUG("avail_scratch_ram_locations: %u\n",
175                                   le32_to_cpu(rlc_hdr->avail_scratch_ram_locations));
176                         DRM_DEBUG("reg_restore_list_size: %u\n",
177                                   le32_to_cpu(rlc_hdr->reg_restore_list_size));
178                         DRM_DEBUG("reg_list_format_start: %u\n",
179                                   le32_to_cpu(rlc_hdr->reg_list_format_start));
180                         DRM_DEBUG("reg_list_format_separate_start: %u\n",
181                                   le32_to_cpu(rlc_hdr->reg_list_format_separate_start));
182                         DRM_DEBUG("starting_offsets_start: %u\n",
183                                   le32_to_cpu(rlc_hdr->starting_offsets_start));
184                         DRM_DEBUG("reg_list_format_size_bytes: %u\n",
185                                   le32_to_cpu(rlc_hdr->reg_list_format_size_bytes));
186                         DRM_DEBUG("reg_list_format_array_offset_bytes: %u\n",
187                                   le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
188                         DRM_DEBUG("reg_list_size_bytes: %u\n",
189                                   le32_to_cpu(rlc_hdr->reg_list_size_bytes));
190                         DRM_DEBUG("reg_list_array_offset_bytes: %u\n",
191                                   le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
192                         DRM_DEBUG("reg_list_format_separate_size_bytes: %u\n",
193                                   le32_to_cpu(rlc_hdr->reg_list_format_separate_size_bytes));
194                         DRM_DEBUG("reg_list_format_separate_array_offset_bytes: %u\n",
195                                   le32_to_cpu(rlc_hdr->reg_list_format_separate_array_offset_bytes));
196                         DRM_DEBUG("reg_list_separate_size_bytes: %u\n",
197                                   le32_to_cpu(rlc_hdr->reg_list_separate_size_bytes));
198                         DRM_DEBUG("reg_list_separate_array_offset_bytes: %u\n",
199                                   le32_to_cpu(rlc_hdr->reg_list_separate_array_offset_bytes));
200                         break;
201                 case 1:
202                         /* rlc_hdr v2_1 */
203                         DRM_DEBUG("reg_list_format_direct_reg_list_length: %u\n",
204                                   le32_to_cpu(rlc_hdr_v2_1->reg_list_format_direct_reg_list_length));
205                         DRM_DEBUG("save_restore_list_cntl_ucode_ver: %u\n",
206                                   le32_to_cpu(rlc_hdr_v2_1->save_restore_list_cntl_ucode_ver));
207                         DRM_DEBUG("save_restore_list_cntl_feature_ver: %u\n",
208                                   le32_to_cpu(rlc_hdr_v2_1->save_restore_list_cntl_feature_ver));
209                         DRM_DEBUG("save_restore_list_cntl_size_bytes %u\n",
210                                   le32_to_cpu(rlc_hdr_v2_1->save_restore_list_cntl_size_bytes));
211                         DRM_DEBUG("save_restore_list_cntl_offset_bytes: %u\n",
212                                   le32_to_cpu(rlc_hdr_v2_1->save_restore_list_cntl_offset_bytes));
213                         DRM_DEBUG("save_restore_list_gpm_ucode_ver: %u\n",
214                                   le32_to_cpu(rlc_hdr_v2_1->save_restore_list_gpm_ucode_ver));
215                         DRM_DEBUG("save_restore_list_gpm_feature_ver: %u\n",
216                                   le32_to_cpu(rlc_hdr_v2_1->save_restore_list_gpm_feature_ver));
217                         DRM_DEBUG("save_restore_list_gpm_size_bytes %u\n",
218                                   le32_to_cpu(rlc_hdr_v2_1->save_restore_list_gpm_size_bytes));
219                         DRM_DEBUG("save_restore_list_gpm_offset_bytes: %u\n",
220                                   le32_to_cpu(rlc_hdr_v2_1->save_restore_list_gpm_offset_bytes));
221                         DRM_DEBUG("save_restore_list_srm_ucode_ver: %u\n",
222                                   le32_to_cpu(rlc_hdr_v2_1->save_restore_list_srm_ucode_ver));
223                         DRM_DEBUG("save_restore_list_srm_feature_ver: %u\n",
224                                   le32_to_cpu(rlc_hdr_v2_1->save_restore_list_srm_feature_ver));
225                         DRM_DEBUG("save_restore_list_srm_size_bytes %u\n",
226                                   le32_to_cpu(rlc_hdr_v2_1->save_restore_list_srm_size_bytes));
227                         DRM_DEBUG("save_restore_list_srm_offset_bytes: %u\n",
228                                   le32_to_cpu(rlc_hdr_v2_1->save_restore_list_srm_offset_bytes));
229                         break;
230                 case 2:
231                         /* rlc_hdr v2_2 */
232                         DRM_DEBUG("rlc_iram_ucode_size_bytes: %u\n",
233                                   le32_to_cpu(rlc_hdr_v2_2->rlc_iram_ucode_size_bytes));
234                         DRM_DEBUG("rlc_iram_ucode_offset_bytes: %u\n",
235                                   le32_to_cpu(rlc_hdr_v2_2->rlc_iram_ucode_offset_bytes));
236                         DRM_DEBUG("rlc_dram_ucode_size_bytes: %u\n",
237                                   le32_to_cpu(rlc_hdr_v2_2->rlc_dram_ucode_size_bytes));
238                         DRM_DEBUG("rlc_dram_ucode_offset_bytes: %u\n",
239                                   le32_to_cpu(rlc_hdr_v2_2->rlc_dram_ucode_offset_bytes));
240                         break;
241                 case 3:
242                         /* rlc_hdr v2_3 */
243                         DRM_DEBUG("rlcp_ucode_version: %u\n",
244                                   le32_to_cpu(rlc_hdr_v2_3->rlcp_ucode_version));
245                         DRM_DEBUG("rlcp_ucode_feature_version: %u\n",
246                                   le32_to_cpu(rlc_hdr_v2_3->rlcp_ucode_feature_version));
247                         DRM_DEBUG("rlcp_ucode_size_bytes: %u\n",
248                                   le32_to_cpu(rlc_hdr_v2_3->rlcp_ucode_size_bytes));
249                         DRM_DEBUG("rlcp_ucode_offset_bytes: %u\n",
250                                   le32_to_cpu(rlc_hdr_v2_3->rlcp_ucode_offset_bytes));
251                         DRM_DEBUG("rlcv_ucode_version: %u\n",
252                                   le32_to_cpu(rlc_hdr_v2_3->rlcv_ucode_version));
253                         DRM_DEBUG("rlcv_ucode_feature_version: %u\n",
254                                   le32_to_cpu(rlc_hdr_v2_3->rlcv_ucode_feature_version));
255                         DRM_DEBUG("rlcv_ucode_size_bytes: %u\n",
256                                   le32_to_cpu(rlc_hdr_v2_3->rlcv_ucode_size_bytes));
257                         DRM_DEBUG("rlcv_ucode_offset_bytes: %u\n",
258                                   le32_to_cpu(rlc_hdr_v2_3->rlcv_ucode_offset_bytes));
259                         break;
260                 case 4:
261                         /* rlc_hdr v2_4 */
262                         DRM_DEBUG("global_tap_delays_ucode_size_bytes :%u\n",
263                                   le32_to_cpu(rlc_hdr_v2_4->global_tap_delays_ucode_size_bytes));
264                         DRM_DEBUG("global_tap_delays_ucode_offset_bytes: %u\n",
265                                   le32_to_cpu(rlc_hdr_v2_4->global_tap_delays_ucode_offset_bytes));
266                         DRM_DEBUG("se0_tap_delays_ucode_size_bytes :%u\n",
267                                   le32_to_cpu(rlc_hdr_v2_4->se0_tap_delays_ucode_size_bytes));
268                         DRM_DEBUG("se0_tap_delays_ucode_offset_bytes: %u\n",
269                                   le32_to_cpu(rlc_hdr_v2_4->se0_tap_delays_ucode_offset_bytes));
270                         DRM_DEBUG("se1_tap_delays_ucode_size_bytes :%u\n",
271                                   le32_to_cpu(rlc_hdr_v2_4->se1_tap_delays_ucode_size_bytes));
272                         DRM_DEBUG("se1_tap_delays_ucode_offset_bytes: %u\n",
273                                   le32_to_cpu(rlc_hdr_v2_4->se1_tap_delays_ucode_offset_bytes));
274                         DRM_DEBUG("se2_tap_delays_ucode_size_bytes :%u\n",
275                                   le32_to_cpu(rlc_hdr_v2_4->se2_tap_delays_ucode_size_bytes));
276                         DRM_DEBUG("se2_tap_delays_ucode_offset_bytes: %u\n",
277                                   le32_to_cpu(rlc_hdr_v2_4->se2_tap_delays_ucode_offset_bytes));
278                         DRM_DEBUG("se3_tap_delays_ucode_size_bytes :%u\n",
279                                   le32_to_cpu(rlc_hdr_v2_4->se3_tap_delays_ucode_size_bytes));
280                         DRM_DEBUG("se3_tap_delays_ucode_offset_bytes: %u\n",
281                                   le32_to_cpu(rlc_hdr_v2_4->se3_tap_delays_ucode_offset_bytes));
282                         break;
283                 default:
284                         DRM_ERROR("Unknown RLC v2 ucode: v2.%u\n", version_minor);
285                         break;
286                 }
287         } else {
288                 DRM_ERROR("Unknown RLC ucode version: %u.%u\n", version_major, version_minor);
289         }
290 }
291
292 void amdgpu_ucode_print_sdma_hdr(const struct common_firmware_header *hdr)
293 {
294         uint16_t version_major = le16_to_cpu(hdr->header_version_major);
295         uint16_t version_minor = le16_to_cpu(hdr->header_version_minor);
296
297         DRM_DEBUG("SDMA\n");
298         amdgpu_ucode_print_common_hdr(hdr);
299
300         if (version_major == 1) {
301                 const struct sdma_firmware_header_v1_0 *sdma_hdr =
302                         container_of(hdr, struct sdma_firmware_header_v1_0, header);
303
304                 DRM_DEBUG("ucode_feature_version: %u\n",
305                           le32_to_cpu(sdma_hdr->ucode_feature_version));
306                 DRM_DEBUG("ucode_change_version: %u\n",
307                           le32_to_cpu(sdma_hdr->ucode_change_version));
308                 DRM_DEBUG("jt_offset: %u\n", le32_to_cpu(sdma_hdr->jt_offset));
309                 DRM_DEBUG("jt_size: %u\n", le32_to_cpu(sdma_hdr->jt_size));
310                 if (version_minor >= 1) {
311                         const struct sdma_firmware_header_v1_1 *sdma_v1_1_hdr =
312                                 container_of(sdma_hdr, struct sdma_firmware_header_v1_1, v1_0);
313                         DRM_DEBUG("digest_size: %u\n", le32_to_cpu(sdma_v1_1_hdr->digest_size));
314                 }
315         } else if (version_major == 2) {
316                 const struct sdma_firmware_header_v2_0 *sdma_hdr =
317                         container_of(hdr, struct sdma_firmware_header_v2_0, header);
318
319                 DRM_DEBUG("ucode_feature_version: %u\n",
320                           le32_to_cpu(sdma_hdr->ucode_feature_version));
321                 DRM_DEBUG("ctx_jt_offset: %u\n", le32_to_cpu(sdma_hdr->ctx_jt_offset));
322                 DRM_DEBUG("ctx_jt_size: %u\n", le32_to_cpu(sdma_hdr->ctx_jt_size));
323                 DRM_DEBUG("ctl_ucode_offset: %u\n", le32_to_cpu(sdma_hdr->ctl_ucode_offset));
324                 DRM_DEBUG("ctl_jt_offset: %u\n", le32_to_cpu(sdma_hdr->ctl_jt_offset));
325                 DRM_DEBUG("ctl_jt_size: %u\n", le32_to_cpu(sdma_hdr->ctl_jt_size));
326         } else {
327                 DRM_ERROR("Unknown SDMA ucode version: %u.%u\n",
328                           version_major, version_minor);
329         }
330 }
331
332 void amdgpu_ucode_print_psp_hdr(const struct common_firmware_header *hdr)
333 {
334         uint16_t version_major = le16_to_cpu(hdr->header_version_major);
335         uint16_t version_minor = le16_to_cpu(hdr->header_version_minor);
336         uint32_t fw_index;
337         const struct psp_fw_bin_desc *desc;
338
339         DRM_DEBUG("PSP\n");
340         amdgpu_ucode_print_common_hdr(hdr);
341
342         if (version_major == 1) {
343                 const struct psp_firmware_header_v1_0 *psp_hdr =
344                         container_of(hdr, struct psp_firmware_header_v1_0, header);
345
346                 DRM_DEBUG("ucode_feature_version: %u\n",
347                           le32_to_cpu(psp_hdr->sos.fw_version));
348                 DRM_DEBUG("sos_offset_bytes: %u\n",
349                           le32_to_cpu(psp_hdr->sos.offset_bytes));
350                 DRM_DEBUG("sos_size_bytes: %u\n",
351                           le32_to_cpu(psp_hdr->sos.size_bytes));
352                 if (version_minor == 1) {
353                         const struct psp_firmware_header_v1_1 *psp_hdr_v1_1 =
354                                 container_of(psp_hdr, struct psp_firmware_header_v1_1, v1_0);
355                         DRM_DEBUG("toc_header_version: %u\n",
356                                   le32_to_cpu(psp_hdr_v1_1->toc.fw_version));
357                         DRM_DEBUG("toc_offset_bytes: %u\n",
358                                   le32_to_cpu(psp_hdr_v1_1->toc.offset_bytes));
359                         DRM_DEBUG("toc_size_bytes: %u\n",
360                                   le32_to_cpu(psp_hdr_v1_1->toc.size_bytes));
361                         DRM_DEBUG("kdb_header_version: %u\n",
362                                   le32_to_cpu(psp_hdr_v1_1->kdb.fw_version));
363                         DRM_DEBUG("kdb_offset_bytes: %u\n",
364                                   le32_to_cpu(psp_hdr_v1_1->kdb.offset_bytes));
365                         DRM_DEBUG("kdb_size_bytes: %u\n",
366                                   le32_to_cpu(psp_hdr_v1_1->kdb.size_bytes));
367                 }
368                 if (version_minor == 2) {
369                         const struct psp_firmware_header_v1_2 *psp_hdr_v1_2 =
370                                 container_of(psp_hdr, struct psp_firmware_header_v1_2, v1_0);
371                         DRM_DEBUG("kdb_header_version: %u\n",
372                                   le32_to_cpu(psp_hdr_v1_2->kdb.fw_version));
373                         DRM_DEBUG("kdb_offset_bytes: %u\n",
374                                   le32_to_cpu(psp_hdr_v1_2->kdb.offset_bytes));
375                         DRM_DEBUG("kdb_size_bytes: %u\n",
376                                   le32_to_cpu(psp_hdr_v1_2->kdb.size_bytes));
377                 }
378                 if (version_minor == 3) {
379                         const struct psp_firmware_header_v1_1 *psp_hdr_v1_1 =
380                                 container_of(psp_hdr, struct psp_firmware_header_v1_1, v1_0);
381                         const struct psp_firmware_header_v1_3 *psp_hdr_v1_3 =
382                                 container_of(psp_hdr_v1_1, struct psp_firmware_header_v1_3, v1_1);
383                         DRM_DEBUG("toc_header_version: %u\n",
384                                   le32_to_cpu(psp_hdr_v1_3->v1_1.toc.fw_version));
385                         DRM_DEBUG("toc_offset_bytes: %u\n",
386                                   le32_to_cpu(psp_hdr_v1_3->v1_1.toc.offset_bytes));
387                         DRM_DEBUG("toc_size_bytes: %u\n",
388                                   le32_to_cpu(psp_hdr_v1_3->v1_1.toc.size_bytes));
389                         DRM_DEBUG("kdb_header_version: %u\n",
390                                   le32_to_cpu(psp_hdr_v1_3->v1_1.kdb.fw_version));
391                         DRM_DEBUG("kdb_offset_bytes: %u\n",
392                                   le32_to_cpu(psp_hdr_v1_3->v1_1.kdb.offset_bytes));
393                         DRM_DEBUG("kdb_size_bytes: %u\n",
394                                   le32_to_cpu(psp_hdr_v1_3->v1_1.kdb.size_bytes));
395                         DRM_DEBUG("spl_header_version: %u\n",
396                                   le32_to_cpu(psp_hdr_v1_3->spl.fw_version));
397                         DRM_DEBUG("spl_offset_bytes: %u\n",
398                                   le32_to_cpu(psp_hdr_v1_3->spl.offset_bytes));
399                         DRM_DEBUG("spl_size_bytes: %u\n",
400                                   le32_to_cpu(psp_hdr_v1_3->spl.size_bytes));
401                 }
402         } else if (version_major == 2) {
403                 const struct psp_firmware_header_v2_0 *psp_hdr_v2_0 =
404                          container_of(hdr, struct psp_firmware_header_v2_0, header);
405                 for (fw_index = 0; fw_index < le32_to_cpu(psp_hdr_v2_0->psp_fw_bin_count); fw_index++) {
406                         desc = &(psp_hdr_v2_0->psp_fw_bin[fw_index]);
407                         switch (desc->fw_type) {
408                         case PSP_FW_TYPE_PSP_SOS:
409                                 DRM_DEBUG("psp_sos_version: %u\n",
410                                           le32_to_cpu(desc->fw_version));
411                                 DRM_DEBUG("psp_sos_size_bytes: %u\n",
412                                           le32_to_cpu(desc->size_bytes));
413                                 break;
414                         case PSP_FW_TYPE_PSP_SYS_DRV:
415                                 DRM_DEBUG("psp_sys_drv_version: %u\n",
416                                           le32_to_cpu(desc->fw_version));
417                                 DRM_DEBUG("psp_sys_drv_size_bytes: %u\n",
418                                           le32_to_cpu(desc->size_bytes));
419                                 break;
420                         case PSP_FW_TYPE_PSP_KDB:
421                                 DRM_DEBUG("psp_kdb_version: %u\n",
422                                           le32_to_cpu(desc->fw_version));
423                                 DRM_DEBUG("psp_kdb_size_bytes: %u\n",
424                                           le32_to_cpu(desc->size_bytes));
425                                 break;
426                         case PSP_FW_TYPE_PSP_TOC:
427                                 DRM_DEBUG("psp_toc_version: %u\n",
428                                           le32_to_cpu(desc->fw_version));
429                                 DRM_DEBUG("psp_toc_size_bytes: %u\n",
430                                           le32_to_cpu(desc->size_bytes));
431                                 break;
432                         case PSP_FW_TYPE_PSP_SPL:
433                                 DRM_DEBUG("psp_spl_version: %u\n",
434                                           le32_to_cpu(desc->fw_version));
435                                 DRM_DEBUG("psp_spl_size_bytes: %u\n",
436                                           le32_to_cpu(desc->size_bytes));
437                                 break;
438                         case PSP_FW_TYPE_PSP_RL:
439                                 DRM_DEBUG("psp_rl_version: %u\n",
440                                           le32_to_cpu(desc->fw_version));
441                                 DRM_DEBUG("psp_rl_size_bytes: %u\n",
442                                           le32_to_cpu(desc->size_bytes));
443                                 break;
444                         case PSP_FW_TYPE_PSP_SOC_DRV:
445                                 DRM_DEBUG("psp_soc_drv_version: %u\n",
446                                           le32_to_cpu(desc->fw_version));
447                                 DRM_DEBUG("psp_soc_drv_size_bytes: %u\n",
448                                           le32_to_cpu(desc->size_bytes));
449                                 break;
450                         case PSP_FW_TYPE_PSP_INTF_DRV:
451                                 DRM_DEBUG("psp_intf_drv_version: %u\n",
452                                           le32_to_cpu(desc->fw_version));
453                                 DRM_DEBUG("psp_intf_drv_size_bytes: %u\n",
454                                           le32_to_cpu(desc->size_bytes));
455                                 break;
456                         case PSP_FW_TYPE_PSP_DBG_DRV:
457                                 DRM_DEBUG("psp_dbg_drv_version: %u\n",
458                                           le32_to_cpu(desc->fw_version));
459                                 DRM_DEBUG("psp_dbg_drv_size_bytes: %u\n",
460                                           le32_to_cpu(desc->size_bytes));
461                                 break;
462                         case PSP_FW_TYPE_PSP_RAS_DRV:
463                                 DRM_DEBUG("psp_ras_drv_version: %u\n",
464                                           le32_to_cpu(desc->fw_version));
465                                 DRM_DEBUG("psp_ras_drv_size_bytes: %u\n",
466                                           le32_to_cpu(desc->size_bytes));
467                                 break;
468                         default:
469                                 DRM_DEBUG("Unsupported PSP fw type: %d\n", desc->fw_type);
470                                 break;
471                         }
472                 }
473         } else {
474                 DRM_ERROR("Unknown PSP ucode version: %u.%u\n",
475                           version_major, version_minor);
476         }
477 }
478
479 void amdgpu_ucode_print_gpu_info_hdr(const struct common_firmware_header *hdr)
480 {
481         uint16_t version_major = le16_to_cpu(hdr->header_version_major);
482         uint16_t version_minor = le16_to_cpu(hdr->header_version_minor);
483
484         DRM_DEBUG("GPU_INFO\n");
485         amdgpu_ucode_print_common_hdr(hdr);
486
487         if (version_major == 1) {
488                 const struct gpu_info_firmware_header_v1_0 *gpu_info_hdr =
489                         container_of(hdr, struct gpu_info_firmware_header_v1_0, header);
490
491                 DRM_DEBUG("version_major: %u\n",
492                           le16_to_cpu(gpu_info_hdr->version_major));
493                 DRM_DEBUG("version_minor: %u\n",
494                           le16_to_cpu(gpu_info_hdr->version_minor));
495         } else {
496                 DRM_ERROR("Unknown gpu_info ucode version: %u.%u\n", version_major, version_minor);
497         }
498 }
499
500 static int amdgpu_ucode_validate(const struct firmware *fw)
501 {
502         const struct common_firmware_header *hdr =
503                 (const struct common_firmware_header *)fw->data;
504
505         if (fw->size == le32_to_cpu(hdr->size_bytes))
506                 return 0;
507
508         return -EINVAL;
509 }
510
511 bool amdgpu_ucode_hdr_version(union amdgpu_firmware_header *hdr,
512                                 uint16_t hdr_major, uint16_t hdr_minor)
513 {
514         if ((hdr->common.header_version_major == hdr_major) &&
515                 (hdr->common.header_version_minor == hdr_minor))
516                 return true;
517         return false;
518 }
519
520 enum amdgpu_firmware_load_type
521 amdgpu_ucode_get_load_type(struct amdgpu_device *adev, int load_type)
522 {
523         switch (adev->asic_type) {
524 #ifdef CONFIG_DRM_AMDGPU_SI
525         case CHIP_TAHITI:
526         case CHIP_PITCAIRN:
527         case CHIP_VERDE:
528         case CHIP_OLAND:
529         case CHIP_HAINAN:
530                 return AMDGPU_FW_LOAD_DIRECT;
531 #endif
532 #ifdef CONFIG_DRM_AMDGPU_CIK
533         case CHIP_BONAIRE:
534         case CHIP_KAVERI:
535         case CHIP_KABINI:
536         case CHIP_HAWAII:
537         case CHIP_MULLINS:
538                 return AMDGPU_FW_LOAD_DIRECT;
539 #endif
540         case CHIP_TOPAZ:
541         case CHIP_TONGA:
542         case CHIP_FIJI:
543         case CHIP_CARRIZO:
544         case CHIP_STONEY:
545         case CHIP_POLARIS10:
546         case CHIP_POLARIS11:
547         case CHIP_POLARIS12:
548         case CHIP_VEGAM:
549                 return AMDGPU_FW_LOAD_SMU;
550         case CHIP_CYAN_SKILLFISH:
551                 if (!(load_type &&
552                       adev->apu_flags & AMD_APU_IS_CYAN_SKILLFISH2))
553                         return AMDGPU_FW_LOAD_DIRECT;
554                 else
555                         return AMDGPU_FW_LOAD_PSP;
556         default:
557                 if (!load_type)
558                         return AMDGPU_FW_LOAD_DIRECT;
559                 else if (load_type == 3)
560                         return AMDGPU_FW_LOAD_RLC_BACKDOOR_AUTO;
561                 else
562                         return AMDGPU_FW_LOAD_PSP;
563         }
564 }
565
566 const char *amdgpu_ucode_name(enum AMDGPU_UCODE_ID ucode_id)
567 {
568         switch (ucode_id) {
569         case AMDGPU_UCODE_ID_SDMA0:
570                 return "SDMA0";
571         case AMDGPU_UCODE_ID_SDMA1:
572                 return "SDMA1";
573         case AMDGPU_UCODE_ID_SDMA2:
574                 return "SDMA2";
575         case AMDGPU_UCODE_ID_SDMA3:
576                 return "SDMA3";
577         case AMDGPU_UCODE_ID_SDMA4:
578                 return "SDMA4";
579         case AMDGPU_UCODE_ID_SDMA5:
580                 return "SDMA5";
581         case AMDGPU_UCODE_ID_SDMA6:
582                 return "SDMA6";
583         case AMDGPU_UCODE_ID_SDMA7:
584                 return "SDMA7";
585         case AMDGPU_UCODE_ID_SDMA_UCODE_TH0:
586                 return "SDMA_CTX";
587         case AMDGPU_UCODE_ID_SDMA_UCODE_TH1:
588                 return "SDMA_CTL";
589         case AMDGPU_UCODE_ID_CP_CE:
590                 return "CP_CE";
591         case AMDGPU_UCODE_ID_CP_PFP:
592                 return "CP_PFP";
593         case AMDGPU_UCODE_ID_CP_ME:
594                 return "CP_ME";
595         case AMDGPU_UCODE_ID_CP_MEC1:
596                 return "CP_MEC1";
597         case AMDGPU_UCODE_ID_CP_MEC1_JT:
598                 return "CP_MEC1_JT";
599         case AMDGPU_UCODE_ID_CP_MEC2:
600                 return "CP_MEC2";
601         case AMDGPU_UCODE_ID_CP_MEC2_JT:
602                 return "CP_MEC2_JT";
603         case AMDGPU_UCODE_ID_CP_MES:
604                 return "CP_MES";
605         case AMDGPU_UCODE_ID_CP_MES_DATA:
606                 return "CP_MES_DATA";
607         case AMDGPU_UCODE_ID_CP_MES1:
608                 return "CP_MES_KIQ";
609         case AMDGPU_UCODE_ID_CP_MES1_DATA:
610                 return "CP_MES_KIQ_DATA";
611         case AMDGPU_UCODE_ID_RLC_RESTORE_LIST_CNTL:
612                 return "RLC_RESTORE_LIST_CNTL";
613         case AMDGPU_UCODE_ID_RLC_RESTORE_LIST_GPM_MEM:
614                 return "RLC_RESTORE_LIST_GPM_MEM";
615         case AMDGPU_UCODE_ID_RLC_RESTORE_LIST_SRM_MEM:
616                 return "RLC_RESTORE_LIST_SRM_MEM";
617         case AMDGPU_UCODE_ID_RLC_IRAM:
618                 return "RLC_IRAM";
619         case AMDGPU_UCODE_ID_RLC_DRAM:
620                 return "RLC_DRAM";
621         case AMDGPU_UCODE_ID_RLC_G:
622                 return "RLC_G";
623         case AMDGPU_UCODE_ID_RLC_P:
624                 return "RLC_P";
625         case AMDGPU_UCODE_ID_RLC_V:
626                 return "RLC_V";
627         case AMDGPU_UCODE_ID_GLOBAL_TAP_DELAYS:
628                 return "GLOBAL_TAP_DELAYS";
629         case AMDGPU_UCODE_ID_SE0_TAP_DELAYS:
630                 return "SE0_TAP_DELAYS";
631         case AMDGPU_UCODE_ID_SE1_TAP_DELAYS:
632                 return "SE1_TAP_DELAYS";
633         case AMDGPU_UCODE_ID_SE2_TAP_DELAYS:
634                 return "SE2_TAP_DELAYS";
635         case AMDGPU_UCODE_ID_SE3_TAP_DELAYS:
636                 return "SE3_TAP_DELAYS";
637         case AMDGPU_UCODE_ID_IMU_I:
638                 return "IMU_I";
639         case AMDGPU_UCODE_ID_IMU_D:
640                 return "IMU_D";
641         case AMDGPU_UCODE_ID_STORAGE:
642                 return "STORAGE";
643         case AMDGPU_UCODE_ID_SMC:
644                 return "SMC";
645         case AMDGPU_UCODE_ID_PPTABLE:
646                 return "PPTABLE";
647         case AMDGPU_UCODE_ID_P2S_TABLE:
648                 return "P2STABLE";
649         case AMDGPU_UCODE_ID_UVD:
650                 return "UVD";
651         case AMDGPU_UCODE_ID_UVD1:
652                 return "UVD1";
653         case AMDGPU_UCODE_ID_VCE:
654                 return "VCE";
655         case AMDGPU_UCODE_ID_VCN:
656                 return "VCN";
657         case AMDGPU_UCODE_ID_VCN1:
658                 return "VCN1";
659         case AMDGPU_UCODE_ID_DMCU_ERAM:
660                 return "DMCU_ERAM";
661         case AMDGPU_UCODE_ID_DMCU_INTV:
662                 return "DMCU_INTV";
663         case AMDGPU_UCODE_ID_VCN0_RAM:
664                 return "VCN0_RAM";
665         case AMDGPU_UCODE_ID_VCN1_RAM:
666                 return "VCN1_RAM";
667         case AMDGPU_UCODE_ID_DMCUB:
668                 return "DMCUB";
669         case AMDGPU_UCODE_ID_CAP:
670                 return "CAP";
671         case AMDGPU_UCODE_ID_VPE_CTX:
672                 return "VPE_CTX";
673         case AMDGPU_UCODE_ID_VPE_CTL:
674                 return "VPE_CTL";
675         case AMDGPU_UCODE_ID_VPE:
676                 return "VPE";
677         case AMDGPU_UCODE_ID_UMSCH_MM_UCODE:
678                 return "UMSCH_MM_UCODE";
679         case AMDGPU_UCODE_ID_UMSCH_MM_DATA:
680                 return "UMSCH_MM_DATA";
681         case AMDGPU_UCODE_ID_UMSCH_MM_CMD_BUFFER:
682                 return "UMSCH_MM_CMD_BUFFER";
683         default:
684                 return "UNKNOWN UCODE";
685         }
686 }
687
688 static inline int amdgpu_ucode_is_valid(uint32_t fw_version)
689 {
690         if (!fw_version)
691                 return -EINVAL;
692
693         return 0;
694 }
695
696 #define FW_VERSION_ATTR(name, mode, field)                              \
697 static ssize_t show_##name(struct device *dev,                          \
698                            struct device_attribute *attr, char *buf)    \
699 {                                                                       \
700         struct drm_device *ddev = dev_get_drvdata(dev);                 \
701         struct amdgpu_device *adev = drm_to_adev(ddev);                 \
702                                                                         \
703         if (!buf)                                                       \
704                 return amdgpu_ucode_is_valid(adev->field);              \
705                                                                         \
706         return sysfs_emit(buf, "0x%08x\n", adev->field);                \
707 }                                                                       \
708 static DEVICE_ATTR(name, mode, show_##name, NULL)
709
710 FW_VERSION_ATTR(vce_fw_version, 0444, vce.fw_version);
711 FW_VERSION_ATTR(uvd_fw_version, 0444, uvd.fw_version);
712 FW_VERSION_ATTR(mc_fw_version, 0444, gmc.fw_version);
713 FW_VERSION_ATTR(me_fw_version, 0444, gfx.me_fw_version);
714 FW_VERSION_ATTR(pfp_fw_version, 0444, gfx.pfp_fw_version);
715 FW_VERSION_ATTR(ce_fw_version, 0444, gfx.ce_fw_version);
716 FW_VERSION_ATTR(rlc_fw_version, 0444, gfx.rlc_fw_version);
717 FW_VERSION_ATTR(rlc_srlc_fw_version, 0444, gfx.rlc_srlc_fw_version);
718 FW_VERSION_ATTR(rlc_srlg_fw_version, 0444, gfx.rlc_srlg_fw_version);
719 FW_VERSION_ATTR(rlc_srls_fw_version, 0444, gfx.rlc_srls_fw_version);
720 FW_VERSION_ATTR(mec_fw_version, 0444, gfx.mec_fw_version);
721 FW_VERSION_ATTR(mec2_fw_version, 0444, gfx.mec2_fw_version);
722 FW_VERSION_ATTR(imu_fw_version, 0444, gfx.imu_fw_version);
723 FW_VERSION_ATTR(sos_fw_version, 0444, psp.sos.fw_version);
724 FW_VERSION_ATTR(asd_fw_version, 0444, psp.asd_context.bin_desc.fw_version);
725 FW_VERSION_ATTR(ta_ras_fw_version, 0444, psp.ras_context.context.bin_desc.fw_version);
726 FW_VERSION_ATTR(ta_xgmi_fw_version, 0444, psp.xgmi_context.context.bin_desc.fw_version);
727 FW_VERSION_ATTR(smc_fw_version, 0444, pm.fw_version);
728 FW_VERSION_ATTR(sdma_fw_version, 0444, sdma.instance[0].fw_version);
729 FW_VERSION_ATTR(sdma2_fw_version, 0444, sdma.instance[1].fw_version);
730 FW_VERSION_ATTR(vcn_fw_version, 0444, vcn.fw_version);
731 FW_VERSION_ATTR(dmcu_fw_version, 0444, dm.dmcu_fw_version);
732 FW_VERSION_ATTR(mes_fw_version, 0444, mes.sched_version & AMDGPU_MES_VERSION_MASK);
733 FW_VERSION_ATTR(mes_kiq_fw_version, 0444, mes.kiq_version & AMDGPU_MES_VERSION_MASK);
734
735 static struct attribute *fw_attrs[] = {
736         &dev_attr_vce_fw_version.attr, &dev_attr_uvd_fw_version.attr,
737         &dev_attr_mc_fw_version.attr, &dev_attr_me_fw_version.attr,
738         &dev_attr_pfp_fw_version.attr, &dev_attr_ce_fw_version.attr,
739         &dev_attr_rlc_fw_version.attr, &dev_attr_rlc_srlc_fw_version.attr,
740         &dev_attr_rlc_srlg_fw_version.attr, &dev_attr_rlc_srls_fw_version.attr,
741         &dev_attr_mec_fw_version.attr, &dev_attr_mec2_fw_version.attr,
742         &dev_attr_sos_fw_version.attr, &dev_attr_asd_fw_version.attr,
743         &dev_attr_ta_ras_fw_version.attr, &dev_attr_ta_xgmi_fw_version.attr,
744         &dev_attr_smc_fw_version.attr, &dev_attr_sdma_fw_version.attr,
745         &dev_attr_sdma2_fw_version.attr, &dev_attr_vcn_fw_version.attr,
746         &dev_attr_dmcu_fw_version.attr, &dev_attr_imu_fw_version.attr,
747         &dev_attr_mes_fw_version.attr, &dev_attr_mes_kiq_fw_version.attr,
748         NULL
749 };
750
751 #define to_dev_attr(x) container_of(x, struct device_attribute, attr)
752
753 static umode_t amdgpu_ucode_sys_visible(struct kobject *kobj,
754                                         struct attribute *attr, int idx)
755 {
756         struct device_attribute *dev_attr = to_dev_attr(attr);
757         struct device *dev = kobj_to_dev(kobj);
758
759         if (dev_attr->show(dev, dev_attr, NULL) == -EINVAL)
760                 return 0;
761
762         return attr->mode;
763 }
764
765 static const struct attribute_group fw_attr_group = {
766         .name = "fw_version",
767         .attrs = fw_attrs,
768         .is_visible = amdgpu_ucode_sys_visible
769 };
770
771 int amdgpu_ucode_sysfs_init(struct amdgpu_device *adev)
772 {
773         return sysfs_create_group(&adev->dev->kobj, &fw_attr_group);
774 }
775
776 void amdgpu_ucode_sysfs_fini(struct amdgpu_device *adev)
777 {
778         sysfs_remove_group(&adev->dev->kobj, &fw_attr_group);
779 }
780
781 static int amdgpu_ucode_init_single_fw(struct amdgpu_device *adev,
782                                        struct amdgpu_firmware_info *ucode,
783                                        uint64_t mc_addr, void *kptr)
784 {
785         const struct common_firmware_header *header = NULL;
786         const struct gfx_firmware_header_v1_0 *cp_hdr = NULL;
787         const struct gfx_firmware_header_v2_0 *cpv2_hdr = NULL;
788         const struct dmcu_firmware_header_v1_0 *dmcu_hdr = NULL;
789         const struct dmcub_firmware_header_v1_0 *dmcub_hdr = NULL;
790         const struct mes_firmware_header_v1_0 *mes_hdr = NULL;
791         const struct sdma_firmware_header_v2_0 *sdma_hdr = NULL;
792         const struct imu_firmware_header_v1_0 *imu_hdr = NULL;
793         const struct vpe_firmware_header_v1_0 *vpe_hdr = NULL;
794         const struct umsch_mm_firmware_header_v1_0 *umsch_mm_hdr = NULL;
795         u8 *ucode_addr;
796
797         if (!ucode->fw)
798                 return 0;
799
800         ucode->mc_addr = mc_addr;
801         ucode->kaddr = kptr;
802
803         if (ucode->ucode_id == AMDGPU_UCODE_ID_STORAGE)
804                 return 0;
805
806         header = (const struct common_firmware_header *)ucode->fw->data;
807         cp_hdr = (const struct gfx_firmware_header_v1_0 *)ucode->fw->data;
808         cpv2_hdr = (const struct gfx_firmware_header_v2_0 *)ucode->fw->data;
809         dmcu_hdr = (const struct dmcu_firmware_header_v1_0 *)ucode->fw->data;
810         dmcub_hdr = (const struct dmcub_firmware_header_v1_0 *)ucode->fw->data;
811         mes_hdr = (const struct mes_firmware_header_v1_0 *)ucode->fw->data;
812         sdma_hdr = (const struct sdma_firmware_header_v2_0 *)ucode->fw->data;
813         imu_hdr = (const struct imu_firmware_header_v1_0 *)ucode->fw->data;
814         vpe_hdr = (const struct vpe_firmware_header_v1_0 *)ucode->fw->data;
815         umsch_mm_hdr = (const struct umsch_mm_firmware_header_v1_0 *)ucode->fw->data;
816
817         if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
818                 switch (ucode->ucode_id) {
819                 case AMDGPU_UCODE_ID_SDMA_UCODE_TH0:
820                         ucode->ucode_size = le32_to_cpu(sdma_hdr->ctx_ucode_size_bytes);
821                         ucode_addr = (u8 *)ucode->fw->data +
822                                 le32_to_cpu(sdma_hdr->header.ucode_array_offset_bytes);
823                         break;
824                 case AMDGPU_UCODE_ID_SDMA_UCODE_TH1:
825                         ucode->ucode_size = le32_to_cpu(sdma_hdr->ctl_ucode_size_bytes);
826                         ucode_addr = (u8 *)ucode->fw->data +
827                                 le32_to_cpu(sdma_hdr->ctl_ucode_offset);
828                         break;
829                 case AMDGPU_UCODE_ID_CP_MEC1:
830                 case AMDGPU_UCODE_ID_CP_MEC2:
831                         ucode->ucode_size = le32_to_cpu(header->ucode_size_bytes) -
832                                 le32_to_cpu(cp_hdr->jt_size) * 4;
833                         ucode_addr = (u8 *)ucode->fw->data +
834                                 le32_to_cpu(header->ucode_array_offset_bytes);
835                         break;
836                 case AMDGPU_UCODE_ID_CP_MEC1_JT:
837                 case AMDGPU_UCODE_ID_CP_MEC2_JT:
838                         ucode->ucode_size = le32_to_cpu(cp_hdr->jt_size) * 4;
839                         ucode_addr = (u8 *)ucode->fw->data +
840                                 le32_to_cpu(header->ucode_array_offset_bytes) +
841                                 le32_to_cpu(cp_hdr->jt_offset) * 4;
842                         break;
843                 case AMDGPU_UCODE_ID_RLC_RESTORE_LIST_CNTL:
844                         ucode->ucode_size = adev->gfx.rlc.save_restore_list_cntl_size_bytes;
845                         ucode_addr = adev->gfx.rlc.save_restore_list_cntl;
846                         break;
847                 case AMDGPU_UCODE_ID_RLC_RESTORE_LIST_GPM_MEM:
848                         ucode->ucode_size = adev->gfx.rlc.save_restore_list_gpm_size_bytes;
849                         ucode_addr = adev->gfx.rlc.save_restore_list_gpm;
850                         break;
851                 case AMDGPU_UCODE_ID_RLC_RESTORE_LIST_SRM_MEM:
852                         ucode->ucode_size = adev->gfx.rlc.save_restore_list_srm_size_bytes;
853                         ucode_addr = adev->gfx.rlc.save_restore_list_srm;
854                         break;
855                 case AMDGPU_UCODE_ID_RLC_IRAM:
856                         ucode->ucode_size = adev->gfx.rlc.rlc_iram_ucode_size_bytes;
857                         ucode_addr = adev->gfx.rlc.rlc_iram_ucode;
858                         break;
859                 case AMDGPU_UCODE_ID_RLC_DRAM:
860                         ucode->ucode_size = adev->gfx.rlc.rlc_dram_ucode_size_bytes;
861                         ucode_addr = adev->gfx.rlc.rlc_dram_ucode;
862                         break;
863                 case AMDGPU_UCODE_ID_RLC_P:
864                         ucode->ucode_size = adev->gfx.rlc.rlcp_ucode_size_bytes;
865                         ucode_addr = adev->gfx.rlc.rlcp_ucode;
866                         break;
867                 case AMDGPU_UCODE_ID_RLC_V:
868                         ucode->ucode_size = adev->gfx.rlc.rlcv_ucode_size_bytes;
869                         ucode_addr = adev->gfx.rlc.rlcv_ucode;
870                         break;
871                 case AMDGPU_UCODE_ID_GLOBAL_TAP_DELAYS:
872                         ucode->ucode_size = adev->gfx.rlc.global_tap_delays_ucode_size_bytes;
873                         ucode_addr = adev->gfx.rlc.global_tap_delays_ucode;
874                         break;
875                 case AMDGPU_UCODE_ID_SE0_TAP_DELAYS:
876                         ucode->ucode_size = adev->gfx.rlc.se0_tap_delays_ucode_size_bytes;
877                         ucode_addr = adev->gfx.rlc.se0_tap_delays_ucode;
878                         break;
879                 case AMDGPU_UCODE_ID_SE1_TAP_DELAYS:
880                         ucode->ucode_size = adev->gfx.rlc.se1_tap_delays_ucode_size_bytes;
881                         ucode_addr = adev->gfx.rlc.se1_tap_delays_ucode;
882                         break;
883                 case AMDGPU_UCODE_ID_SE2_TAP_DELAYS:
884                         ucode->ucode_size = adev->gfx.rlc.se2_tap_delays_ucode_size_bytes;
885                         ucode_addr = adev->gfx.rlc.se2_tap_delays_ucode;
886                         break;
887                 case AMDGPU_UCODE_ID_SE3_TAP_DELAYS:
888                         ucode->ucode_size = adev->gfx.rlc.se3_tap_delays_ucode_size_bytes;
889                         ucode_addr = adev->gfx.rlc.se3_tap_delays_ucode;
890                         break;
891                 case AMDGPU_UCODE_ID_CP_MES:
892                         ucode->ucode_size = le32_to_cpu(mes_hdr->mes_ucode_size_bytes);
893                         ucode_addr = (u8 *)ucode->fw->data +
894                                 le32_to_cpu(mes_hdr->mes_ucode_offset_bytes);
895                         break;
896                 case AMDGPU_UCODE_ID_CP_MES_DATA:
897                         ucode->ucode_size = le32_to_cpu(mes_hdr->mes_ucode_data_size_bytes);
898                         ucode_addr = (u8 *)ucode->fw->data +
899                                 le32_to_cpu(mes_hdr->mes_ucode_data_offset_bytes);
900                         break;
901                 case AMDGPU_UCODE_ID_CP_MES1:
902                         ucode->ucode_size = le32_to_cpu(mes_hdr->mes_ucode_size_bytes);
903                         ucode_addr = (u8 *)ucode->fw->data +
904                                 le32_to_cpu(mes_hdr->mes_ucode_offset_bytes);
905                         break;
906                 case AMDGPU_UCODE_ID_CP_MES1_DATA:
907                         ucode->ucode_size = le32_to_cpu(mes_hdr->mes_ucode_data_size_bytes);
908                         ucode_addr = (u8 *)ucode->fw->data +
909                                 le32_to_cpu(mes_hdr->mes_ucode_data_offset_bytes);
910                         break;
911                 case AMDGPU_UCODE_ID_DMCU_ERAM:
912                         ucode->ucode_size = le32_to_cpu(header->ucode_size_bytes) -
913                                 le32_to_cpu(dmcu_hdr->intv_size_bytes);
914                         ucode_addr = (u8 *)ucode->fw->data +
915                                 le32_to_cpu(header->ucode_array_offset_bytes);
916                         break;
917                 case AMDGPU_UCODE_ID_DMCU_INTV:
918                         ucode->ucode_size = le32_to_cpu(dmcu_hdr->intv_size_bytes);
919                         ucode_addr = (u8 *)ucode->fw->data +
920                                 le32_to_cpu(header->ucode_array_offset_bytes) +
921                                 le32_to_cpu(dmcu_hdr->intv_offset_bytes);
922                         break;
923                 case AMDGPU_UCODE_ID_DMCUB:
924                         ucode->ucode_size = le32_to_cpu(dmcub_hdr->inst_const_bytes);
925                         ucode_addr = (u8 *)ucode->fw->data +
926                                 le32_to_cpu(header->ucode_array_offset_bytes);
927                         break;
928                 case AMDGPU_UCODE_ID_PPTABLE:
929                         ucode->ucode_size = ucode->fw->size;
930                         ucode_addr = (u8 *)ucode->fw->data;
931                         break;
932                 case AMDGPU_UCODE_ID_P2S_TABLE:
933                         ucode->ucode_size = ucode->fw->size;
934                         ucode_addr = (u8 *)ucode->fw->data;
935                         break;
936                 case AMDGPU_UCODE_ID_IMU_I:
937                         ucode->ucode_size = le32_to_cpu(imu_hdr->imu_iram_ucode_size_bytes);
938                         ucode_addr = (u8 *)ucode->fw->data +
939                                 le32_to_cpu(imu_hdr->header.ucode_array_offset_bytes);
940                         break;
941                 case AMDGPU_UCODE_ID_IMU_D:
942                         ucode->ucode_size = le32_to_cpu(imu_hdr->imu_dram_ucode_size_bytes);
943                         ucode_addr = (u8 *)ucode->fw->data +
944                                 le32_to_cpu(imu_hdr->header.ucode_array_offset_bytes) +
945                                 le32_to_cpu(imu_hdr->imu_iram_ucode_size_bytes);
946                         break;
947                 case AMDGPU_UCODE_ID_CP_RS64_PFP:
948                         ucode->ucode_size = le32_to_cpu(cpv2_hdr->ucode_size_bytes);
949                         ucode_addr = (u8 *)ucode->fw->data +
950                                 le32_to_cpu(header->ucode_array_offset_bytes);
951                         break;
952                 case AMDGPU_UCODE_ID_CP_RS64_PFP_P0_STACK:
953                         ucode->ucode_size = le32_to_cpu(cpv2_hdr->data_size_bytes);
954                         ucode_addr = (u8 *)ucode->fw->data +
955                                 le32_to_cpu(cpv2_hdr->data_offset_bytes);
956                         break;
957                 case AMDGPU_UCODE_ID_CP_RS64_PFP_P1_STACK:
958                         ucode->ucode_size = le32_to_cpu(cpv2_hdr->data_size_bytes);
959                         ucode_addr = (u8 *)ucode->fw->data +
960                                 le32_to_cpu(cpv2_hdr->data_offset_bytes);
961                         break;
962                 case AMDGPU_UCODE_ID_CP_RS64_ME:
963                         ucode->ucode_size = le32_to_cpu(cpv2_hdr->ucode_size_bytes);
964                         ucode_addr = (u8 *)ucode->fw->data +
965                                 le32_to_cpu(header->ucode_array_offset_bytes);
966                         break;
967                 case AMDGPU_UCODE_ID_CP_RS64_ME_P0_STACK:
968                         ucode->ucode_size = le32_to_cpu(cpv2_hdr->data_size_bytes);
969                         ucode_addr = (u8 *)ucode->fw->data +
970                                 le32_to_cpu(cpv2_hdr->data_offset_bytes);
971                         break;
972                 case AMDGPU_UCODE_ID_CP_RS64_ME_P1_STACK:
973                         ucode->ucode_size = le32_to_cpu(cpv2_hdr->data_size_bytes);
974                         ucode_addr = (u8 *)ucode->fw->data +
975                                 le32_to_cpu(cpv2_hdr->data_offset_bytes);
976                         break;
977                 case AMDGPU_UCODE_ID_CP_RS64_MEC:
978                         ucode->ucode_size = le32_to_cpu(cpv2_hdr->ucode_size_bytes);
979                         ucode_addr = (u8 *)ucode->fw->data +
980                                 le32_to_cpu(header->ucode_array_offset_bytes);
981                         break;
982                 case AMDGPU_UCODE_ID_CP_RS64_MEC_P0_STACK:
983                         ucode->ucode_size = le32_to_cpu(cpv2_hdr->data_size_bytes);
984                         ucode_addr = (u8 *)ucode->fw->data +
985                                 le32_to_cpu(cpv2_hdr->data_offset_bytes);
986                         break;
987                 case AMDGPU_UCODE_ID_CP_RS64_MEC_P1_STACK:
988                         ucode->ucode_size = le32_to_cpu(cpv2_hdr->data_size_bytes);
989                         ucode_addr = (u8 *)ucode->fw->data +
990                                 le32_to_cpu(cpv2_hdr->data_offset_bytes);
991                         break;
992                 case AMDGPU_UCODE_ID_CP_RS64_MEC_P2_STACK:
993                         ucode->ucode_size = le32_to_cpu(cpv2_hdr->data_size_bytes);
994                         ucode_addr = (u8 *)ucode->fw->data +
995                                 le32_to_cpu(cpv2_hdr->data_offset_bytes);
996                         break;
997                 case AMDGPU_UCODE_ID_CP_RS64_MEC_P3_STACK:
998                         ucode->ucode_size = le32_to_cpu(cpv2_hdr->data_size_bytes);
999                         ucode_addr = (u8 *)ucode->fw->data +
1000                                 le32_to_cpu(cpv2_hdr->data_offset_bytes);
1001                         break;
1002                 case AMDGPU_UCODE_ID_VPE_CTX:
1003                         ucode->ucode_size = le32_to_cpu(vpe_hdr->ctx_ucode_size_bytes);
1004                         ucode_addr = (u8 *)ucode->fw->data +
1005                                 le32_to_cpu(vpe_hdr->header.ucode_array_offset_bytes);
1006                         break;
1007                 case AMDGPU_UCODE_ID_VPE_CTL:
1008                         ucode->ucode_size = le32_to_cpu(vpe_hdr->ctl_ucode_size_bytes);
1009                         ucode_addr = (u8 *)ucode->fw->data +
1010                                 le32_to_cpu(vpe_hdr->ctl_ucode_offset);
1011                         break;
1012                 case AMDGPU_UCODE_ID_UMSCH_MM_UCODE:
1013                         ucode->ucode_size = le32_to_cpu(umsch_mm_hdr->umsch_mm_ucode_size_bytes);
1014                         ucode_addr = (u8 *)ucode->fw->data +
1015                                 le32_to_cpu(umsch_mm_hdr->header.ucode_array_offset_bytes);
1016                         break;
1017                 case AMDGPU_UCODE_ID_UMSCH_MM_DATA:
1018                         ucode->ucode_size = le32_to_cpu(umsch_mm_hdr->umsch_mm_ucode_data_size_bytes);
1019                         ucode_addr = (u8 *)ucode->fw->data +
1020                                 le32_to_cpu(umsch_mm_hdr->umsch_mm_ucode_data_offset_bytes);
1021                         break;
1022                 default:
1023                         ucode->ucode_size = le32_to_cpu(header->ucode_size_bytes);
1024                         ucode_addr = (u8 *)ucode->fw->data +
1025                                 le32_to_cpu(header->ucode_array_offset_bytes);
1026                         break;
1027                 }
1028         } else {
1029                 ucode->ucode_size = le32_to_cpu(header->ucode_size_bytes);
1030                 ucode_addr = (u8 *)ucode->fw->data +
1031                         le32_to_cpu(header->ucode_array_offset_bytes);
1032         }
1033
1034         memcpy(ucode->kaddr, ucode_addr, ucode->ucode_size);
1035
1036         return 0;
1037 }
1038
1039 static int amdgpu_ucode_patch_jt(struct amdgpu_firmware_info *ucode,
1040                                 uint64_t mc_addr, void *kptr)
1041 {
1042         const struct gfx_firmware_header_v1_0 *header = NULL;
1043         const struct common_firmware_header *comm_hdr = NULL;
1044         uint8_t *src_addr = NULL;
1045         uint8_t *dst_addr = NULL;
1046
1047         if (!ucode->fw)
1048                 return 0;
1049
1050         comm_hdr = (const struct common_firmware_header *)ucode->fw->data;
1051         header = (const struct gfx_firmware_header_v1_0 *)ucode->fw->data;
1052         dst_addr = ucode->kaddr +
1053                            ALIGN(le32_to_cpu(comm_hdr->ucode_size_bytes),
1054                            PAGE_SIZE);
1055         src_addr = (uint8_t *)ucode->fw->data +
1056                            le32_to_cpu(comm_hdr->ucode_array_offset_bytes) +
1057                            (le32_to_cpu(header->jt_offset) * 4);
1058         memcpy(dst_addr, src_addr, le32_to_cpu(header->jt_size) * 4);
1059
1060         return 0;
1061 }
1062
1063 int amdgpu_ucode_create_bo(struct amdgpu_device *adev)
1064 {
1065         if ((adev->firmware.load_type != AMDGPU_FW_LOAD_DIRECT) &&
1066             (adev->firmware.load_type != AMDGPU_FW_LOAD_RLC_BACKDOOR_AUTO)) {
1067                 amdgpu_bo_create_kernel(adev, adev->firmware.fw_size, PAGE_SIZE,
1068                         (amdgpu_sriov_vf(adev) || adev->debug_use_vram_fw_buf) ?
1069                         AMDGPU_GEM_DOMAIN_VRAM : AMDGPU_GEM_DOMAIN_GTT,
1070                         &adev->firmware.fw_buf,
1071                         &adev->firmware.fw_buf_mc,
1072                         &adev->firmware.fw_buf_ptr);
1073                 if (!adev->firmware.fw_buf) {
1074                         dev_err(adev->dev, "failed to create kernel buffer for firmware.fw_buf\n");
1075                         return -ENOMEM;
1076                 } else if (amdgpu_sriov_vf(adev)) {
1077                         memset(adev->firmware.fw_buf_ptr, 0, adev->firmware.fw_size);
1078                 }
1079         }
1080         return 0;
1081 }
1082
1083 void amdgpu_ucode_free_bo(struct amdgpu_device *adev)
1084 {
1085         amdgpu_bo_free_kernel(&adev->firmware.fw_buf,
1086                 &adev->firmware.fw_buf_mc,
1087                 &adev->firmware.fw_buf_ptr);
1088 }
1089
1090 int amdgpu_ucode_init_bo(struct amdgpu_device *adev)
1091 {
1092         uint64_t fw_offset = 0;
1093         int i;
1094         struct amdgpu_firmware_info *ucode = NULL;
1095
1096  /* for baremetal, the ucode is allocated in gtt, so don't need to fill the bo when reset/suspend */
1097         if (!amdgpu_sriov_vf(adev) && (amdgpu_in_reset(adev) || adev->in_suspend))
1098                 return 0;
1099         /*
1100          * if SMU loaded firmware, it needn't add SMC, UVD, and VCE
1101          * ucode info here
1102          */
1103         if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
1104                 if (amdgpu_sriov_vf(adev))
1105                         adev->firmware.max_ucodes = AMDGPU_UCODE_ID_MAXIMUM - 3;
1106                 else
1107                         adev->firmware.max_ucodes = AMDGPU_UCODE_ID_MAXIMUM - 4;
1108         } else {
1109                 adev->firmware.max_ucodes = AMDGPU_UCODE_ID_MAXIMUM;
1110         }
1111
1112         for (i = 0; i < adev->firmware.max_ucodes; i++) {
1113                 ucode = &adev->firmware.ucode[i];
1114                 if (ucode->fw) {
1115                         amdgpu_ucode_init_single_fw(adev, ucode, adev->firmware.fw_buf_mc + fw_offset,
1116                                                     adev->firmware.fw_buf_ptr + fw_offset);
1117                         if (i == AMDGPU_UCODE_ID_CP_MEC1 &&
1118                             adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
1119                                 const struct gfx_firmware_header_v1_0 *cp_hdr;
1120
1121                                 cp_hdr = (const struct gfx_firmware_header_v1_0 *)ucode->fw->data;
1122                                 amdgpu_ucode_patch_jt(ucode,  adev->firmware.fw_buf_mc + fw_offset,
1123                                                     adev->firmware.fw_buf_ptr + fw_offset);
1124                                 fw_offset += ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
1125                         }
1126                         fw_offset += ALIGN(ucode->ucode_size, PAGE_SIZE);
1127                 }
1128         }
1129         return 0;
1130 }
1131
1132 static const char *amdgpu_ucode_legacy_naming(struct amdgpu_device *adev, int block_type)
1133 {
1134         if (block_type == MP0_HWIP) {
1135                 switch (amdgpu_ip_version(adev, MP0_HWIP, 0)) {
1136                 case IP_VERSION(9, 0, 0):
1137                         switch (adev->asic_type) {
1138                         case CHIP_VEGA10:
1139                                 return "vega10";
1140                         case CHIP_VEGA12:
1141                                 return "vega12";
1142                         default:
1143                                 return NULL;
1144                         }
1145                 case IP_VERSION(10, 0, 0):
1146                 case IP_VERSION(10, 0, 1):
1147                         if (adev->asic_type == CHIP_RAVEN) {
1148                                 if (adev->apu_flags & AMD_APU_IS_RAVEN2)
1149                                         return "raven2";
1150                                 else if (adev->apu_flags & AMD_APU_IS_PICASSO)
1151                                         return "picasso";
1152                                 return "raven";
1153                         }
1154                         break;
1155                 case IP_VERSION(11, 0, 0):
1156                         return "navi10";
1157                 case IP_VERSION(11, 0, 2):
1158                         return "vega20";
1159                 case IP_VERSION(11, 0, 3):
1160                         return "renoir";
1161                 case IP_VERSION(11, 0, 4):
1162                         return "arcturus";
1163                 case IP_VERSION(11, 0, 5):
1164                         return "navi14";
1165                 case IP_VERSION(11, 0, 7):
1166                         return "sienna_cichlid";
1167                 case IP_VERSION(11, 0, 9):
1168                         return "navi12";
1169                 case IP_VERSION(11, 0, 11):
1170                         return "navy_flounder";
1171                 case IP_VERSION(11, 0, 12):
1172                         return "dimgrey_cavefish";
1173                 case IP_VERSION(11, 0, 13):
1174                         return "beige_goby";
1175                 case IP_VERSION(11, 5, 0):
1176                         return "vangogh";
1177                 case IP_VERSION(12, 0, 1):
1178                         return "green_sardine";
1179                 case IP_VERSION(13, 0, 2):
1180                         return "aldebaran";
1181                 case IP_VERSION(13, 0, 1):
1182                 case IP_VERSION(13, 0, 3):
1183                         return "yellow_carp";
1184                 }
1185         } else if (block_type == MP1_HWIP) {
1186                 switch (amdgpu_ip_version(adev, MP1_HWIP, 0)) {
1187                 case IP_VERSION(9, 0, 0):
1188                 case IP_VERSION(10, 0, 0):
1189                 case IP_VERSION(10, 0, 1):
1190                 case IP_VERSION(11, 0, 2):
1191                         if (adev->asic_type == CHIP_ARCTURUS)
1192                                 return "arcturus_smc";
1193                         return NULL;
1194                 case IP_VERSION(11, 0, 0):
1195                         return "navi10_smc";
1196                 case IP_VERSION(11, 0, 5):
1197                         return "navi14_smc";
1198                 case IP_VERSION(11, 0, 9):
1199                         return "navi12_smc";
1200                 case IP_VERSION(11, 0, 7):
1201                         return "sienna_cichlid_smc";
1202                 case IP_VERSION(11, 0, 11):
1203                         return "navy_flounder_smc";
1204                 case IP_VERSION(11, 0, 12):
1205                         return "dimgrey_cavefish_smc";
1206                 case IP_VERSION(11, 0, 13):
1207                         return "beige_goby_smc";
1208                 case IP_VERSION(13, 0, 2):
1209                         return "aldebaran_smc";
1210                 }
1211         } else if (block_type == SDMA0_HWIP) {
1212                 switch (amdgpu_ip_version(adev, SDMA0_HWIP, 0)) {
1213                 case IP_VERSION(4, 0, 0):
1214                         return "vega10_sdma";
1215                 case IP_VERSION(4, 0, 1):
1216                         return "vega12_sdma";
1217                 case IP_VERSION(4, 1, 0):
1218                 case IP_VERSION(4, 1, 1):
1219                         if (adev->apu_flags & AMD_APU_IS_RAVEN2)
1220                                 return "raven2_sdma";
1221                         else if (adev->apu_flags & AMD_APU_IS_PICASSO)
1222                                 return "picasso_sdma";
1223                         return "raven_sdma";
1224                 case IP_VERSION(4, 1, 2):
1225                         if (adev->apu_flags & AMD_APU_IS_RENOIR)
1226                                 return "renoir_sdma";
1227                         return "green_sardine_sdma";
1228                 case IP_VERSION(4, 2, 0):
1229                         return "vega20_sdma";
1230                 case IP_VERSION(4, 2, 2):
1231                         return "arcturus_sdma";
1232                 case IP_VERSION(4, 4, 0):
1233                         return "aldebaran_sdma";
1234                 case IP_VERSION(5, 0, 0):
1235                         return "navi10_sdma";
1236                 case IP_VERSION(5, 0, 1):
1237                         return "cyan_skillfish2_sdma";
1238                 case IP_VERSION(5, 0, 2):
1239                         return "navi14_sdma";
1240                 case IP_VERSION(5, 0, 5):
1241                         return "navi12_sdma";
1242                 case IP_VERSION(5, 2, 0):
1243                         return "sienna_cichlid_sdma";
1244                 case IP_VERSION(5, 2, 2):
1245                         return "navy_flounder_sdma";
1246                 case IP_VERSION(5, 2, 4):
1247                         return "dimgrey_cavefish_sdma";
1248                 case IP_VERSION(5, 2, 5):
1249                         return "beige_goby_sdma";
1250                 case IP_VERSION(5, 2, 3):
1251                         return "yellow_carp_sdma";
1252                 case IP_VERSION(5, 2, 1):
1253                         return "vangogh_sdma";
1254                 }
1255         } else if (block_type == UVD_HWIP) {
1256                 switch (amdgpu_ip_version(adev, UVD_HWIP, 0)) {
1257                 case IP_VERSION(1, 0, 0):
1258                 case IP_VERSION(1, 0, 1):
1259                         if (adev->apu_flags & AMD_APU_IS_RAVEN2)
1260                                 return "raven2_vcn";
1261                         else if (adev->apu_flags & AMD_APU_IS_PICASSO)
1262                                 return "picasso_vcn";
1263                         return "raven_vcn";
1264                 case IP_VERSION(2, 5, 0):
1265                         return "arcturus_vcn";
1266                 case IP_VERSION(2, 2, 0):
1267                         if (adev->apu_flags & AMD_APU_IS_RENOIR)
1268                                 return "renoir_vcn";
1269                         return "green_sardine_vcn";
1270                 case IP_VERSION(2, 6, 0):
1271                         return "aldebaran_vcn";
1272                 case IP_VERSION(2, 0, 0):
1273                         return "navi10_vcn";
1274                 case IP_VERSION(2, 0, 2):
1275                         if (adev->asic_type == CHIP_NAVI12)
1276                                 return "navi12_vcn";
1277                         return "navi14_vcn";
1278                 case IP_VERSION(3, 0, 0):
1279                 case IP_VERSION(3, 0, 64):
1280                 case IP_VERSION(3, 0, 192):
1281                         if (amdgpu_ip_version(adev, GC_HWIP, 0) ==
1282                             IP_VERSION(10, 3, 0))
1283                                 return "sienna_cichlid_vcn";
1284                         return "navy_flounder_vcn";
1285                 case IP_VERSION(3, 0, 2):
1286                         return "vangogh_vcn";
1287                 case IP_VERSION(3, 0, 16):
1288                         return "dimgrey_cavefish_vcn";
1289                 case IP_VERSION(3, 0, 33):
1290                         return "beige_goby_vcn";
1291                 case IP_VERSION(3, 1, 1):
1292                         return "yellow_carp_vcn";
1293                 }
1294         } else if (block_type == GC_HWIP) {
1295                 switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
1296                 case IP_VERSION(9, 0, 1):
1297                         return "vega10";
1298                 case IP_VERSION(9, 2, 1):
1299                         return "vega12";
1300                 case IP_VERSION(9, 4, 0):
1301                         return "vega20";
1302                 case IP_VERSION(9, 2, 2):
1303                 case IP_VERSION(9, 1, 0):
1304                         if (adev->apu_flags & AMD_APU_IS_RAVEN2)
1305                                 return "raven2";
1306                         else if (adev->apu_flags & AMD_APU_IS_PICASSO)
1307                                 return "picasso";
1308                         return "raven";
1309                 case IP_VERSION(9, 4, 1):
1310                         return "arcturus";
1311                 case IP_VERSION(9, 3, 0):
1312                         if (adev->apu_flags & AMD_APU_IS_RENOIR)
1313                                 return "renoir";
1314                         return "green_sardine";
1315                 case IP_VERSION(9, 4, 2):
1316                         return "aldebaran";
1317                 case IP_VERSION(10, 1, 10):
1318                         return "navi10";
1319                 case IP_VERSION(10, 1, 1):
1320                         return "navi14";
1321                 case IP_VERSION(10, 1, 2):
1322                         return "navi12";
1323                 case IP_VERSION(10, 3, 0):
1324                         return "sienna_cichlid";
1325                 case IP_VERSION(10, 3, 2):
1326                         return "navy_flounder";
1327                 case IP_VERSION(10, 3, 1):
1328                         return "vangogh";
1329                 case IP_VERSION(10, 3, 4):
1330                         return "dimgrey_cavefish";
1331                 case IP_VERSION(10, 3, 5):
1332                         return "beige_goby";
1333                 case IP_VERSION(10, 3, 3):
1334                         return "yellow_carp";
1335                 case IP_VERSION(10, 1, 3):
1336                 case IP_VERSION(10, 1, 4):
1337                         return "cyan_skillfish2";
1338                 }
1339         }
1340         return NULL;
1341 }
1342
1343 void amdgpu_ucode_ip_version_decode(struct amdgpu_device *adev, int block_type, char *ucode_prefix, int len)
1344 {
1345         int maj, min, rev;
1346         char *ip_name;
1347         const char *legacy;
1348         uint32_t version = amdgpu_ip_version(adev, block_type, 0);
1349
1350         legacy = amdgpu_ucode_legacy_naming(adev, block_type);
1351         if (legacy) {
1352                 snprintf(ucode_prefix, len, "%s", legacy);
1353                 return;
1354         }
1355
1356         switch (block_type) {
1357         case GC_HWIP:
1358                 ip_name = "gc";
1359                 break;
1360         case SDMA0_HWIP:
1361                 ip_name = "sdma";
1362                 break;
1363         case MP0_HWIP:
1364                 ip_name = "psp";
1365                 break;
1366         case MP1_HWIP:
1367                 ip_name = "smu";
1368                 break;
1369         case UVD_HWIP:
1370                 ip_name = "vcn";
1371                 break;
1372         case VPE_HWIP:
1373                 ip_name = "vpe";
1374                 break;
1375         default:
1376                 BUG();
1377         }
1378
1379         maj = IP_VERSION_MAJ(version);
1380         min = IP_VERSION_MIN(version);
1381         rev = IP_VERSION_REV(version);
1382
1383         snprintf(ucode_prefix, len, "%s_%d_%d_%d", ip_name, maj, min, rev);
1384 }
1385
1386 /*
1387  * amdgpu_ucode_request - Fetch and validate amdgpu microcode
1388  *
1389  * @adev: amdgpu device
1390  * @fw: pointer to load firmware to
1391  * @fw_name: firmware to load
1392  *
1393  * This is a helper that will use request_firmware and amdgpu_ucode_validate
1394  * to load and run basic validation on firmware. If the load fails, remap
1395  * the error code to -ENODEV, so that early_init functions will fail to load.
1396  */
1397 int amdgpu_ucode_request(struct amdgpu_device *adev, const struct firmware **fw,
1398                          const char *fw_name)
1399 {
1400         int err = request_firmware(fw, fw_name, adev->dev);
1401
1402         if (err)
1403                 return -ENODEV;
1404
1405         err = amdgpu_ucode_validate(*fw);
1406         if (err) {
1407                 dev_dbg(adev->dev, "\"%s\" failed to validate\n", fw_name);
1408                 release_firmware(*fw);
1409                 *fw = NULL;
1410         }
1411
1412         return err;
1413 }
1414
1415 /*
1416  * amdgpu_ucode_release - Release firmware microcode
1417  *
1418  * @fw: pointer to firmware to release
1419  */
1420 void amdgpu_ucode_release(const struct firmware **fw)
1421 {
1422         release_firmware(*fw);
1423         *fw = NULL;
1424 }
This page took 0.121644 seconds and 4 git commands to generate.