1 /* SPDX-License-Identifier: MIT */
3 * Copyright © 2022 Intel Corporation
8 #include "xe_sa_types.h"
14 struct xe_sa_manager *xe_sa_bo_manager_init(struct xe_tile *tile, u32 size, u32 align);
16 struct drm_suballoc *xe_sa_bo_new(struct xe_sa_manager *sa_manager,
18 void xe_sa_bo_flush_write(struct drm_suballoc *sa_bo);
19 void xe_sa_bo_free(struct drm_suballoc *sa_bo,
20 struct dma_fence *fence);
22 static inline struct xe_sa_manager *
23 to_xe_sa_manager(struct drm_suballoc_manager *mng)
25 return container_of(mng, struct xe_sa_manager, base);
28 static inline u64 xe_sa_bo_gpu_addr(struct drm_suballoc *sa)
30 return to_xe_sa_manager(sa->manager)->gpu_addr +
31 drm_suballoc_soffset(sa);
34 static inline void *xe_sa_bo_cpu_addr(struct drm_suballoc *sa)
36 return to_xe_sa_manager(sa->manager)->cpu_ptr +
37 drm_suballoc_soffset(sa);