2 * Copyright 2012-15 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
26 #include "dm_services.h"
28 #include "link_encoder.h"
29 #include "stream_encoder.h"
32 #include "include/irq_service_interface.h"
33 #include "dce110/dce110_resource.h"
34 #include "dce110/dce110_timing_generator.h"
36 #include "irq/dce110/irq_service_dce110.h"
37 #include "dce/dce_mem_input.h"
38 #include "dce/dce_transform.h"
39 #include "dce/dce_link_encoder.h"
40 #include "dce/dce_stream_encoder.h"
41 #include "dce/dce_audio.h"
42 #include "dce/dce_opp.h"
43 #include "dce/dce_ipp.h"
44 #include "dce/dce_clock_source.h"
46 #include "dce/dce_hwseq.h"
47 #include "dce112/dce112_hwseq.h"
48 #include "dce/dce_abm.h"
49 #include "dce/dce_dmcu.h"
50 #include "dce/dce_aux.h"
51 #include "dce/dce_i2c.h"
52 #include "dce/dce_panel_cntl.h"
54 #include "reg_helper.h"
56 #include "dce/dce_11_2_d.h"
57 #include "dce/dce_11_2_sh_mask.h"
59 #include "dce100/dce100_resource.h"
60 #include "dce112_resource.h"
65 #ifndef mmDP_DPHY_INTERNAL_CTRL
66 #define mmDP_DPHY_INTERNAL_CTRL 0x4aa7
67 #define mmDP0_DP_DPHY_INTERNAL_CTRL 0x4aa7
68 #define mmDP1_DP_DPHY_INTERNAL_CTRL 0x4ba7
69 #define mmDP2_DP_DPHY_INTERNAL_CTRL 0x4ca7
70 #define mmDP3_DP_DPHY_INTERNAL_CTRL 0x4da7
71 #define mmDP4_DP_DPHY_INTERNAL_CTRL 0x4ea7
72 #define mmDP5_DP_DPHY_INTERNAL_CTRL 0x4fa7
73 #define mmDP6_DP_DPHY_INTERNAL_CTRL 0x54a7
74 #define mmDP7_DP_DPHY_INTERNAL_CTRL 0x56a7
75 #define mmDP8_DP_DPHY_INTERNAL_CTRL 0x57a7
78 #ifndef mmBIOS_SCRATCH_2
79 #define mmBIOS_SCRATCH_2 0x05CB
80 #define mmBIOS_SCRATCH_3 0x05CC
81 #define mmBIOS_SCRATCH_6 0x05CF
84 #ifndef mmDP_DPHY_BS_SR_SWAP_CNTL
85 #define mmDP_DPHY_BS_SR_SWAP_CNTL 0x4ADC
86 #define mmDP0_DP_DPHY_BS_SR_SWAP_CNTL 0x4ADC
87 #define mmDP1_DP_DPHY_BS_SR_SWAP_CNTL 0x4BDC
88 #define mmDP2_DP_DPHY_BS_SR_SWAP_CNTL 0x4CDC
89 #define mmDP3_DP_DPHY_BS_SR_SWAP_CNTL 0x4DDC
90 #define mmDP4_DP_DPHY_BS_SR_SWAP_CNTL 0x4EDC
91 #define mmDP5_DP_DPHY_BS_SR_SWAP_CNTL 0x4FDC
92 #define mmDP6_DP_DPHY_BS_SR_SWAP_CNTL 0x54DC
95 #ifndef mmDP_DPHY_FAST_TRAINING
96 #define mmDP_DPHY_FAST_TRAINING 0x4ABC
97 #define mmDP0_DP_DPHY_FAST_TRAINING 0x4ABC
98 #define mmDP1_DP_DPHY_FAST_TRAINING 0x4BBC
99 #define mmDP2_DP_DPHY_FAST_TRAINING 0x4CBC
100 #define mmDP3_DP_DPHY_FAST_TRAINING 0x4DBC
101 #define mmDP4_DP_DPHY_FAST_TRAINING 0x4EBC
102 #define mmDP5_DP_DPHY_FAST_TRAINING 0x4FBC
103 #define mmDP6_DP_DPHY_FAST_TRAINING 0x54BC
106 enum dce112_clk_src_array_id {
117 static const struct dce110_timing_generator_offsets dce112_tg_offsets[] = {
119 .crtc = (mmCRTC0_CRTC_CONTROL - mmCRTC_CONTROL),
120 .dcp = (mmDCP0_GRPH_CONTROL - mmGRPH_CONTROL),
123 .crtc = (mmCRTC1_CRTC_CONTROL - mmCRTC_CONTROL),
124 .dcp = (mmDCP1_GRPH_CONTROL - mmGRPH_CONTROL),
127 .crtc = (mmCRTC2_CRTC_CONTROL - mmCRTC_CONTROL),
128 .dcp = (mmDCP2_GRPH_CONTROL - mmGRPH_CONTROL),
131 .crtc = (mmCRTC3_CRTC_CONTROL - mmCRTC_CONTROL),
132 .dcp = (mmDCP3_GRPH_CONTROL - mmGRPH_CONTROL),
135 .crtc = (mmCRTC4_CRTC_CONTROL - mmCRTC_CONTROL),
136 .dcp = (mmDCP4_GRPH_CONTROL - mmGRPH_CONTROL),
139 .crtc = (mmCRTC5_CRTC_CONTROL - mmCRTC_CONTROL),
140 .dcp = (mmDCP5_GRPH_CONTROL - mmGRPH_CONTROL),
144 /* set register offset */
145 #define SR(reg_name)\
146 .reg_name = mm ## reg_name
148 /* set register offset with instance */
149 #define SRI(reg_name, block, id)\
150 .reg_name = mm ## block ## id ## _ ## reg_name
152 static const struct dce_dmcu_registers dmcu_regs = {
153 DMCU_DCE110_COMMON_REG_LIST()
156 static const struct dce_dmcu_shift dmcu_shift = {
157 DMCU_MASK_SH_LIST_DCE110(__SHIFT)
160 static const struct dce_dmcu_mask dmcu_mask = {
161 DMCU_MASK_SH_LIST_DCE110(_MASK)
164 static const struct dce_abm_registers abm_regs = {
165 ABM_DCE110_COMMON_REG_LIST()
168 static const struct dce_abm_shift abm_shift = {
169 ABM_MASK_SH_LIST_DCE110(__SHIFT)
172 static const struct dce_abm_mask abm_mask = {
173 ABM_MASK_SH_LIST_DCE110(_MASK)
176 static const struct dce110_aux_registers_shift aux_shift = {
177 DCE_AUX_MASK_SH_LIST(__SHIFT)
180 static const struct dce110_aux_registers_mask aux_mask = {
181 DCE_AUX_MASK_SH_LIST(_MASK)
184 #define ipp_regs(id)\
186 IPP_DCE110_REG_LIST_DCE_BASE(id)\
189 static const struct dce_ipp_registers ipp_regs[] = {
198 static const struct dce_ipp_shift ipp_shift = {
199 IPP_DCE100_MASK_SH_LIST_DCE_COMMON_BASE(__SHIFT)
202 static const struct dce_ipp_mask ipp_mask = {
203 IPP_DCE100_MASK_SH_LIST_DCE_COMMON_BASE(_MASK)
206 #define transform_regs(id)\
208 XFM_COMMON_REG_LIST_DCE110(id)\
211 static const struct dce_transform_registers xfm_regs[] = {
220 static const struct dce_transform_shift xfm_shift = {
221 XFM_COMMON_MASK_SH_LIST_DCE110(__SHIFT)
224 static const struct dce_transform_mask xfm_mask = {
225 XFM_COMMON_MASK_SH_LIST_DCE110(_MASK)
228 #define aux_regs(id)\
233 static const struct dce110_link_enc_aux_registers link_enc_aux_regs[] = {
242 static const struct dce_panel_cntl_registers panel_cntl_regs[] = {
243 { DCE_PANEL_CNTL_REG_LIST() }
246 static const struct dce_panel_cntl_shift panel_cntl_shift = {
247 DCE_PANEL_CNTL_MASK_SH_LIST(__SHIFT)
250 static const struct dce_panel_cntl_mask panel_cntl_mask = {
251 DCE_PANEL_CNTL_MASK_SH_LIST(_MASK)
254 #define hpd_regs(id)\
259 static const struct dce110_link_enc_hpd_registers link_enc_hpd_regs[] = {
268 #define link_regs(id)\
270 LE_DCE110_REG_LIST(id)\
273 static const struct dce110_link_enc_registers link_enc_regs[] = {
283 #define stream_enc_regs(id)\
285 SE_COMMON_REG_LIST(id),\
289 static const struct dce110_stream_enc_registers stream_enc_regs[] = {
298 static const struct dce_stream_encoder_shift se_shift = {
299 SE_COMMON_MASK_SH_LIST_DCE112(__SHIFT)
302 static const struct dce_stream_encoder_mask se_mask = {
303 SE_COMMON_MASK_SH_LIST_DCE112(_MASK)
306 #define opp_regs(id)\
308 OPP_DCE_112_REG_LIST(id),\
311 static const struct dce_opp_registers opp_regs[] = {
320 static const struct dce_opp_shift opp_shift = {
321 OPP_COMMON_MASK_SH_LIST_DCE_112(__SHIFT)
324 static const struct dce_opp_mask opp_mask = {
325 OPP_COMMON_MASK_SH_LIST_DCE_112(_MASK)
328 #define aux_engine_regs(id)\
330 AUX_COMMON_REG_LIST(id), \
331 .AUX_RESET_MASK = 0 \
334 static const struct dce110_aux_registers aux_engine_regs[] = {
343 #define audio_regs(id)\
345 AUD_COMMON_REG_LIST(id)\
348 static const struct dce_audio_registers audio_regs[] = {
357 static const struct dce_audio_shift audio_shift = {
358 AUD_COMMON_MASK_SH_LIST(__SHIFT)
361 static const struct dce_audio_mask audio_mask = {
362 AUD_COMMON_MASK_SH_LIST(_MASK)
365 #define clk_src_regs(index, id)\
367 CS_COMMON_REG_LIST_DCE_112(id),\
370 static const struct dce110_clk_src_regs clk_src_regs[] = {
379 static const struct dce110_clk_src_shift cs_shift = {
380 CS_COMMON_MASK_SH_LIST_DCE_112(__SHIFT)
383 static const struct dce110_clk_src_mask cs_mask = {
384 CS_COMMON_MASK_SH_LIST_DCE_112(_MASK)
387 static const struct bios_registers bios_regs = {
388 .BIOS_SCRATCH_3 = mmBIOS_SCRATCH_3,
389 .BIOS_SCRATCH_6 = mmBIOS_SCRATCH_6
392 static const struct resource_caps polaris_10_resource_cap = {
393 .num_timing_generator = 6,
395 .num_stream_encoder = 6,
396 .num_pll = 8, /* why 8? 6 combo PHY PLL + 2 regular PLLs? */
400 static const struct resource_caps polaris_11_resource_cap = {
401 .num_timing_generator = 5,
403 .num_stream_encoder = 5,
404 .num_pll = 8, /* why 8? 6 combo PHY PLL + 2 regular PLLs? */
408 static const struct dc_plane_cap plane_cap = {
409 .type = DC_PLANE_TYPE_DCE_RGB,
411 .pixel_format_support = {
417 .max_upscale_factor = {
423 .max_downscale_factor = {
432 static const struct dc_debug_options debug_defaults = {
433 .enable_legacy_fast_update = true,
437 #define REG(reg) mm ## reg
439 #ifndef mmCC_DC_HDMI_STRAPS
440 #define mmCC_DC_HDMI_STRAPS 0x4819
441 #define CC_DC_HDMI_STRAPS__HDMI_DISABLE_MASK 0x40
442 #define CC_DC_HDMI_STRAPS__HDMI_DISABLE__SHIFT 0x6
443 #define CC_DC_HDMI_STRAPS__AUDIO_STREAM_NUMBER_MASK 0x700
444 #define CC_DC_HDMI_STRAPS__AUDIO_STREAM_NUMBER__SHIFT 0x8
447 static int map_transmitter_id_to_phy_instance(
448 enum transmitter transmitter)
450 switch (transmitter) {
451 case TRANSMITTER_UNIPHY_A:
453 case TRANSMITTER_UNIPHY_B:
455 case TRANSMITTER_UNIPHY_C:
457 case TRANSMITTER_UNIPHY_D:
459 case TRANSMITTER_UNIPHY_E:
461 case TRANSMITTER_UNIPHY_F:
463 case TRANSMITTER_UNIPHY_G:
471 static void read_dce_straps(
472 struct dc_context *ctx,
473 struct resource_straps *straps)
475 REG_GET_2(CC_DC_HDMI_STRAPS,
476 HDMI_DISABLE, &straps->hdmi_disable,
477 AUDIO_STREAM_NUMBER, &straps->audio_stream_number);
479 REG_GET(DC_PINSTRAPS, DC_PINSTRAPS_AUDIO, &straps->dc_pinstraps_audio);
482 static struct audio *create_audio(
483 struct dc_context *ctx, unsigned int inst)
485 return dce_audio_create(ctx, inst,
486 &audio_regs[inst], &audio_shift, &audio_mask);
490 static struct timing_generator *dce112_timing_generator_create(
491 struct dc_context *ctx,
493 const struct dce110_timing_generator_offsets *offsets)
495 struct dce110_timing_generator *tg110 =
496 kzalloc(sizeof(struct dce110_timing_generator), GFP_KERNEL);
501 dce110_timing_generator_construct(tg110, ctx, instance, offsets);
505 static struct stream_encoder *dce112_stream_encoder_create(
506 enum engine_id eng_id,
507 struct dc_context *ctx)
509 struct dce110_stream_encoder *enc110 =
510 kzalloc(sizeof(struct dce110_stream_encoder), GFP_KERNEL);
515 dce110_stream_encoder_construct(enc110, ctx, ctx->dc_bios, eng_id,
516 &stream_enc_regs[eng_id],
517 &se_shift, &se_mask);
518 return &enc110->base;
521 #define SRII(reg_name, block, id)\
522 .reg_name[id] = mm ## block ## id ## _ ## reg_name
524 static const struct dce_hwseq_registers hwseq_reg = {
525 HWSEQ_DCE112_REG_LIST()
528 static const struct dce_hwseq_shift hwseq_shift = {
529 HWSEQ_DCE112_MASK_SH_LIST(__SHIFT)
532 static const struct dce_hwseq_mask hwseq_mask = {
533 HWSEQ_DCE112_MASK_SH_LIST(_MASK)
536 static struct dce_hwseq *dce112_hwseq_create(
537 struct dc_context *ctx)
539 struct dce_hwseq *hws = kzalloc(sizeof(struct dce_hwseq), GFP_KERNEL);
543 hws->regs = &hwseq_reg;
544 hws->shifts = &hwseq_shift;
545 hws->masks = &hwseq_mask;
550 static const struct resource_create_funcs res_create_funcs = {
551 .read_dce_straps = read_dce_straps,
552 .create_audio = create_audio,
553 .create_stream_encoder = dce112_stream_encoder_create,
554 .create_hwseq = dce112_hwseq_create,
557 #define mi_inst_regs(id) { MI_DCE11_2_REG_LIST(id) }
558 static const struct dce_mem_input_registers mi_regs[] = {
567 static const struct dce_mem_input_shift mi_shifts = {
568 MI_DCE11_2_MASK_SH_LIST(__SHIFT)
571 static const struct dce_mem_input_mask mi_masks = {
572 MI_DCE11_2_MASK_SH_LIST(_MASK)
575 static struct mem_input *dce112_mem_input_create(
576 struct dc_context *ctx,
579 struct dce_mem_input *dce_mi = kzalloc(sizeof(struct dce_mem_input),
587 dce112_mem_input_construct(dce_mi, ctx, inst, &mi_regs[inst], &mi_shifts, &mi_masks);
588 return &dce_mi->base;
591 static void dce112_transform_destroy(struct transform **xfm)
593 kfree(TO_DCE_TRANSFORM(*xfm));
597 static struct transform *dce112_transform_create(
598 struct dc_context *ctx,
601 struct dce_transform *transform =
602 kzalloc(sizeof(struct dce_transform), GFP_KERNEL);
607 dce_transform_construct(transform, ctx, inst,
608 &xfm_regs[inst], &xfm_shift, &xfm_mask);
609 transform->lb_memory_size = 0x1404; /*5124*/
610 return &transform->base;
613 static const struct encoder_feature_support link_enc_feature = {
614 .max_hdmi_deep_color = COLOR_DEPTH_121212,
615 .max_hdmi_pixel_clock = 600000,
616 .hdmi_ycbcr420_supported = true,
617 .dp_ycbcr420_supported = false,
618 .flags.bits.IS_HBR2_CAPABLE = true,
619 .flags.bits.IS_HBR3_CAPABLE = true,
620 .flags.bits.IS_TPS3_CAPABLE = true,
621 .flags.bits.IS_TPS4_CAPABLE = true
624 static struct link_encoder *dce112_link_encoder_create(
625 struct dc_context *ctx,
626 const struct encoder_init_data *enc_init_data)
628 struct dce110_link_encoder *enc110 =
629 kzalloc(sizeof(struct dce110_link_encoder), GFP_KERNEL);
632 if (!enc110 || enc_init_data->hpd_source >= ARRAY_SIZE(link_enc_hpd_regs))
636 map_transmitter_id_to_phy_instance(enc_init_data->transmitter);
638 dce110_link_encoder_construct(enc110,
641 &link_enc_regs[link_regs_id],
642 &link_enc_aux_regs[enc_init_data->channel - 1],
643 &link_enc_hpd_regs[enc_init_data->hpd_source]);
644 return &enc110->base;
647 static struct panel_cntl *dce112_panel_cntl_create(const struct panel_cntl_init_data *init_data)
649 struct dce_panel_cntl *panel_cntl =
650 kzalloc(sizeof(struct dce_panel_cntl), GFP_KERNEL);
655 dce_panel_cntl_construct(panel_cntl,
657 &panel_cntl_regs[init_data->inst],
661 return &panel_cntl->base;
664 static struct input_pixel_processor *dce112_ipp_create(
665 struct dc_context *ctx, uint32_t inst)
667 struct dce_ipp *ipp = kzalloc(sizeof(struct dce_ipp), GFP_KERNEL);
674 dce_ipp_construct(ipp, ctx, inst,
675 &ipp_regs[inst], &ipp_shift, &ipp_mask);
679 static struct output_pixel_processor *dce112_opp_create(
680 struct dc_context *ctx,
683 struct dce110_opp *opp =
684 kzalloc(sizeof(struct dce110_opp), GFP_KERNEL);
689 dce110_opp_construct(opp,
690 ctx, inst, &opp_regs[inst], &opp_shift, &opp_mask);
694 static struct dce_aux *dce112_aux_engine_create(
695 struct dc_context *ctx,
698 struct aux_engine_dce110 *aux_engine =
699 kzalloc(sizeof(struct aux_engine_dce110), GFP_KERNEL);
704 dce110_aux_engine_construct(aux_engine, ctx, inst,
705 SW_AUX_TIMEOUT_PERIOD_MULTIPLIER * AUX_TIMEOUT_PERIOD,
706 &aux_engine_regs[inst],
709 ctx->dc->caps.extended_aux_timeout_support);
711 return &aux_engine->base;
713 #define i2c_inst_regs(id) { I2C_HW_ENGINE_COMMON_REG_LIST(id) }
715 static const struct dce_i2c_registers i2c_hw_regs[] = {
724 static const struct dce_i2c_shift i2c_shifts = {
725 I2C_COMMON_MASK_SH_LIST_DCE110(__SHIFT)
728 static const struct dce_i2c_mask i2c_masks = {
729 I2C_COMMON_MASK_SH_LIST_DCE110(_MASK)
732 static struct dce_i2c_hw *dce112_i2c_hw_create(
733 struct dc_context *ctx,
736 struct dce_i2c_hw *dce_i2c_hw =
737 kzalloc(sizeof(struct dce_i2c_hw), GFP_KERNEL);
742 dce112_i2c_hw_construct(dce_i2c_hw, ctx, inst,
743 &i2c_hw_regs[inst], &i2c_shifts, &i2c_masks);
747 static struct clock_source *dce112_clock_source_create(
748 struct dc_context *ctx,
749 struct dc_bios *bios,
750 enum clock_source_id id,
751 const struct dce110_clk_src_regs *regs,
754 struct dce110_clk_src *clk_src =
755 kzalloc(sizeof(struct dce110_clk_src), GFP_KERNEL);
760 if (dce112_clk_src_construct(clk_src, ctx, bios, id,
761 regs, &cs_shift, &cs_mask)) {
762 clk_src->base.dp_clk_src = dp_clk_src;
763 return &clk_src->base;
771 static void dce112_clock_source_destroy(struct clock_source **clk_src)
773 kfree(TO_DCE110_CLK_SRC(*clk_src));
777 static void dce112_resource_destruct(struct dce110_resource_pool *pool)
781 for (i = 0; i < pool->base.pipe_count; i++) {
782 if (pool->base.opps[i] != NULL)
783 dce110_opp_destroy(&pool->base.opps[i]);
785 if (pool->base.transforms[i] != NULL)
786 dce112_transform_destroy(&pool->base.transforms[i]);
788 if (pool->base.ipps[i] != NULL)
789 dce_ipp_destroy(&pool->base.ipps[i]);
791 if (pool->base.mis[i] != NULL) {
792 kfree(TO_DCE_MEM_INPUT(pool->base.mis[i]));
793 pool->base.mis[i] = NULL;
796 if (pool->base.timing_generators[i] != NULL) {
797 kfree(DCE110TG_FROM_TG(pool->base.timing_generators[i]));
798 pool->base.timing_generators[i] = NULL;
802 for (i = 0; i < pool->base.res_cap->num_ddc; i++) {
803 if (pool->base.engines[i] != NULL)
804 dce110_engine_destroy(&pool->base.engines[i]);
805 if (pool->base.hw_i2cs[i] != NULL) {
806 kfree(pool->base.hw_i2cs[i]);
807 pool->base.hw_i2cs[i] = NULL;
809 if (pool->base.sw_i2cs[i] != NULL) {
810 kfree(pool->base.sw_i2cs[i]);
811 pool->base.sw_i2cs[i] = NULL;
815 for (i = 0; i < pool->base.stream_enc_count; i++) {
816 if (pool->base.stream_enc[i] != NULL)
817 kfree(DCE110STRENC_FROM_STRENC(pool->base.stream_enc[i]));
820 for (i = 0; i < pool->base.clk_src_count; i++) {
821 if (pool->base.clock_sources[i] != NULL) {
822 dce112_clock_source_destroy(&pool->base.clock_sources[i]);
826 if (pool->base.dp_clock_source != NULL)
827 dce112_clock_source_destroy(&pool->base.dp_clock_source);
829 for (i = 0; i < pool->base.audio_count; i++) {
830 if (pool->base.audios[i] != NULL) {
831 dce_aud_destroy(&pool->base.audios[i]);
835 if (pool->base.abm != NULL)
836 dce_abm_destroy(&pool->base.abm);
838 if (pool->base.dmcu != NULL)
839 dce_dmcu_destroy(&pool->base.dmcu);
841 if (pool->base.irqs != NULL) {
842 dal_irq_service_destroy(&pool->base.irqs);
846 static struct clock_source *find_matching_pll(
847 struct resource_context *res_ctx,
848 const struct resource_pool *pool,
849 const struct dc_stream_state *const stream)
851 switch (stream->link->link_enc->transmitter) {
852 case TRANSMITTER_UNIPHY_A:
853 return pool->clock_sources[DCE112_CLK_SRC_PLL0];
854 case TRANSMITTER_UNIPHY_B:
855 return pool->clock_sources[DCE112_CLK_SRC_PLL1];
856 case TRANSMITTER_UNIPHY_C:
857 return pool->clock_sources[DCE112_CLK_SRC_PLL2];
858 case TRANSMITTER_UNIPHY_D:
859 return pool->clock_sources[DCE112_CLK_SRC_PLL3];
860 case TRANSMITTER_UNIPHY_E:
861 return pool->clock_sources[DCE112_CLK_SRC_PLL4];
862 case TRANSMITTER_UNIPHY_F:
863 return pool->clock_sources[DCE112_CLK_SRC_PLL5];
869 static enum dc_status build_mapped_resource(
871 struct dc_state *context,
872 struct dc_stream_state *stream)
874 struct pipe_ctx *pipe_ctx = resource_get_otg_master_for_stream(&context->res_ctx, stream);
877 return DC_ERROR_UNEXPECTED;
879 dce110_resource_build_pipe_hw_param(pipe_ctx);
881 resource_build_info_frame(pipe_ctx);
886 bool dce112_validate_bandwidth(
888 struct dc_state *context,
893 DC_LOG_BANDWIDTH_CALCS(
901 context->res_ctx.pipe_ctx,
902 dc->res_pool->pipe_count,
903 &context->bw_ctx.bw.dce))
907 DC_LOG_BANDWIDTH_VALIDATION(
908 "%s: Bandwidth validation failed!",
911 if (memcmp(&dc->current_state->bw_ctx.bw.dce,
912 &context->bw_ctx.bw.dce, sizeof(context->bw_ctx.bw.dce))) {
914 DC_LOG_BANDWIDTH_CALCS(
916 "nbpMark_b: %d nbpMark_a: %d urgentMark_b: %d urgentMark_a: %d\n"
917 "stutMark_b: %d stutMark_a: %d\n"
918 "nbpMark_b: %d nbpMark_a: %d urgentMark_b: %d urgentMark_a: %d\n"
919 "stutMark_b: %d stutMark_a: %d\n"
920 "nbpMark_b: %d nbpMark_a: %d urgentMark_b: %d urgentMark_a: %d\n"
921 "stutMark_b: %d stutMark_a: %d stutter_mode_enable: %d\n"
922 "cstate: %d pstate: %d nbpstate: %d sync: %d dispclk: %d\n"
923 "sclk: %d sclk_sleep: %d yclk: %d blackout_recovery_time_us: %d\n"
926 context->bw_ctx.bw.dce.nbp_state_change_wm_ns[0].b_mark,
927 context->bw_ctx.bw.dce.nbp_state_change_wm_ns[0].a_mark,
928 context->bw_ctx.bw.dce.urgent_wm_ns[0].b_mark,
929 context->bw_ctx.bw.dce.urgent_wm_ns[0].a_mark,
930 context->bw_ctx.bw.dce.stutter_exit_wm_ns[0].b_mark,
931 context->bw_ctx.bw.dce.stutter_exit_wm_ns[0].a_mark,
932 context->bw_ctx.bw.dce.nbp_state_change_wm_ns[1].b_mark,
933 context->bw_ctx.bw.dce.nbp_state_change_wm_ns[1].a_mark,
934 context->bw_ctx.bw.dce.urgent_wm_ns[1].b_mark,
935 context->bw_ctx.bw.dce.urgent_wm_ns[1].a_mark,
936 context->bw_ctx.bw.dce.stutter_exit_wm_ns[1].b_mark,
937 context->bw_ctx.bw.dce.stutter_exit_wm_ns[1].a_mark,
938 context->bw_ctx.bw.dce.nbp_state_change_wm_ns[2].b_mark,
939 context->bw_ctx.bw.dce.nbp_state_change_wm_ns[2].a_mark,
940 context->bw_ctx.bw.dce.urgent_wm_ns[2].b_mark,
941 context->bw_ctx.bw.dce.urgent_wm_ns[2].a_mark,
942 context->bw_ctx.bw.dce.stutter_exit_wm_ns[2].b_mark,
943 context->bw_ctx.bw.dce.stutter_exit_wm_ns[2].a_mark,
944 context->bw_ctx.bw.dce.stutter_mode_enable,
945 context->bw_ctx.bw.dce.cpuc_state_change_enable,
946 context->bw_ctx.bw.dce.cpup_state_change_enable,
947 context->bw_ctx.bw.dce.nbp_state_change_enable,
948 context->bw_ctx.bw.dce.all_displays_in_sync,
949 context->bw_ctx.bw.dce.dispclk_khz,
950 context->bw_ctx.bw.dce.sclk_khz,
951 context->bw_ctx.bw.dce.sclk_deep_sleep_khz,
952 context->bw_ctx.bw.dce.yclk_khz,
953 context->bw_ctx.bw.dce.blackout_recovery_time_us);
958 enum dc_status resource_map_phy_clock_resources(
960 struct dc_state *context,
961 struct dc_stream_state *stream)
964 /* acquire new resources */
965 struct pipe_ctx *pipe_ctx = resource_get_otg_master_for_stream(
966 &context->res_ctx, stream);
969 return DC_ERROR_UNEXPECTED;
971 if (dc_is_dp_signal(pipe_ctx->stream->signal)
972 || dc_is_virtual_signal(pipe_ctx->stream->signal))
973 pipe_ctx->clock_source =
974 dc->res_pool->dp_clock_source;
976 if (stream && stream->link && stream->link->link_enc)
977 pipe_ctx->clock_source = find_matching_pll(
978 &context->res_ctx, dc->res_pool,
982 if (pipe_ctx->clock_source == NULL)
983 return DC_NO_CLOCK_SOURCE_RESOURCE;
985 resource_reference_clock_source(
988 pipe_ctx->clock_source);
993 static bool dce112_validate_surface_sets(
994 struct dc_state *context)
998 for (i = 0; i < context->stream_count; i++) {
999 if (context->stream_status[i].plane_count == 0)
1002 if (context->stream_status[i].plane_count > 1)
1005 if (context->stream_status[i].plane_states[0]->format
1006 >= SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
1013 enum dc_status dce112_add_stream_to_ctx(
1015 struct dc_state *new_ctx,
1016 struct dc_stream_state *dc_stream)
1018 enum dc_status result;
1020 result = resource_map_pool_resources(dc, new_ctx, dc_stream);
1022 if (result == DC_OK)
1023 result = resource_map_phy_clock_resources(dc, new_ctx, dc_stream);
1026 if (result == DC_OK)
1027 result = build_mapped_resource(dc, new_ctx, dc_stream);
1032 static enum dc_status dce112_validate_global(
1034 struct dc_state *context)
1036 if (!dce112_validate_surface_sets(context))
1037 return DC_FAIL_SURFACE_VALIDATE;
1042 static void dce112_destroy_resource_pool(struct resource_pool **pool)
1044 struct dce110_resource_pool *dce110_pool = TO_DCE110_RES_POOL(*pool);
1046 dce112_resource_destruct(dce110_pool);
1051 static const struct resource_funcs dce112_res_pool_funcs = {
1052 .destroy = dce112_destroy_resource_pool,
1053 .link_enc_create = dce112_link_encoder_create,
1054 .panel_cntl_create = dce112_panel_cntl_create,
1055 .validate_bandwidth = dce112_validate_bandwidth,
1056 .validate_plane = dce100_validate_plane,
1057 .add_stream_to_ctx = dce112_add_stream_to_ctx,
1058 .validate_global = dce112_validate_global,
1059 .find_first_free_match_stream_enc_for_link = dce110_find_first_free_match_stream_enc_for_link
1062 static void bw_calcs_data_update_from_pplib(struct dc *dc)
1064 struct dm_pp_clock_levels_with_latency eng_clks = {0};
1065 struct dm_pp_clock_levels_with_latency mem_clks = {0};
1066 struct dm_pp_wm_sets_with_clock_ranges clk_ranges = {0};
1067 struct dm_pp_clock_levels clks = {0};
1068 int memory_type_multiplier = MEMORY_TYPE_MULTIPLIER_CZ;
1073 if (dc->bw_vbios->memory_type == bw_def_hbm)
1074 memory_type_multiplier = MEMORY_TYPE_HBM;
1076 /*do system clock TODO PPLIB: after PPLIB implement,
1077 * then remove old way
1079 if (!dm_pp_get_clock_levels_by_type_with_latency(
1081 DM_PP_CLOCK_TYPE_ENGINE_CLK,
1084 /* This is only for temporary */
1085 dm_pp_get_clock_levels_by_type(
1087 DM_PP_CLOCK_TYPE_ENGINE_CLK,
1089 /* convert all the clock fro kHz to fix point mHz */
1090 dc->bw_vbios->high_sclk = bw_frc_to_fixed(
1091 clks.clocks_in_khz[clks.num_levels-1], 1000);
1092 dc->bw_vbios->mid1_sclk = bw_frc_to_fixed(
1093 clks.clocks_in_khz[clks.num_levels/8], 1000);
1094 dc->bw_vbios->mid2_sclk = bw_frc_to_fixed(
1095 clks.clocks_in_khz[clks.num_levels*2/8], 1000);
1096 dc->bw_vbios->mid3_sclk = bw_frc_to_fixed(
1097 clks.clocks_in_khz[clks.num_levels*3/8], 1000);
1098 dc->bw_vbios->mid4_sclk = bw_frc_to_fixed(
1099 clks.clocks_in_khz[clks.num_levels*4/8], 1000);
1100 dc->bw_vbios->mid5_sclk = bw_frc_to_fixed(
1101 clks.clocks_in_khz[clks.num_levels*5/8], 1000);
1102 dc->bw_vbios->mid6_sclk = bw_frc_to_fixed(
1103 clks.clocks_in_khz[clks.num_levels*6/8], 1000);
1104 dc->bw_vbios->low_sclk = bw_frc_to_fixed(
1105 clks.clocks_in_khz[0], 1000);
1108 dm_pp_get_clock_levels_by_type(
1110 DM_PP_CLOCK_TYPE_MEMORY_CLK,
1113 dc->bw_vbios->low_yclk = bw_frc_to_fixed(
1114 clks.clocks_in_khz[0] * memory_type_multiplier, 1000);
1115 dc->bw_vbios->mid_yclk = bw_frc_to_fixed(
1116 clks.clocks_in_khz[clks.num_levels>>1] * memory_type_multiplier,
1118 dc->bw_vbios->high_yclk = bw_frc_to_fixed(
1119 clks.clocks_in_khz[clks.num_levels-1] * memory_type_multiplier,
1125 /* convert all the clock fro kHz to fix point mHz TODO: wloop data */
1126 dc->bw_vbios->high_sclk = bw_frc_to_fixed(
1127 eng_clks.data[eng_clks.num_levels-1].clocks_in_khz, 1000);
1128 dc->bw_vbios->mid1_sclk = bw_frc_to_fixed(
1129 eng_clks.data[eng_clks.num_levels/8].clocks_in_khz, 1000);
1130 dc->bw_vbios->mid2_sclk = bw_frc_to_fixed(
1131 eng_clks.data[eng_clks.num_levels*2/8].clocks_in_khz, 1000);
1132 dc->bw_vbios->mid3_sclk = bw_frc_to_fixed(
1133 eng_clks.data[eng_clks.num_levels*3/8].clocks_in_khz, 1000);
1134 dc->bw_vbios->mid4_sclk = bw_frc_to_fixed(
1135 eng_clks.data[eng_clks.num_levels*4/8].clocks_in_khz, 1000);
1136 dc->bw_vbios->mid5_sclk = bw_frc_to_fixed(
1137 eng_clks.data[eng_clks.num_levels*5/8].clocks_in_khz, 1000);
1138 dc->bw_vbios->mid6_sclk = bw_frc_to_fixed(
1139 eng_clks.data[eng_clks.num_levels*6/8].clocks_in_khz, 1000);
1140 dc->bw_vbios->low_sclk = bw_frc_to_fixed(
1141 eng_clks.data[0].clocks_in_khz, 1000);
1144 dm_pp_get_clock_levels_by_type_with_latency(
1146 DM_PP_CLOCK_TYPE_MEMORY_CLK,
1149 /* we don't need to call PPLIB for validation clock since they
1150 * also give us the highest sclk and highest mclk (UMA clock).
1151 * ALSO always convert UMA clock (from PPLIB) to YCLK (HW formula):
1152 * YCLK = UMACLK*m_memoryTypeMultiplier
1154 dc->bw_vbios->low_yclk = bw_frc_to_fixed(
1155 mem_clks.data[0].clocks_in_khz * memory_type_multiplier, 1000);
1156 dc->bw_vbios->mid_yclk = bw_frc_to_fixed(
1157 mem_clks.data[mem_clks.num_levels>>1].clocks_in_khz * memory_type_multiplier,
1159 dc->bw_vbios->high_yclk = bw_frc_to_fixed(
1160 mem_clks.data[mem_clks.num_levels-1].clocks_in_khz * memory_type_multiplier,
1163 /* Now notify PPLib/SMU about which Watermarks sets they should select
1164 * depending on DPM state they are in. And update BW MGR GFX Engine and
1165 * Memory clock member variables for Watermarks calculations for each
1168 clk_ranges.num_wm_sets = 4;
1169 clk_ranges.wm_clk_ranges[0].wm_set_id = WM_SET_A;
1170 clk_ranges.wm_clk_ranges[0].wm_min_eng_clk_in_khz =
1171 eng_clks.data[0].clocks_in_khz;
1172 clk_ranges.wm_clk_ranges[0].wm_max_eng_clk_in_khz =
1173 eng_clks.data[eng_clks.num_levels*3/8].clocks_in_khz - 1;
1174 clk_ranges.wm_clk_ranges[0].wm_min_mem_clk_in_khz =
1175 mem_clks.data[0].clocks_in_khz;
1176 clk_ranges.wm_clk_ranges[0].wm_max_mem_clk_in_khz =
1177 mem_clks.data[mem_clks.num_levels>>1].clocks_in_khz - 1;
1179 clk_ranges.wm_clk_ranges[1].wm_set_id = WM_SET_B;
1180 clk_ranges.wm_clk_ranges[1].wm_min_eng_clk_in_khz =
1181 eng_clks.data[eng_clks.num_levels*3/8].clocks_in_khz;
1182 /* 5 GHz instead of data[7].clockInKHz to cover Overdrive */
1183 clk_ranges.wm_clk_ranges[1].wm_max_eng_clk_in_khz = 5000000;
1184 clk_ranges.wm_clk_ranges[1].wm_min_mem_clk_in_khz =
1185 mem_clks.data[0].clocks_in_khz;
1186 clk_ranges.wm_clk_ranges[1].wm_max_mem_clk_in_khz =
1187 mem_clks.data[mem_clks.num_levels>>1].clocks_in_khz - 1;
1189 clk_ranges.wm_clk_ranges[2].wm_set_id = WM_SET_C;
1190 clk_ranges.wm_clk_ranges[2].wm_min_eng_clk_in_khz =
1191 eng_clks.data[0].clocks_in_khz;
1192 clk_ranges.wm_clk_ranges[2].wm_max_eng_clk_in_khz =
1193 eng_clks.data[eng_clks.num_levels*3/8].clocks_in_khz - 1;
1194 clk_ranges.wm_clk_ranges[2].wm_min_mem_clk_in_khz =
1195 mem_clks.data[mem_clks.num_levels>>1].clocks_in_khz;
1196 /* 5 GHz instead of data[2].clockInKHz to cover Overdrive */
1197 clk_ranges.wm_clk_ranges[2].wm_max_mem_clk_in_khz = 5000000;
1199 clk_ranges.wm_clk_ranges[3].wm_set_id = WM_SET_D;
1200 clk_ranges.wm_clk_ranges[3].wm_min_eng_clk_in_khz =
1201 eng_clks.data[eng_clks.num_levels*3/8].clocks_in_khz;
1202 /* 5 GHz instead of data[7].clockInKHz to cover Overdrive */
1203 clk_ranges.wm_clk_ranges[3].wm_max_eng_clk_in_khz = 5000000;
1204 clk_ranges.wm_clk_ranges[3].wm_min_mem_clk_in_khz =
1205 mem_clks.data[mem_clks.num_levels>>1].clocks_in_khz;
1206 /* 5 GHz instead of data[2].clockInKHz to cover Overdrive */
1207 clk_ranges.wm_clk_ranges[3].wm_max_mem_clk_in_khz = 5000000;
1209 /* Notify PP Lib/SMU which Watermarks to use for which clock ranges */
1210 dm_pp_notify_wm_clock_changes(dc->ctx, &clk_ranges);
1213 static const struct resource_caps *dce112_resource_cap(
1214 struct hw_asic_id *asic_id)
1216 if (ASIC_REV_IS_POLARIS11_M(asic_id->hw_internal_rev) ||
1217 ASIC_REV_IS_POLARIS12_V(asic_id->hw_internal_rev))
1218 return &polaris_11_resource_cap;
1220 return &polaris_10_resource_cap;
1223 static bool dce112_resource_construct(
1224 uint8_t num_virtual_links,
1226 struct dce110_resource_pool *pool)
1229 struct dc_context *ctx = dc->ctx;
1231 ctx->dc_bios->regs = &bios_regs;
1233 pool->base.res_cap = dce112_resource_cap(&ctx->asic_id);
1234 pool->base.funcs = &dce112_res_pool_funcs;
1236 /*************************************************
1237 * Resource + asic cap harcoding *
1238 *************************************************/
1239 pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE;
1240 pool->base.pipe_count = pool->base.res_cap->num_timing_generator;
1241 pool->base.timing_generator_count = pool->base.res_cap->num_timing_generator;
1242 dc->caps.max_downscale_ratio = 200;
1243 dc->caps.i2c_speed_in_khz = 100;
1244 dc->caps.i2c_speed_in_khz_hdcp = 100; /*1.4 w/a not applied by default*/
1245 dc->caps.max_cursor_size = 128;
1246 dc->caps.min_horizontal_blanking_period = 80;
1247 dc->caps.dual_link_dvi = true;
1248 dc->caps.extended_aux_timeout_support = false;
1249 dc->debug = debug_defaults;
1251 /*************************************************
1252 * Create resources *
1253 *************************************************/
1255 pool->base.clock_sources[DCE112_CLK_SRC_PLL0] =
1256 dce112_clock_source_create(
1258 CLOCK_SOURCE_COMBO_PHY_PLL0,
1259 &clk_src_regs[0], false);
1260 pool->base.clock_sources[DCE112_CLK_SRC_PLL1] =
1261 dce112_clock_source_create(
1263 CLOCK_SOURCE_COMBO_PHY_PLL1,
1264 &clk_src_regs[1], false);
1265 pool->base.clock_sources[DCE112_CLK_SRC_PLL2] =
1266 dce112_clock_source_create(
1268 CLOCK_SOURCE_COMBO_PHY_PLL2,
1269 &clk_src_regs[2], false);
1270 pool->base.clock_sources[DCE112_CLK_SRC_PLL3] =
1271 dce112_clock_source_create(
1273 CLOCK_SOURCE_COMBO_PHY_PLL3,
1274 &clk_src_regs[3], false);
1275 pool->base.clock_sources[DCE112_CLK_SRC_PLL4] =
1276 dce112_clock_source_create(
1278 CLOCK_SOURCE_COMBO_PHY_PLL4,
1279 &clk_src_regs[4], false);
1280 pool->base.clock_sources[DCE112_CLK_SRC_PLL5] =
1281 dce112_clock_source_create(
1283 CLOCK_SOURCE_COMBO_PHY_PLL5,
1284 &clk_src_regs[5], false);
1285 pool->base.clk_src_count = DCE112_CLK_SRC_TOTAL;
1287 pool->base.dp_clock_source = dce112_clock_source_create(
1289 CLOCK_SOURCE_ID_DP_DTO, &clk_src_regs[0], true);
1292 for (i = 0; i < pool->base.clk_src_count; i++) {
1293 if (pool->base.clock_sources[i] == NULL) {
1294 dm_error("DC: failed to create clock sources!\n");
1295 BREAK_TO_DEBUGGER();
1296 goto res_create_fail;
1300 pool->base.dmcu = dce_dmcu_create(ctx,
1304 if (pool->base.dmcu == NULL) {
1305 dm_error("DC: failed to create dmcu!\n");
1306 BREAK_TO_DEBUGGER();
1307 goto res_create_fail;
1310 pool->base.abm = dce_abm_create(ctx,
1314 if (pool->base.abm == NULL) {
1315 dm_error("DC: failed to create abm!\n");
1316 BREAK_TO_DEBUGGER();
1317 goto res_create_fail;
1321 struct irq_service_init_data init_data;
1322 init_data.ctx = dc->ctx;
1323 pool->base.irqs = dal_irq_service_dce110_create(&init_data);
1324 if (!pool->base.irqs)
1325 goto res_create_fail;
1328 for (i = 0; i < pool->base.pipe_count; i++) {
1329 pool->base.timing_generators[i] =
1330 dce112_timing_generator_create(
1333 &dce112_tg_offsets[i]);
1334 if (pool->base.timing_generators[i] == NULL) {
1335 BREAK_TO_DEBUGGER();
1336 dm_error("DC: failed to create tg!\n");
1337 goto res_create_fail;
1340 pool->base.mis[i] = dce112_mem_input_create(ctx, i);
1341 if (pool->base.mis[i] == NULL) {
1342 BREAK_TO_DEBUGGER();
1344 "DC: failed to create memory input!\n");
1345 goto res_create_fail;
1348 pool->base.ipps[i] = dce112_ipp_create(ctx, i);
1349 if (pool->base.ipps[i] == NULL) {
1350 BREAK_TO_DEBUGGER();
1352 "DC:failed to create input pixel processor!\n");
1353 goto res_create_fail;
1356 pool->base.transforms[i] = dce112_transform_create(ctx, i);
1357 if (pool->base.transforms[i] == NULL) {
1358 BREAK_TO_DEBUGGER();
1360 "DC: failed to create transform!\n");
1361 goto res_create_fail;
1364 pool->base.opps[i] = dce112_opp_create(
1367 if (pool->base.opps[i] == NULL) {
1368 BREAK_TO_DEBUGGER();
1370 "DC:failed to create output pixel processor!\n");
1371 goto res_create_fail;
1375 for (i = 0; i < pool->base.res_cap->num_ddc; i++) {
1376 pool->base.engines[i] = dce112_aux_engine_create(ctx, i);
1377 if (pool->base.engines[i] == NULL) {
1378 BREAK_TO_DEBUGGER();
1380 "DC:failed to create aux engine!!\n");
1381 goto res_create_fail;
1383 pool->base.hw_i2cs[i] = dce112_i2c_hw_create(ctx, i);
1384 if (pool->base.hw_i2cs[i] == NULL) {
1385 BREAK_TO_DEBUGGER();
1387 "DC:failed to create i2c engine!!\n");
1388 goto res_create_fail;
1390 pool->base.sw_i2cs[i] = NULL;
1393 if (!resource_construct(num_virtual_links, dc, &pool->base,
1395 goto res_create_fail;
1397 dc->caps.max_planes = pool->base.pipe_count;
1399 for (i = 0; i < dc->caps.max_planes; ++i)
1400 dc->caps.planes[i] = plane_cap;
1402 /* Create hardware sequencer */
1403 dce112_hw_sequencer_construct(dc);
1405 bw_calcs_init(dc->bw_dceip, dc->bw_vbios, dc->ctx->asic_id);
1407 bw_calcs_data_update_from_pplib(dc);
1412 dce112_resource_destruct(pool);
1416 struct resource_pool *dce112_create_resource_pool(
1417 uint8_t num_virtual_links,
1420 struct dce110_resource_pool *pool =
1421 kzalloc(sizeof(struct dce110_resource_pool), GFP_KERNEL);
1426 if (dce112_resource_construct(num_virtual_links, dc, pool))
1430 BREAK_TO_DEBUGGER();