1 // SPDX-License-Identifier: GPL-2.0+
3 * Application UART driver for:
4 * Freescale STMP37XX/STMP378X
10 * Provide Alphascale ASM9260 support.
11 * Copyright 2008-2010 Freescale Semiconductor, Inc.
12 * Copyright 2008 Embedded Alley Solutions, Inc All Rights Reserved.
15 #include <linux/kernel.h>
16 #include <linux/errno.h>
17 #include <linux/init.h>
18 #include <linux/console.h>
19 #include <linux/interrupt.h>
20 #include <linux/module.h>
21 #include <linux/slab.h>
22 #include <linux/wait.h>
23 #include <linux/tty.h>
24 #include <linux/tty_driver.h>
25 #include <linux/tty_flip.h>
26 #include <linux/serial.h>
27 #include <linux/serial_core.h>
28 #include <linux/platform_device.h>
29 #include <linux/device.h>
30 #include <linux/clk.h>
31 #include <linux/delay.h>
33 #include <linux/of_device.h>
34 #include <linux/dma-mapping.h>
35 #include <linux/dmaengine.h>
37 #include <linux/gpio/consumer.h>
38 #include <linux/err.h>
39 #include <linux/irq.h>
40 #include "serial_mctrl_gpio.h"
42 #define MXS_AUART_PORTS 5
43 #define MXS_AUART_FIFO_SIZE 16
49 #define AUART_CTRL0 0x00000000
50 #define AUART_CTRL1 0x00000010
51 #define AUART_CTRL2 0x00000020
52 #define AUART_LINECTRL 0x00000030
53 #define AUART_LINECTRL2 0x00000040
54 #define AUART_INTR 0x00000050
55 #define AUART_DATA 0x00000060
56 #define AUART_STAT 0x00000070
57 #define AUART_DEBUG 0x00000080
58 #define AUART_VERSION 0x00000090
59 #define AUART_AUTOBAUD 0x000000a0
61 #define AUART_CTRL0_SFTRST (1 << 31)
62 #define AUART_CTRL0_CLKGATE (1 << 30)
63 #define AUART_CTRL0_RXTO_ENABLE (1 << 27)
64 #define AUART_CTRL0_RXTIMEOUT(v) (((v) & 0x7ff) << 16)
65 #define AUART_CTRL0_XFER_COUNT(v) ((v) & 0xffff)
67 #define AUART_CTRL1_XFER_COUNT(v) ((v) & 0xffff)
69 #define AUART_CTRL2_DMAONERR (1 << 26)
70 #define AUART_CTRL2_TXDMAE (1 << 25)
71 #define AUART_CTRL2_RXDMAE (1 << 24)
73 #define AUART_CTRL2_CTSEN (1 << 15)
74 #define AUART_CTRL2_RTSEN (1 << 14)
75 #define AUART_CTRL2_RTS (1 << 11)
76 #define AUART_CTRL2_RXE (1 << 9)
77 #define AUART_CTRL2_TXE (1 << 8)
78 #define AUART_CTRL2_UARTEN (1 << 0)
80 #define AUART_LINECTRL_BAUD_DIV_MAX 0x003fffc0
81 #define AUART_LINECTRL_BAUD_DIV_MIN 0x000000ec
82 #define AUART_LINECTRL_BAUD_DIVINT_SHIFT 16
83 #define AUART_LINECTRL_BAUD_DIVINT_MASK 0xffff0000
84 #define AUART_LINECTRL_BAUD_DIVINT(v) (((v) & 0xffff) << 16)
85 #define AUART_LINECTRL_BAUD_DIVFRAC_SHIFT 8
86 #define AUART_LINECTRL_BAUD_DIVFRAC_MASK 0x00003f00
87 #define AUART_LINECTRL_BAUD_DIVFRAC(v) (((v) & 0x3f) << 8)
88 #define AUART_LINECTRL_SPS (1 << 7)
89 #define AUART_LINECTRL_WLEN_MASK 0x00000060
90 #define AUART_LINECTRL_WLEN(v) ((((v) - 5) & 0x3) << 5)
91 #define AUART_LINECTRL_FEN (1 << 4)
92 #define AUART_LINECTRL_STP2 (1 << 3)
93 #define AUART_LINECTRL_EPS (1 << 2)
94 #define AUART_LINECTRL_PEN (1 << 1)
95 #define AUART_LINECTRL_BRK (1 << 0)
97 #define AUART_INTR_RTIEN (1 << 22)
98 #define AUART_INTR_TXIEN (1 << 21)
99 #define AUART_INTR_RXIEN (1 << 20)
100 #define AUART_INTR_CTSMIEN (1 << 17)
101 #define AUART_INTR_RTIS (1 << 6)
102 #define AUART_INTR_TXIS (1 << 5)
103 #define AUART_INTR_RXIS (1 << 4)
104 #define AUART_INTR_CTSMIS (1 << 1)
106 #define AUART_STAT_BUSY (1 << 29)
107 #define AUART_STAT_CTS (1 << 28)
108 #define AUART_STAT_TXFE (1 << 27)
109 #define AUART_STAT_TXFF (1 << 25)
110 #define AUART_STAT_RXFE (1 << 24)
111 #define AUART_STAT_OERR (1 << 19)
112 #define AUART_STAT_BERR (1 << 18)
113 #define AUART_STAT_PERR (1 << 17)
114 #define AUART_STAT_FERR (1 << 16)
115 #define AUART_STAT_RXCOUNT_MASK 0xffff
118 * Start of Alphascale asm9260 defines
119 * This list contains only differences of existing bits
120 * between imx2x and asm9260
122 #define ASM9260_HW_CTRL0 0x0000
124 * RW. Tell the UART to execute the RX DMA Command. The
125 * UART will clear this bit at the end of receive execution.
127 #define ASM9260_BM_CTRL0_RXDMA_RUN BIT(28)
128 /* RW. 0 use FIFO for status register; 1 use DMA */
129 #define ASM9260_BM_CTRL0_RXTO_SOURCE_STATUS BIT(25)
131 * RW. RX TIMEOUT Enable. Valid for FIFO and DMA.
132 * Warning: If this bit is set to 0, the RX timeout will not affect receive DMA
133 * operation. If this bit is set to 1, a receive timeout will cause the receive
134 * DMA logic to terminate by filling the remaining DMA bytes with garbage data.
136 #define ASM9260_BM_CTRL0_RXTO_ENABLE BIT(24)
138 * RW. Receive Timeout Counter Value: number of 8-bit-time to wait before
139 * asserting timeout on the RX input. If the RXFIFO is not empty and the RX
140 * input is idle, then the watchdog counter will decrement each bit-time. Note
141 * 7-bit-time is added to the programmed value, so a value of zero will set
142 * the counter to 7-bit-time, a value of 0x1 gives 15-bit-time and so on. Also
143 * note that the counter is reloaded at the end of each frame, so if the frame
144 * is 10 bits long and the timeout counter value is zero, then timeout will
145 * occur (when FIFO is not empty) even if the RX input is not idle. The default
146 * value is 0x3 (31 bit-time).
148 #define ASM9260_BM_CTRL0_RXTO_MASK (0xff << 16)
149 /* TIMEOUT = (100*7+1)*(1/BAUD) */
150 #define ASM9260_BM_CTRL0_DEFAULT_RXTIMEOUT (20 << 16)
152 /* TX ctrl register */
153 #define ASM9260_HW_CTRL1 0x0010
155 * RW. Tell the UART to execute the TX DMA Command. The
156 * UART will clear this bit at the end of transmit execution.
158 #define ASM9260_BM_CTRL1_TXDMA_RUN BIT(28)
160 #define ASM9260_HW_CTRL2 0x0020
162 * RW. Receive Interrupt FIFO Level Select.
163 * The trigger points for the receive interrupt are as follows:
164 * ONE_EIGHTHS = 0x0 Trigger on FIFO full to at least 2 of 16 entries.
165 * ONE_QUARTER = 0x1 Trigger on FIFO full to at least 4 of 16 entries.
166 * ONE_HALF = 0x2 Trigger on FIFO full to at least 8 of 16 entries.
167 * THREE_QUARTERS = 0x3 Trigger on FIFO full to at least 12 of 16 entries.
168 * SEVEN_EIGHTHS = 0x4 Trigger on FIFO full to at least 14 of 16 entries.
170 #define ASM9260_BM_CTRL2_RXIFLSEL (7 << 20)
171 #define ASM9260_BM_CTRL2_DEFAULT_RXIFLSEL (3 << 20)
172 /* RW. Same as RXIFLSEL */
173 #define ASM9260_BM_CTRL2_TXIFLSEL (7 << 16)
174 #define ASM9260_BM_CTRL2_DEFAULT_TXIFLSEL (2 << 16)
175 /* RW. Set DTR. When this bit is 1, the output is 0. */
176 #define ASM9260_BM_CTRL2_DTR BIT(10)
177 /* RW. Loop Back Enable */
178 #define ASM9260_BM_CTRL2_LBE BIT(7)
179 #define ASM9260_BM_CTRL2_PORT_ENABLE BIT(0)
181 #define ASM9260_HW_LINECTRL 0x0030
183 * RW. Stick Parity Select. When bits 1, 2, and 7 of this register are set, the
184 * parity bit is transmitted and checked as a 0. When bits 1 and 7 are set,
185 * and bit 2 is 0, the parity bit is transmitted and checked as a 1. When this
186 * bit is cleared stick parity is disabled.
188 #define ASM9260_BM_LCTRL_SPS BIT(7)
189 /* RW. Word length */
190 #define ASM9260_BM_LCTRL_WLEN (3 << 5)
191 #define ASM9260_BM_LCTRL_CHRL_5 (0 << 5)
192 #define ASM9260_BM_LCTRL_CHRL_6 (1 << 5)
193 #define ASM9260_BM_LCTRL_CHRL_7 (2 << 5)
194 #define ASM9260_BM_LCTRL_CHRL_8 (3 << 5)
197 * Interrupt register.
198 * contains the interrupt enables and the interrupt status bits
200 #define ASM9260_HW_INTR 0x0040
201 /* Tx FIFO EMPTY Raw Interrupt enable */
202 #define ASM9260_BM_INTR_TFEIEN BIT(27)
203 /* Overrun Error Interrupt Enable. */
204 #define ASM9260_BM_INTR_OEIEN BIT(26)
205 /* Break Error Interrupt Enable. */
206 #define ASM9260_BM_INTR_BEIEN BIT(25)
207 /* Parity Error Interrupt Enable. */
208 #define ASM9260_BM_INTR_PEIEN BIT(24)
209 /* Framing Error Interrupt Enable. */
210 #define ASM9260_BM_INTR_FEIEN BIT(23)
212 /* nUARTDSR Modem Interrupt Enable. */
213 #define ASM9260_BM_INTR_DSRMIEN BIT(19)
214 /* nUARTDCD Modem Interrupt Enable. */
215 #define ASM9260_BM_INTR_DCDMIEN BIT(18)
216 /* nUARTRI Modem Interrupt Enable. */
217 #define ASM9260_BM_INTR_RIMIEN BIT(16)
218 /* Auto-Boud Timeout */
219 #define ASM9260_BM_INTR_ABTO BIT(13)
220 #define ASM9260_BM_INTR_ABEO BIT(12)
221 /* Tx FIFO EMPTY Raw Interrupt state */
222 #define ASM9260_BM_INTR_TFEIS BIT(11)
224 #define ASM9260_BM_INTR_OEIS BIT(10)
226 #define ASM9260_BM_INTR_BEIS BIT(9)
228 #define ASM9260_BM_INTR_PEIS BIT(8)
230 #define ASM9260_BM_INTR_FEIS BIT(7)
231 #define ASM9260_BM_INTR_DSRMIS BIT(3)
232 #define ASM9260_BM_INTR_DCDMIS BIT(2)
233 #define ASM9260_BM_INTR_RIMIS BIT(0)
236 * RW. In DMA mode, up to 4 Received/Transmit characters can be accessed at a
237 * time. In PIO mode, only one character can be accessed at a time. The status
238 * register contains the receive data flags and valid bits.
240 #define ASM9260_HW_DATA 0x0050
242 #define ASM9260_HW_STAT 0x0060
243 /* RO. If 1, UARTAPP is present in this product. */
244 #define ASM9260_BM_STAT_PRESENT BIT(31)
245 /* RO. If 1, HISPEED is present in this product. */
246 #define ASM9260_BM_STAT_HISPEED BIT(30)
247 /* RO. Receive FIFO Full. */
248 #define ASM9260_BM_STAT_RXFULL BIT(26)
250 /* RO. The UART Debug Register contains the state of the DMA signals. */
251 #define ASM9260_HW_DEBUG 0x0070
252 /* DMA Command Run Status */
253 #define ASM9260_BM_DEBUG_TXDMARUN BIT(5)
254 #define ASM9260_BM_DEBUG_RXDMARUN BIT(4)
255 /* DMA Command End Status */
256 #define ASM9260_BM_DEBUG_TXCMDEND BIT(3)
257 #define ASM9260_BM_DEBUG_RXCMDEND BIT(2)
258 /* DMA Request Status */
259 #define ASM9260_BM_DEBUG_TXDMARQ BIT(1)
260 #define ASM9260_BM_DEBUG_RXDMARQ BIT(0)
262 #define ASM9260_HW_ILPR 0x0080
264 #define ASM9260_HW_RS485CTRL 0x0090
266 * RW. This bit reverses the polarity of the direction control signal on the RTS
268 * If 0, The direction control pin will be driven to logic ‘0’ when the
269 * transmitter has data to be sent. It will be driven to logic ‘1’ after the
270 * last bit of data has been transmitted.
272 #define ASM9260_BM_RS485CTRL_ONIV BIT(5)
273 /* RW. Enable Auto Direction Control. */
274 #define ASM9260_BM_RS485CTRL_DIR_CTRL BIT(4)
276 * RW. If 0 and DIR_CTRL = 1, pin RTS is used for direction control.
277 * If 1 and DIR_CTRL = 1, pin DTR is used for direction control.
279 #define ASM9260_BM_RS485CTRL_PINSEL BIT(3)
280 /* RW. Enable Auto Address Detect (AAD). */
281 #define ASM9260_BM_RS485CTRL_AADEN BIT(2)
282 /* RW. Disable receiver. */
283 #define ASM9260_BM_RS485CTRL_RXDIS BIT(1)
284 /* RW. Enable RS-485/EIA-485 Normal Multidrop Mode (NMM) */
285 #define ASM9260_BM_RS485CTRL_RS485EN BIT(0)
287 #define ASM9260_HW_RS485ADRMATCH 0x00a0
288 /* Contains the address match value. */
289 #define ASM9260_BM_RS485ADRMATCH_MASK (0xff << 0)
291 #define ASM9260_HW_RS485DLY 0x00b0
293 * RW. Contains the direction control (RTS or DTR) delay value. This delay time
294 * is in periods of the baud clock.
296 #define ASM9260_BM_RS485DLY_MASK (0xff << 0)
298 #define ASM9260_HW_AUTOBAUD 0x00c0
299 /* WO. Auto-baud time-out interrupt clear bit. */
300 #define ASM9260_BM_AUTOBAUD_TO_INT_CLR BIT(9)
301 /* WO. End of auto-baud interrupt clear bit. */
302 #define ASM9260_BM_AUTOBAUD_EO_INT_CLR BIT(8)
303 /* Restart in case of timeout (counter restarts at next UART Rx falling edge) */
304 #define ASM9260_BM_AUTOBAUD_AUTORESTART BIT(2)
305 /* Auto-baud mode select bit. 0 - Mode 0, 1 - Mode 1. */
306 #define ASM9260_BM_AUTOBAUD_MODE BIT(1)
308 * Auto-baud start (auto-baud is running). Auto-baud run bit. This bit is
309 * automatically cleared after auto-baud completion.
311 #define ASM9260_BM_AUTOBAUD_START BIT(0)
313 #define ASM9260_HW_CTRL3 0x00d0
314 #define ASM9260_BM_CTRL3_OUTCLK_DIV_MASK (0xffff << 16)
316 * RW. Provide clk over OUTCLK pin. In case of asm9260 it can be configured on
319 #define ASM9260_BM_CTRL3_MASTERMODE BIT(6)
320 /* RW. Baud Rate Mode: 1 - Enable sync mode. 0 - async mode. */
321 #define ASM9260_BM_CTRL3_SYNCMODE BIT(4)
322 /* RW. 1 - MSB bit send frist; 0 - LSB bit frist. */
323 #define ASM9260_BM_CTRL3_MSBF BIT(2)
324 /* RW. 1 - sample rate = 8 x Baudrate; 0 - sample rate = 16 x Baudrate. */
325 #define ASM9260_BM_CTRL3_BAUD8 BIT(1)
326 /* RW. 1 - Set word length to 9bit. 0 - use ASM9260_BM_LCTRL_WLEN */
327 #define ASM9260_BM_CTRL3_9BIT BIT(0)
329 #define ASM9260_HW_ISO7816_CTRL 0x00e0
330 /* RW. Enable High Speed mode. */
331 #define ASM9260_BM_ISO7816CTRL_HS BIT(12)
332 /* Disable Successive Receive NACK */
333 #define ASM9260_BM_ISO7816CTRL_DS_NACK BIT(8)
334 #define ASM9260_BM_ISO7816CTRL_MAX_ITER_MASK (0xff << 4)
335 /* Receive NACK Inhibit */
336 #define ASM9260_BM_ISO7816CTRL_INACK BIT(3)
337 #define ASM9260_BM_ISO7816CTRL_NEG_DATA BIT(2)
338 /* RW. 1 - ISO7816 mode; 0 - USART mode */
339 #define ASM9260_BM_ISO7816CTRL_ENABLE BIT(0)
341 #define ASM9260_HW_ISO7816_ERRCNT 0x00f0
342 /* Parity error counter. Will be cleared after reading */
343 #define ASM9260_BM_ISO7816_NB_ERRORS_MASK (0xff << 0)
345 #define ASM9260_HW_ISO7816_STATUS 0x0100
346 /* Max number of Repetitions Reached */
347 #define ASM9260_BM_ISO7816_STAT_ITERATION BIT(0)
349 /* End of Alphascale asm9260 defines */
351 static struct uart_driver auart_driver;
353 enum mxs_auart_type {
360 const u16 *reg_offset;
376 /* The size of the array - must be last */
380 static const u16 mxs_asm9260_offsets[REG_ARRAY_SIZE] = {
381 [REG_CTRL0] = ASM9260_HW_CTRL0,
382 [REG_CTRL1] = ASM9260_HW_CTRL1,
383 [REG_CTRL2] = ASM9260_HW_CTRL2,
384 [REG_LINECTRL] = ASM9260_HW_LINECTRL,
385 [REG_INTR] = ASM9260_HW_INTR,
386 [REG_DATA] = ASM9260_HW_DATA,
387 [REG_STAT] = ASM9260_HW_STAT,
388 [REG_DEBUG] = ASM9260_HW_DEBUG,
389 [REG_AUTOBAUD] = ASM9260_HW_AUTOBAUD,
392 static const u16 mxs_stmp37xx_offsets[REG_ARRAY_SIZE] = {
393 [REG_CTRL0] = AUART_CTRL0,
394 [REG_CTRL1] = AUART_CTRL1,
395 [REG_CTRL2] = AUART_CTRL2,
396 [REG_LINECTRL] = AUART_LINECTRL,
397 [REG_LINECTRL2] = AUART_LINECTRL2,
398 [REG_INTR] = AUART_INTR,
399 [REG_DATA] = AUART_DATA,
400 [REG_STAT] = AUART_STAT,
401 [REG_DEBUG] = AUART_DEBUG,
402 [REG_VERSION] = AUART_VERSION,
403 [REG_AUTOBAUD] = AUART_AUTOBAUD,
406 static const struct vendor_data vendor_alphascale_asm9260 = {
407 .reg_offset = mxs_asm9260_offsets,
410 static const struct vendor_data vendor_freescale_stmp37xx = {
411 .reg_offset = mxs_stmp37xx_offsets,
414 struct mxs_auart_port {
415 struct uart_port port;
417 #define MXS_AUART_DMA_ENABLED 0x2
418 #define MXS_AUART_DMA_TX_SYNC 2 /* bit 2 */
419 #define MXS_AUART_DMA_RX_READY 3 /* bit 3 */
420 #define MXS_AUART_RTSCTS 4 /* bit 4 */
422 unsigned int mctrl_prev;
423 enum mxs_auart_type devtype;
424 const struct vendor_data *vendor;
431 struct scatterlist tx_sgl;
432 struct dma_chan *tx_dma_chan;
435 struct scatterlist rx_sgl;
436 struct dma_chan *rx_dma_chan;
439 struct mctrl_gpios *gpios;
440 int gpio_irq[UART_GPIO_MAX];
444 static const struct of_device_id mxs_auart_dt_ids[] = {
446 .compatible = "fsl,imx28-auart",
447 .data = (const void *)IMX28_AUART
449 .compatible = "fsl,imx23-auart",
450 .data = (const void *)IMX23_AUART
452 .compatible = "alphascale,asm9260-auart",
453 .data = (const void *)ASM9260_AUART
454 }, { /* sentinel */ }
456 MODULE_DEVICE_TABLE(of, mxs_auart_dt_ids);
458 static inline int is_imx28_auart(struct mxs_auart_port *s)
460 return s->devtype == IMX28_AUART;
463 static inline int is_asm9260_auart(struct mxs_auart_port *s)
465 return s->devtype == ASM9260_AUART;
468 static inline bool auart_dma_enabled(struct mxs_auart_port *s)
470 return s->flags & MXS_AUART_DMA_ENABLED;
473 static unsigned int mxs_reg_to_offset(const struct mxs_auart_port *uap,
476 return uap->vendor->reg_offset[reg];
479 static unsigned int mxs_read(const struct mxs_auart_port *uap,
482 void __iomem *addr = uap->port.membase + mxs_reg_to_offset(uap, reg);
484 return readl_relaxed(addr);
487 static void mxs_write(unsigned int val, struct mxs_auart_port *uap,
490 void __iomem *addr = uap->port.membase + mxs_reg_to_offset(uap, reg);
492 writel_relaxed(val, addr);
495 static void mxs_set(unsigned int val, struct mxs_auart_port *uap,
498 void __iomem *addr = uap->port.membase + mxs_reg_to_offset(uap, reg);
500 writel_relaxed(val, addr + SET_REG);
503 static void mxs_clr(unsigned int val, struct mxs_auart_port *uap,
506 void __iomem *addr = uap->port.membase + mxs_reg_to_offset(uap, reg);
508 writel_relaxed(val, addr + CLR_REG);
511 static void mxs_auart_stop_tx(struct uart_port *u);
513 #define to_auart_port(u) container_of(u, struct mxs_auart_port, port)
515 static void mxs_auart_tx_chars(struct mxs_auart_port *s);
517 static void dma_tx_callback(void *param)
519 struct mxs_auart_port *s = param;
520 struct circ_buf *xmit = &s->port.state->xmit;
522 dma_unmap_sg(s->dev, &s->tx_sgl, 1, DMA_TO_DEVICE);
524 /* clear the bit used to serialize the DMA tx. */
525 clear_bit(MXS_AUART_DMA_TX_SYNC, &s->flags);
526 smp_mb__after_atomic();
528 /* wake up the possible processes. */
529 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
530 uart_write_wakeup(&s->port);
532 mxs_auart_tx_chars(s);
535 static int mxs_auart_dma_tx(struct mxs_auart_port *s, int size)
537 struct dma_async_tx_descriptor *desc;
538 struct scatterlist *sgl = &s->tx_sgl;
539 struct dma_chan *channel = s->tx_dma_chan;
542 /* [1] : send PIO. Note, the first pio word is CTRL1. */
543 pio = AUART_CTRL1_XFER_COUNT(size);
544 desc = dmaengine_prep_slave_sg(channel, (struct scatterlist *)&pio,
545 1, DMA_TRANS_NONE, 0);
547 dev_err(s->dev, "step 1 error\n");
551 /* [2] : set DMA buffer. */
552 sg_init_one(sgl, s->tx_dma_buf, size);
553 dma_map_sg(s->dev, sgl, 1, DMA_TO_DEVICE);
554 desc = dmaengine_prep_slave_sg(channel, sgl,
555 1, DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
557 dev_err(s->dev, "step 2 error\n");
561 /* [3] : submit the DMA */
562 desc->callback = dma_tx_callback;
563 desc->callback_param = s;
564 dmaengine_submit(desc);
565 dma_async_issue_pending(channel);
569 static void mxs_auart_tx_chars(struct mxs_auart_port *s)
571 struct circ_buf *xmit = &s->port.state->xmit;
575 if (auart_dma_enabled(s)) {
578 void *buffer = s->tx_dma_buf;
580 if (test_and_set_bit(MXS_AUART_DMA_TX_SYNC, &s->flags))
583 while (!uart_circ_empty(xmit) && !uart_tx_stopped(&s->port)) {
584 size = min_t(u32, UART_XMIT_SIZE - i,
585 CIRC_CNT_TO_END(xmit->head,
588 memcpy(buffer + i, xmit->buf + xmit->tail, size);
589 xmit->tail = (xmit->tail + size) & (UART_XMIT_SIZE - 1);
592 if (i >= UART_XMIT_SIZE)
596 if (uart_tx_stopped(&s->port))
597 mxs_auart_stop_tx(&s->port);
600 mxs_auart_dma_tx(s, i);
602 clear_bit(MXS_AUART_DMA_TX_SYNC, &s->flags);
603 smp_mb__after_atomic();
608 pending = uart_port_tx(&s->port, ch,
609 !(mxs_read(s, REG_STAT) & AUART_STAT_TXFF),
610 mxs_write(ch, s, REG_DATA));
612 mxs_set(AUART_INTR_TXIEN, s, REG_INTR);
614 mxs_clr(AUART_INTR_TXIEN, s, REG_INTR);
617 static void mxs_auart_rx_char(struct mxs_auart_port *s)
623 c = mxs_read(s, REG_DATA);
624 stat = mxs_read(s, REG_STAT);
629 if (stat & AUART_STAT_BERR) {
630 s->port.icount.brk++;
631 if (uart_handle_break(&s->port))
633 } else if (stat & AUART_STAT_PERR) {
634 s->port.icount.parity++;
635 } else if (stat & AUART_STAT_FERR) {
636 s->port.icount.frame++;
640 * Mask off conditions which should be ingored.
642 stat &= s->port.read_status_mask;
644 if (stat & AUART_STAT_BERR) {
646 } else if (stat & AUART_STAT_PERR)
648 else if (stat & AUART_STAT_FERR)
651 if (stat & AUART_STAT_OERR)
652 s->port.icount.overrun++;
654 if (uart_handle_sysrq_char(&s->port, c))
657 uart_insert_char(&s->port, stat, AUART_STAT_OERR, c, flag);
659 mxs_write(stat, s, REG_STAT);
662 static void mxs_auart_rx_chars(struct mxs_auart_port *s)
667 stat = mxs_read(s, REG_STAT);
668 if (stat & AUART_STAT_RXFE)
670 mxs_auart_rx_char(s);
673 mxs_write(stat, s, REG_STAT);
674 tty_flip_buffer_push(&s->port.state->port);
677 static int mxs_auart_request_port(struct uart_port *u)
682 static int mxs_auart_verify_port(struct uart_port *u,
683 struct serial_struct *ser)
685 if (u->type != PORT_UNKNOWN && u->type != PORT_IMX)
690 static void mxs_auart_config_port(struct uart_port *u, int flags)
694 static const char *mxs_auart_type(struct uart_port *u)
696 struct mxs_auart_port *s = to_auart_port(u);
698 return dev_name(s->dev);
701 static void mxs_auart_release_port(struct uart_port *u)
705 static void mxs_auart_set_mctrl(struct uart_port *u, unsigned mctrl)
707 struct mxs_auart_port *s = to_auart_port(u);
709 u32 ctrl = mxs_read(s, REG_CTRL2);
711 ctrl &= ~(AUART_CTRL2_RTSEN | AUART_CTRL2_RTS);
712 if (mctrl & TIOCM_RTS) {
713 if (uart_cts_enabled(u))
714 ctrl |= AUART_CTRL2_RTSEN;
716 ctrl |= AUART_CTRL2_RTS;
719 mxs_write(ctrl, s, REG_CTRL2);
721 mctrl_gpio_set(s->gpios, mctrl);
724 #define MCTRL_ANY_DELTA (TIOCM_RI | TIOCM_DSR | TIOCM_CD | TIOCM_CTS)
725 static u32 mxs_auart_modem_status(struct mxs_auart_port *s, u32 mctrl)
729 mctrl_diff = mctrl ^ s->mctrl_prev;
730 s->mctrl_prev = mctrl;
731 if (mctrl_diff & MCTRL_ANY_DELTA && s->ms_irq_enabled &&
732 s->port.state != NULL) {
733 if (mctrl_diff & TIOCM_RI)
734 s->port.icount.rng++;
735 if (mctrl_diff & TIOCM_DSR)
736 s->port.icount.dsr++;
737 if (mctrl_diff & TIOCM_CD)
738 uart_handle_dcd_change(&s->port, mctrl & TIOCM_CD);
739 if (mctrl_diff & TIOCM_CTS)
740 uart_handle_cts_change(&s->port, mctrl & TIOCM_CTS);
742 wake_up_interruptible(&s->port.state->port.delta_msr_wait);
747 static u32 mxs_auart_get_mctrl(struct uart_port *u)
749 struct mxs_auart_port *s = to_auart_port(u);
750 u32 stat = mxs_read(s, REG_STAT);
753 if (stat & AUART_STAT_CTS)
756 return mctrl_gpio_get(s->gpios, &mctrl);
760 * Enable modem status interrupts
762 static void mxs_auart_enable_ms(struct uart_port *port)
764 struct mxs_auart_port *s = to_auart_port(port);
767 * Interrupt should not be enabled twice
769 if (s->ms_irq_enabled)
772 s->ms_irq_enabled = true;
774 if (s->gpio_irq[UART_GPIO_CTS] >= 0)
775 enable_irq(s->gpio_irq[UART_GPIO_CTS]);
776 /* TODO: enable AUART_INTR_CTSMIEN otherwise */
778 if (s->gpio_irq[UART_GPIO_DSR] >= 0)
779 enable_irq(s->gpio_irq[UART_GPIO_DSR]);
781 if (s->gpio_irq[UART_GPIO_RI] >= 0)
782 enable_irq(s->gpio_irq[UART_GPIO_RI]);
784 if (s->gpio_irq[UART_GPIO_DCD] >= 0)
785 enable_irq(s->gpio_irq[UART_GPIO_DCD]);
789 * Disable modem status interrupts
791 static void mxs_auart_disable_ms(struct uart_port *port)
793 struct mxs_auart_port *s = to_auart_port(port);
796 * Interrupt should not be disabled twice
798 if (!s->ms_irq_enabled)
801 s->ms_irq_enabled = false;
803 if (s->gpio_irq[UART_GPIO_CTS] >= 0)
804 disable_irq(s->gpio_irq[UART_GPIO_CTS]);
805 /* TODO: disable AUART_INTR_CTSMIEN otherwise */
807 if (s->gpio_irq[UART_GPIO_DSR] >= 0)
808 disable_irq(s->gpio_irq[UART_GPIO_DSR]);
810 if (s->gpio_irq[UART_GPIO_RI] >= 0)
811 disable_irq(s->gpio_irq[UART_GPIO_RI]);
813 if (s->gpio_irq[UART_GPIO_DCD] >= 0)
814 disable_irq(s->gpio_irq[UART_GPIO_DCD]);
817 static int mxs_auart_dma_prep_rx(struct mxs_auart_port *s);
818 static void dma_rx_callback(void *arg)
820 struct mxs_auart_port *s = (struct mxs_auart_port *) arg;
821 struct tty_port *port = &s->port.state->port;
825 dma_unmap_sg(s->dev, &s->rx_sgl, 1, DMA_FROM_DEVICE);
827 stat = mxs_read(s, REG_STAT);
828 stat &= ~(AUART_STAT_OERR | AUART_STAT_BERR |
829 AUART_STAT_PERR | AUART_STAT_FERR);
831 count = stat & AUART_STAT_RXCOUNT_MASK;
832 tty_insert_flip_string(port, s->rx_dma_buf, count);
834 mxs_write(stat, s, REG_STAT);
835 tty_flip_buffer_push(port);
837 /* start the next DMA for RX. */
838 mxs_auart_dma_prep_rx(s);
841 static int mxs_auart_dma_prep_rx(struct mxs_auart_port *s)
843 struct dma_async_tx_descriptor *desc;
844 struct scatterlist *sgl = &s->rx_sgl;
845 struct dma_chan *channel = s->rx_dma_chan;
849 pio[0] = AUART_CTRL0_RXTO_ENABLE
850 | AUART_CTRL0_RXTIMEOUT(0x80)
851 | AUART_CTRL0_XFER_COUNT(UART_XMIT_SIZE);
852 desc = dmaengine_prep_slave_sg(channel, (struct scatterlist *)pio,
853 1, DMA_TRANS_NONE, 0);
855 dev_err(s->dev, "step 1 error\n");
859 /* [2] : send DMA request */
860 sg_init_one(sgl, s->rx_dma_buf, UART_XMIT_SIZE);
861 dma_map_sg(s->dev, sgl, 1, DMA_FROM_DEVICE);
862 desc = dmaengine_prep_slave_sg(channel, sgl, 1, DMA_DEV_TO_MEM,
863 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
865 dev_err(s->dev, "step 2 error\n");
869 /* [3] : submit the DMA, but do not issue it. */
870 desc->callback = dma_rx_callback;
871 desc->callback_param = s;
872 dmaengine_submit(desc);
873 dma_async_issue_pending(channel);
877 static void mxs_auart_dma_exit_channel(struct mxs_auart_port *s)
879 if (s->tx_dma_chan) {
880 dma_release_channel(s->tx_dma_chan);
881 s->tx_dma_chan = NULL;
883 if (s->rx_dma_chan) {
884 dma_release_channel(s->rx_dma_chan);
885 s->rx_dma_chan = NULL;
888 kfree(s->tx_dma_buf);
889 kfree(s->rx_dma_buf);
890 s->tx_dma_buf = NULL;
891 s->rx_dma_buf = NULL;
894 static void mxs_auart_dma_exit(struct mxs_auart_port *s)
897 mxs_clr(AUART_CTRL2_TXDMAE | AUART_CTRL2_RXDMAE | AUART_CTRL2_DMAONERR,
900 mxs_auart_dma_exit_channel(s);
901 s->flags &= ~MXS_AUART_DMA_ENABLED;
902 clear_bit(MXS_AUART_DMA_TX_SYNC, &s->flags);
903 clear_bit(MXS_AUART_DMA_RX_READY, &s->flags);
906 static int mxs_auart_dma_init(struct mxs_auart_port *s)
908 if (auart_dma_enabled(s))
912 s->rx_dma_chan = dma_request_slave_channel(s->dev, "rx");
915 s->rx_dma_buf = kzalloc(UART_XMIT_SIZE, GFP_KERNEL | GFP_DMA);
920 s->tx_dma_chan = dma_request_slave_channel(s->dev, "tx");
923 s->tx_dma_buf = kzalloc(UART_XMIT_SIZE, GFP_KERNEL | GFP_DMA);
928 s->flags |= MXS_AUART_DMA_ENABLED;
929 dev_dbg(s->dev, "enabled the DMA support.");
931 /* The DMA buffer is now the FIFO the TTY subsystem can use */
932 s->port.fifosize = UART_XMIT_SIZE;
937 mxs_auart_dma_exit_channel(s);
942 #define RTS_AT_AUART() !mctrl_gpio_to_gpiod(s->gpios, UART_GPIO_RTS)
943 #define CTS_AT_AUART() !mctrl_gpio_to_gpiod(s->gpios, UART_GPIO_CTS)
944 static void mxs_auart_settermios(struct uart_port *u,
945 struct ktermios *termios,
946 const struct ktermios *old)
948 struct mxs_auart_port *s = to_auart_port(u);
949 u32 ctrl, ctrl2, div;
950 unsigned int cflag, baud, baud_min, baud_max;
952 cflag = termios->c_cflag;
954 ctrl = AUART_LINECTRL_FEN;
955 ctrl2 = mxs_read(s, REG_CTRL2);
957 ctrl |= AUART_LINECTRL_WLEN(tty_get_char_size(cflag));
960 if (cflag & PARENB) {
961 ctrl |= AUART_LINECTRL_PEN;
962 if ((cflag & PARODD) == 0)
963 ctrl |= AUART_LINECTRL_EPS;
965 ctrl |= AUART_LINECTRL_SPS;
968 u->read_status_mask = AUART_STAT_OERR;
970 if (termios->c_iflag & INPCK)
971 u->read_status_mask |= AUART_STAT_PERR;
972 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
973 u->read_status_mask |= AUART_STAT_BERR;
976 * Characters to ignore
978 u->ignore_status_mask = 0;
979 if (termios->c_iflag & IGNPAR)
980 u->ignore_status_mask |= AUART_STAT_PERR;
981 if (termios->c_iflag & IGNBRK) {
982 u->ignore_status_mask |= AUART_STAT_BERR;
984 * If we're ignoring parity and break indicators,
985 * ignore overruns too (for real raw support).
987 if (termios->c_iflag & IGNPAR)
988 u->ignore_status_mask |= AUART_STAT_OERR;
992 * ignore all characters if CREAD is not set
995 ctrl2 |= AUART_CTRL2_RXE;
997 ctrl2 &= ~AUART_CTRL2_RXE;
999 /* figure out the stop bits requested */
1001 ctrl |= AUART_LINECTRL_STP2;
1003 /* figure out the hardware flow control settings */
1004 ctrl2 &= ~(AUART_CTRL2_CTSEN | AUART_CTRL2_RTSEN);
1005 if (cflag & CRTSCTS) {
1007 * The DMA has a bug(see errata:2836) in mx23.
1008 * So we can not implement the DMA for auart in mx23,
1009 * we can only implement the DMA support for auart
1012 if (is_imx28_auart(s)
1013 && test_bit(MXS_AUART_RTSCTS, &s->flags)) {
1014 if (!mxs_auart_dma_init(s))
1015 /* enable DMA tranfer */
1016 ctrl2 |= AUART_CTRL2_TXDMAE | AUART_CTRL2_RXDMAE
1017 | AUART_CTRL2_DMAONERR;
1019 /* Even if RTS is GPIO line RTSEN can be enabled because
1020 * the pinctrl configuration decides about RTS pin function */
1021 ctrl2 |= AUART_CTRL2_RTSEN;
1023 ctrl2 |= AUART_CTRL2_CTSEN;
1027 if (is_asm9260_auart(s)) {
1028 baud = uart_get_baud_rate(u, termios, old,
1029 u->uartclk * 4 / 0x3FFFFF,
1031 div = u->uartclk * 4 / baud;
1033 baud_min = DIV_ROUND_UP(u->uartclk * 32,
1034 AUART_LINECTRL_BAUD_DIV_MAX);
1035 baud_max = u->uartclk * 32 / AUART_LINECTRL_BAUD_DIV_MIN;
1036 baud = uart_get_baud_rate(u, termios, old, baud_min, baud_max);
1037 div = DIV_ROUND_CLOSEST(u->uartclk * 32, baud);
1040 ctrl |= AUART_LINECTRL_BAUD_DIVFRAC(div & 0x3F);
1041 ctrl |= AUART_LINECTRL_BAUD_DIVINT(div >> 6);
1042 mxs_write(ctrl, s, REG_LINECTRL);
1044 mxs_write(ctrl2, s, REG_CTRL2);
1046 uart_update_timeout(u, termios->c_cflag, baud);
1048 /* prepare for the DMA RX. */
1049 if (auart_dma_enabled(s) &&
1050 !test_and_set_bit(MXS_AUART_DMA_RX_READY, &s->flags)) {
1051 if (!mxs_auart_dma_prep_rx(s)) {
1052 /* Disable the normal RX interrupt. */
1053 mxs_clr(AUART_INTR_RXIEN | AUART_INTR_RTIEN,
1056 mxs_auart_dma_exit(s);
1057 dev_err(s->dev, "We can not start up the DMA.\n");
1061 /* CTS flow-control and modem-status interrupts */
1062 if (UART_ENABLE_MS(u, termios->c_cflag))
1063 mxs_auart_enable_ms(u);
1065 mxs_auart_disable_ms(u);
1068 static void mxs_auart_set_ldisc(struct uart_port *port,
1069 struct ktermios *termios)
1071 if (termios->c_line == N_PPS) {
1072 port->flags |= UPF_HARDPPS_CD;
1073 mxs_auart_enable_ms(port);
1075 port->flags &= ~UPF_HARDPPS_CD;
1079 static irqreturn_t mxs_auart_irq_handle(int irq, void *context)
1082 struct mxs_auart_port *s = context;
1083 u32 mctrl_temp = s->mctrl_prev;
1084 u32 stat = mxs_read(s, REG_STAT);
1086 istat = mxs_read(s, REG_INTR);
1089 mxs_clr(istat & (AUART_INTR_RTIS | AUART_INTR_TXIS | AUART_INTR_RXIS
1090 | AUART_INTR_CTSMIS), s, REG_INTR);
1093 * Dealing with GPIO interrupt
1095 if (irq == s->gpio_irq[UART_GPIO_CTS] ||
1096 irq == s->gpio_irq[UART_GPIO_DCD] ||
1097 irq == s->gpio_irq[UART_GPIO_DSR] ||
1098 irq == s->gpio_irq[UART_GPIO_RI])
1099 mxs_auart_modem_status(s,
1100 mctrl_gpio_get(s->gpios, &mctrl_temp));
1102 if (istat & AUART_INTR_CTSMIS) {
1103 if (CTS_AT_AUART() && s->ms_irq_enabled)
1104 uart_handle_cts_change(&s->port,
1105 stat & AUART_STAT_CTS);
1106 mxs_clr(AUART_INTR_CTSMIS, s, REG_INTR);
1107 istat &= ~AUART_INTR_CTSMIS;
1110 if (istat & (AUART_INTR_RTIS | AUART_INTR_RXIS)) {
1111 if (!auart_dma_enabled(s))
1112 mxs_auart_rx_chars(s);
1113 istat &= ~(AUART_INTR_RTIS | AUART_INTR_RXIS);
1116 if (istat & AUART_INTR_TXIS) {
1117 mxs_auart_tx_chars(s);
1118 istat &= ~AUART_INTR_TXIS;
1124 static void mxs_auart_reset_deassert(struct mxs_auart_port *s)
1129 mxs_clr(AUART_CTRL0_SFTRST, s, REG_CTRL0);
1131 for (i = 0; i < 10000; i++) {
1132 reg = mxs_read(s, REG_CTRL0);
1133 if (!(reg & AUART_CTRL0_SFTRST))
1137 mxs_clr(AUART_CTRL0_CLKGATE, s, REG_CTRL0);
1140 static void mxs_auart_reset_assert(struct mxs_auart_port *s)
1145 reg = mxs_read(s, REG_CTRL0);
1146 /* if already in reset state, keep it untouched */
1147 if (reg & AUART_CTRL0_SFTRST)
1150 mxs_clr(AUART_CTRL0_CLKGATE, s, REG_CTRL0);
1151 mxs_set(AUART_CTRL0_SFTRST, s, REG_CTRL0);
1153 for (i = 0; i < 1000; i++) {
1154 reg = mxs_read(s, REG_CTRL0);
1155 /* reset is finished when the clock is gated */
1156 if (reg & AUART_CTRL0_CLKGATE)
1161 dev_err(s->dev, "Failed to reset the unit.");
1164 static int mxs_auart_startup(struct uart_port *u)
1167 struct mxs_auart_port *s = to_auart_port(u);
1169 ret = clk_prepare_enable(s->clk);
1173 if (uart_console(u)) {
1174 mxs_clr(AUART_CTRL0_CLKGATE, s, REG_CTRL0);
1176 /* reset the unit to a well known state */
1177 mxs_auart_reset_assert(s);
1178 mxs_auart_reset_deassert(s);
1181 mxs_set(AUART_CTRL2_UARTEN, s, REG_CTRL2);
1183 mxs_write(AUART_INTR_RXIEN | AUART_INTR_RTIEN | AUART_INTR_CTSMIEN,
1186 /* Reset FIFO size (it could have changed if DMA was enabled) */
1187 u->fifosize = MXS_AUART_FIFO_SIZE;
1190 * Enable fifo so all four bytes of a DMA word are written to
1191 * output (otherwise, only the LSB is written, ie. 1 in 4 bytes)
1193 mxs_set(AUART_LINECTRL_FEN, s, REG_LINECTRL);
1195 /* get initial status of modem lines */
1196 mctrl_gpio_get(s->gpios, &s->mctrl_prev);
1198 s->ms_irq_enabled = false;
1202 static void mxs_auart_shutdown(struct uart_port *u)
1204 struct mxs_auart_port *s = to_auart_port(u);
1206 mxs_auart_disable_ms(u);
1208 if (auart_dma_enabled(s))
1209 mxs_auart_dma_exit(s);
1211 if (uart_console(u)) {
1212 mxs_clr(AUART_CTRL2_UARTEN, s, REG_CTRL2);
1214 mxs_clr(AUART_INTR_RXIEN | AUART_INTR_RTIEN |
1215 AUART_INTR_CTSMIEN, s, REG_INTR);
1216 mxs_set(AUART_CTRL0_CLKGATE, s, REG_CTRL0);
1218 mxs_auart_reset_assert(s);
1221 clk_disable_unprepare(s->clk);
1224 static unsigned int mxs_auart_tx_empty(struct uart_port *u)
1226 struct mxs_auart_port *s = to_auart_port(u);
1228 if ((mxs_read(s, REG_STAT) &
1229 (AUART_STAT_TXFE | AUART_STAT_BUSY)) == AUART_STAT_TXFE)
1230 return TIOCSER_TEMT;
1235 static void mxs_auart_start_tx(struct uart_port *u)
1237 struct mxs_auart_port *s = to_auart_port(u);
1239 /* enable transmitter */
1240 mxs_set(AUART_CTRL2_TXE, s, REG_CTRL2);
1242 mxs_auart_tx_chars(s);
1245 static void mxs_auart_stop_tx(struct uart_port *u)
1247 struct mxs_auart_port *s = to_auart_port(u);
1249 mxs_clr(AUART_CTRL2_TXE, s, REG_CTRL2);
1252 static void mxs_auart_stop_rx(struct uart_port *u)
1254 struct mxs_auart_port *s = to_auart_port(u);
1256 mxs_clr(AUART_CTRL2_RXE, s, REG_CTRL2);
1259 static void mxs_auart_break_ctl(struct uart_port *u, int ctl)
1261 struct mxs_auart_port *s = to_auart_port(u);
1264 mxs_set(AUART_LINECTRL_BRK, s, REG_LINECTRL);
1266 mxs_clr(AUART_LINECTRL_BRK, s, REG_LINECTRL);
1269 static const struct uart_ops mxs_auart_ops = {
1270 .tx_empty = mxs_auart_tx_empty,
1271 .start_tx = mxs_auart_start_tx,
1272 .stop_tx = mxs_auart_stop_tx,
1273 .stop_rx = mxs_auart_stop_rx,
1274 .enable_ms = mxs_auart_enable_ms,
1275 .break_ctl = mxs_auart_break_ctl,
1276 .set_mctrl = mxs_auart_set_mctrl,
1277 .get_mctrl = mxs_auart_get_mctrl,
1278 .startup = mxs_auart_startup,
1279 .shutdown = mxs_auart_shutdown,
1280 .set_termios = mxs_auart_settermios,
1281 .set_ldisc = mxs_auart_set_ldisc,
1282 .type = mxs_auart_type,
1283 .release_port = mxs_auart_release_port,
1284 .request_port = mxs_auart_request_port,
1285 .config_port = mxs_auart_config_port,
1286 .verify_port = mxs_auart_verify_port,
1289 static struct mxs_auart_port *auart_port[MXS_AUART_PORTS];
1291 #ifdef CONFIG_SERIAL_MXS_AUART_CONSOLE
1292 static void mxs_auart_console_putchar(struct uart_port *port, unsigned char ch)
1294 struct mxs_auart_port *s = to_auart_port(port);
1295 unsigned int to = 1000;
1297 while (mxs_read(s, REG_STAT) & AUART_STAT_TXFF) {
1303 mxs_write(ch, s, REG_DATA);
1307 auart_console_write(struct console *co, const char *str, unsigned int count)
1309 struct mxs_auart_port *s;
1310 struct uart_port *port;
1311 unsigned int old_ctrl0, old_ctrl2;
1312 unsigned int to = 20000;
1314 if (co->index >= MXS_AUART_PORTS || co->index < 0)
1317 s = auart_port[co->index];
1322 /* First save the CR then disable the interrupts */
1323 old_ctrl2 = mxs_read(s, REG_CTRL2);
1324 old_ctrl0 = mxs_read(s, REG_CTRL0);
1326 mxs_clr(AUART_CTRL0_CLKGATE, s, REG_CTRL0);
1327 mxs_set(AUART_CTRL2_UARTEN | AUART_CTRL2_TXE, s, REG_CTRL2);
1329 uart_console_write(port, str, count, mxs_auart_console_putchar);
1331 /* Finally, wait for transmitter to become empty ... */
1332 while (mxs_read(s, REG_STAT) & AUART_STAT_BUSY) {
1339 * ... and restore the TCR if we waited long enough for the transmitter
1340 * to be idle. This might keep the transmitter enabled although it is
1341 * unused, but that is better than to disable it while it is still
1344 if (!(mxs_read(s, REG_STAT) & AUART_STAT_BUSY)) {
1345 mxs_write(old_ctrl0, s, REG_CTRL0);
1346 mxs_write(old_ctrl2, s, REG_CTRL2);
1349 clk_disable(s->clk);
1353 auart_console_get_options(struct mxs_auart_port *s, int *baud,
1354 int *parity, int *bits)
1356 struct uart_port *port = &s->port;
1357 unsigned int lcr_h, quot;
1359 if (!(mxs_read(s, REG_CTRL2) & AUART_CTRL2_UARTEN))
1362 lcr_h = mxs_read(s, REG_LINECTRL);
1365 if (lcr_h & AUART_LINECTRL_PEN) {
1366 if (lcr_h & AUART_LINECTRL_EPS)
1372 if ((lcr_h & AUART_LINECTRL_WLEN_MASK) == AUART_LINECTRL_WLEN(7))
1377 quot = ((mxs_read(s, REG_LINECTRL) & AUART_LINECTRL_BAUD_DIVINT_MASK))
1378 >> (AUART_LINECTRL_BAUD_DIVINT_SHIFT - 6);
1379 quot |= ((mxs_read(s, REG_LINECTRL) & AUART_LINECTRL_BAUD_DIVFRAC_MASK))
1380 >> AUART_LINECTRL_BAUD_DIVFRAC_SHIFT;
1384 *baud = (port->uartclk << 2) / quot;
1388 auart_console_setup(struct console *co, char *options)
1390 struct mxs_auart_port *s;
1398 * Check whether an invalid uart number has been specified, and
1399 * if so, search for the first available port that does have
1402 if (co->index == -1 || co->index >= ARRAY_SIZE(auart_port))
1404 s = auart_port[co->index];
1408 ret = clk_prepare_enable(s->clk);
1413 uart_parse_options(options, &baud, &parity, &bits, &flow);
1415 auart_console_get_options(s, &baud, &parity, &bits);
1417 ret = uart_set_options(&s->port, co, baud, parity, bits, flow);
1419 clk_disable_unprepare(s->clk);
1424 static struct console auart_console = {
1426 .write = auart_console_write,
1427 .device = uart_console_device,
1428 .setup = auart_console_setup,
1429 .flags = CON_PRINTBUFFER,
1431 .data = &auart_driver,
1435 static struct uart_driver auart_driver = {
1436 .owner = THIS_MODULE,
1437 .driver_name = "ttyAPP",
1438 .dev_name = "ttyAPP",
1441 .nr = MXS_AUART_PORTS,
1442 #ifdef CONFIG_SERIAL_MXS_AUART_CONSOLE
1443 .cons = &auart_console,
1447 static void mxs_init_regs(struct mxs_auart_port *s)
1449 if (is_asm9260_auart(s))
1450 s->vendor = &vendor_alphascale_asm9260;
1452 s->vendor = &vendor_freescale_stmp37xx;
1455 static int mxs_get_clks(struct mxs_auart_port *s,
1456 struct platform_device *pdev)
1460 if (!is_asm9260_auart(s)) {
1461 s->clk = devm_clk_get(&pdev->dev, NULL);
1462 return PTR_ERR_OR_ZERO(s->clk);
1465 s->clk = devm_clk_get(s->dev, "mod");
1466 if (IS_ERR(s->clk)) {
1467 dev_err(s->dev, "Failed to get \"mod\" clk\n");
1468 return PTR_ERR(s->clk);
1471 s->clk_ahb = devm_clk_get(s->dev, "ahb");
1472 if (IS_ERR(s->clk_ahb)) {
1473 dev_err(s->dev, "Failed to get \"ahb\" clk\n");
1474 return PTR_ERR(s->clk_ahb);
1477 err = clk_prepare_enable(s->clk_ahb);
1479 dev_err(s->dev, "Failed to enable ahb_clk!\n");
1483 err = clk_set_rate(s->clk, clk_get_rate(s->clk_ahb));
1485 dev_err(s->dev, "Failed to set rate!\n");
1486 goto disable_clk_ahb;
1489 err = clk_prepare_enable(s->clk);
1491 dev_err(s->dev, "Failed to enable clk!\n");
1492 goto disable_clk_ahb;
1498 clk_disable_unprepare(s->clk_ahb);
1502 static int mxs_auart_init_gpios(struct mxs_auart_port *s, struct device *dev)
1504 enum mctrl_gpio_idx i;
1505 struct gpio_desc *gpiod;
1507 s->gpios = mctrl_gpio_init_noauto(dev, 0);
1508 if (IS_ERR(s->gpios))
1509 return PTR_ERR(s->gpios);
1511 /* Block (enabled before) DMA option if RTS or CTS is GPIO line */
1512 if (!RTS_AT_AUART() || !CTS_AT_AUART()) {
1513 if (test_bit(MXS_AUART_RTSCTS, &s->flags))
1515 "DMA and flow control via gpio may cause some problems. DMA disabled!\n");
1516 clear_bit(MXS_AUART_RTSCTS, &s->flags);
1519 for (i = 0; i < UART_GPIO_MAX; i++) {
1520 gpiod = mctrl_gpio_to_gpiod(s->gpios, i);
1521 if (gpiod && (gpiod_get_direction(gpiod) == 1))
1522 s->gpio_irq[i] = gpiod_to_irq(gpiod);
1524 s->gpio_irq[i] = -EINVAL;
1530 static void mxs_auart_free_gpio_irq(struct mxs_auart_port *s)
1532 enum mctrl_gpio_idx i;
1534 for (i = 0; i < UART_GPIO_MAX; i++)
1535 if (s->gpio_irq[i] >= 0)
1536 free_irq(s->gpio_irq[i], s);
1539 static int mxs_auart_request_gpio_irq(struct mxs_auart_port *s)
1541 int *irq = s->gpio_irq;
1542 enum mctrl_gpio_idx i;
1545 for (i = 0; (i < UART_GPIO_MAX) && !err; i++) {
1549 irq_set_status_flags(irq[i], IRQ_NOAUTOEN);
1550 err = request_irq(irq[i], mxs_auart_irq_handle,
1551 IRQ_TYPE_EDGE_BOTH, dev_name(s->dev), s);
1553 dev_err(s->dev, "%s - Can't get %d irq\n",
1558 * If something went wrong, rollback.
1559 * Be careful: i may be unsigned.
1561 while (err && (i-- > 0))
1563 free_irq(irq[i], s);
1568 static int mxs_auart_probe(struct platform_device *pdev)
1570 struct device_node *np = pdev->dev.of_node;
1571 struct mxs_auart_port *s;
1576 s = devm_kzalloc(&pdev->dev, sizeof(*s), GFP_KERNEL);
1580 s->port.dev = &pdev->dev;
1581 s->dev = &pdev->dev;
1583 ret = of_alias_get_id(np, "serial");
1585 dev_err(&pdev->dev, "failed to get alias id: %d\n", ret);
1590 if (of_property_read_bool(np, "uart-has-rtscts") ||
1591 of_property_read_bool(np, "fsl,uart-has-rtscts") /* deprecated */)
1592 set_bit(MXS_AUART_RTSCTS, &s->flags);
1594 if (s->port.line >= ARRAY_SIZE(auart_port)) {
1595 dev_err(&pdev->dev, "serial%d out of range\n", s->port.line);
1599 s->devtype = (enum mxs_auart_type)of_device_get_match_data(&pdev->dev);
1601 ret = mxs_get_clks(s, pdev);
1605 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1608 goto out_disable_clks;
1611 s->port.mapbase = r->start;
1612 s->port.membase = ioremap(r->start, resource_size(r));
1613 if (!s->port.membase) {
1615 goto out_disable_clks;
1617 s->port.ops = &mxs_auart_ops;
1618 s->port.iotype = UPIO_MEM;
1619 s->port.fifosize = MXS_AUART_FIFO_SIZE;
1620 s->port.uartclk = clk_get_rate(s->clk);
1621 s->port.type = PORT_IMX;
1622 s->port.has_sysrq = IS_ENABLED(CONFIG_SERIAL_MXS_AUART_CONSOLE);
1628 irq = platform_get_irq(pdev, 0);
1635 ret = devm_request_irq(&pdev->dev, irq, mxs_auart_irq_handle, 0,
1636 dev_name(&pdev->dev), s);
1640 platform_set_drvdata(pdev, s);
1642 ret = mxs_auart_init_gpios(s, &pdev->dev);
1644 dev_err(&pdev->dev, "Failed to initialize GPIOs.\n");
1649 * Get the GPIO lines IRQ
1651 ret = mxs_auart_request_gpio_irq(s);
1655 auart_port[s->port.line] = s;
1657 mxs_auart_reset_deassert(s);
1659 ret = uart_add_one_port(&auart_driver, &s->port);
1661 goto out_free_qpio_irq;
1663 /* ASM9260 don't have version reg */
1664 if (is_asm9260_auart(s)) {
1665 dev_info(&pdev->dev, "Found APPUART ASM9260\n");
1667 version = mxs_read(s, REG_VERSION);
1668 dev_info(&pdev->dev, "Found APPUART %d.%d.%d\n",
1669 (version >> 24) & 0xff,
1670 (version >> 16) & 0xff, version & 0xffff);
1676 mxs_auart_free_gpio_irq(s);
1677 auart_port[pdev->id] = NULL;
1680 iounmap(s->port.membase);
1683 if (is_asm9260_auart(s)) {
1684 clk_disable_unprepare(s->clk);
1685 clk_disable_unprepare(s->clk_ahb);
1690 static int mxs_auart_remove(struct platform_device *pdev)
1692 struct mxs_auart_port *s = platform_get_drvdata(pdev);
1694 uart_remove_one_port(&auart_driver, &s->port);
1695 auart_port[pdev->id] = NULL;
1696 mxs_auart_free_gpio_irq(s);
1697 iounmap(s->port.membase);
1698 if (is_asm9260_auart(s)) {
1699 clk_disable_unprepare(s->clk);
1700 clk_disable_unprepare(s->clk_ahb);
1706 static struct platform_driver mxs_auart_driver = {
1707 .probe = mxs_auart_probe,
1708 .remove = mxs_auart_remove,
1710 .name = "mxs-auart",
1711 .of_match_table = mxs_auart_dt_ids,
1715 static int __init mxs_auart_init(void)
1719 r = uart_register_driver(&auart_driver);
1723 r = platform_driver_register(&mxs_auart_driver);
1729 uart_unregister_driver(&auart_driver);
1734 static void __exit mxs_auart_exit(void)
1736 platform_driver_unregister(&mxs_auart_driver);
1737 uart_unregister_driver(&auart_driver);
1740 module_init(mxs_auart_init);
1741 module_exit(mxs_auart_exit);
1742 MODULE_LICENSE("GPL");
1743 MODULE_DESCRIPTION("Freescale MXS application uart driver");
1744 MODULE_ALIAS("platform:mxs-auart");