]> Git Repo - J-linux.git/blob - drivers/gpu/drm/amd/amdgpu/amdgpu_device.c
Merge tag 'drm-misc-next-2023-01-03' of git://anongit.freedesktop.org/drm/drm-misc...
[J-linux.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_device.c
1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  * Copyright 2009 Jerome Glisse.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  *
24  * Authors: Dave Airlie
25  *          Alex Deucher
26  *          Jerome Glisse
27  */
28 #include <linux/power_supply.h>
29 #include <linux/kthread.h>
30 #include <linux/module.h>
31 #include <linux/console.h>
32 #include <linux/slab.h>
33 #include <linux/iommu.h>
34 #include <linux/pci.h>
35 #include <linux/devcoredump.h>
36 #include <generated/utsrelease.h>
37 #include <linux/pci-p2pdma.h>
38
39 #include <drm/drm_atomic_helper.h>
40 #include <drm/drm_fb_helper.h>
41 #include <drm/drm_probe_helper.h>
42 #include <drm/amdgpu_drm.h>
43 #include <linux/vgaarb.h>
44 #include <linux/vga_switcheroo.h>
45 #include <linux/efi.h>
46 #include "amdgpu.h"
47 #include "amdgpu_trace.h"
48 #include "amdgpu_i2c.h"
49 #include "atom.h"
50 #include "amdgpu_atombios.h"
51 #include "amdgpu_atomfirmware.h"
52 #include "amd_pcie.h"
53 #ifdef CONFIG_DRM_AMDGPU_SI
54 #include "si.h"
55 #endif
56 #ifdef CONFIG_DRM_AMDGPU_CIK
57 #include "cik.h"
58 #endif
59 #include "vi.h"
60 #include "soc15.h"
61 #include "nv.h"
62 #include "bif/bif_4_1_d.h"
63 #include <linux/firmware.h>
64 #include "amdgpu_vf_error.h"
65
66 #include "amdgpu_amdkfd.h"
67 #include "amdgpu_pm.h"
68
69 #include "amdgpu_xgmi.h"
70 #include "amdgpu_ras.h"
71 #include "amdgpu_pmu.h"
72 #include "amdgpu_fru_eeprom.h"
73 #include "amdgpu_reset.h"
74
75 #include <linux/suspend.h>
76 #include <drm/task_barrier.h>
77 #include <linux/pm_runtime.h>
78
79 #include <drm/drm_drv.h>
80
81 MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
82 MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin");
83 MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
84 MODULE_FIRMWARE("amdgpu/picasso_gpu_info.bin");
85 MODULE_FIRMWARE("amdgpu/raven2_gpu_info.bin");
86 MODULE_FIRMWARE("amdgpu/arcturus_gpu_info.bin");
87 MODULE_FIRMWARE("amdgpu/navi12_gpu_info.bin");
88
89 #define AMDGPU_RESUME_MS                2000
90 #define AMDGPU_MAX_RETRY_LIMIT          2
91 #define AMDGPU_RETRY_SRIOV_RESET(r) ((r) == -EBUSY || (r) == -ETIMEDOUT || (r) == -EINVAL)
92
93 const char *amdgpu_asic_name[] = {
94         "TAHITI",
95         "PITCAIRN",
96         "VERDE",
97         "OLAND",
98         "HAINAN",
99         "BONAIRE",
100         "KAVERI",
101         "KABINI",
102         "HAWAII",
103         "MULLINS",
104         "TOPAZ",
105         "TONGA",
106         "FIJI",
107         "CARRIZO",
108         "STONEY",
109         "POLARIS10",
110         "POLARIS11",
111         "POLARIS12",
112         "VEGAM",
113         "VEGA10",
114         "VEGA12",
115         "VEGA20",
116         "RAVEN",
117         "ARCTURUS",
118         "RENOIR",
119         "ALDEBARAN",
120         "NAVI10",
121         "CYAN_SKILLFISH",
122         "NAVI14",
123         "NAVI12",
124         "SIENNA_CICHLID",
125         "NAVY_FLOUNDER",
126         "VANGOGH",
127         "DIMGREY_CAVEFISH",
128         "BEIGE_GOBY",
129         "YELLOW_CARP",
130         "IP DISCOVERY",
131         "LAST",
132 };
133
134 /**
135  * DOC: pcie_replay_count
136  *
137  * The amdgpu driver provides a sysfs API for reporting the total number
138  * of PCIe replays (NAKs)
139  * The file pcie_replay_count is used for this and returns the total
140  * number of replays as a sum of the NAKs generated and NAKs received
141  */
142
143 static ssize_t amdgpu_device_get_pcie_replay_count(struct device *dev,
144                 struct device_attribute *attr, char *buf)
145 {
146         struct drm_device *ddev = dev_get_drvdata(dev);
147         struct amdgpu_device *adev = drm_to_adev(ddev);
148         uint64_t cnt = amdgpu_asic_get_pcie_replay_count(adev);
149
150         return sysfs_emit(buf, "%llu\n", cnt);
151 }
152
153 static DEVICE_ATTR(pcie_replay_count, S_IRUGO,
154                 amdgpu_device_get_pcie_replay_count, NULL);
155
156 static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev);
157
158 /**
159  * DOC: product_name
160  *
161  * The amdgpu driver provides a sysfs API for reporting the product name
162  * for the device
163  * The file serial_number is used for this and returns the product name
164  * as returned from the FRU.
165  * NOTE: This is only available for certain server cards
166  */
167
168 static ssize_t amdgpu_device_get_product_name(struct device *dev,
169                 struct device_attribute *attr, char *buf)
170 {
171         struct drm_device *ddev = dev_get_drvdata(dev);
172         struct amdgpu_device *adev = drm_to_adev(ddev);
173
174         return sysfs_emit(buf, "%s\n", adev->product_name);
175 }
176
177 static DEVICE_ATTR(product_name, S_IRUGO,
178                 amdgpu_device_get_product_name, NULL);
179
180 /**
181  * DOC: product_number
182  *
183  * The amdgpu driver provides a sysfs API for reporting the part number
184  * for the device
185  * The file serial_number is used for this and returns the part number
186  * as returned from the FRU.
187  * NOTE: This is only available for certain server cards
188  */
189
190 static ssize_t amdgpu_device_get_product_number(struct device *dev,
191                 struct device_attribute *attr, char *buf)
192 {
193         struct drm_device *ddev = dev_get_drvdata(dev);
194         struct amdgpu_device *adev = drm_to_adev(ddev);
195
196         return sysfs_emit(buf, "%s\n", adev->product_number);
197 }
198
199 static DEVICE_ATTR(product_number, S_IRUGO,
200                 amdgpu_device_get_product_number, NULL);
201
202 /**
203  * DOC: serial_number
204  *
205  * The amdgpu driver provides a sysfs API for reporting the serial number
206  * for the device
207  * The file serial_number is used for this and returns the serial number
208  * as returned from the FRU.
209  * NOTE: This is only available for certain server cards
210  */
211
212 static ssize_t amdgpu_device_get_serial_number(struct device *dev,
213                 struct device_attribute *attr, char *buf)
214 {
215         struct drm_device *ddev = dev_get_drvdata(dev);
216         struct amdgpu_device *adev = drm_to_adev(ddev);
217
218         return sysfs_emit(buf, "%s\n", adev->serial);
219 }
220
221 static DEVICE_ATTR(serial_number, S_IRUGO,
222                 amdgpu_device_get_serial_number, NULL);
223
224 /**
225  * amdgpu_device_supports_px - Is the device a dGPU with ATPX power control
226  *
227  * @dev: drm_device pointer
228  *
229  * Returns true if the device is a dGPU with ATPX power control,
230  * otherwise return false.
231  */
232 bool amdgpu_device_supports_px(struct drm_device *dev)
233 {
234         struct amdgpu_device *adev = drm_to_adev(dev);
235
236         if ((adev->flags & AMD_IS_PX) && !amdgpu_is_atpx_hybrid())
237                 return true;
238         return false;
239 }
240
241 /**
242  * amdgpu_device_supports_boco - Is the device a dGPU with ACPI power resources
243  *
244  * @dev: drm_device pointer
245  *
246  * Returns true if the device is a dGPU with ACPI power control,
247  * otherwise return false.
248  */
249 bool amdgpu_device_supports_boco(struct drm_device *dev)
250 {
251         struct amdgpu_device *adev = drm_to_adev(dev);
252
253         if (adev->has_pr3 ||
254             ((adev->flags & AMD_IS_PX) && amdgpu_is_atpx_hybrid()))
255                 return true;
256         return false;
257 }
258
259 /**
260  * amdgpu_device_supports_baco - Does the device support BACO
261  *
262  * @dev: drm_device pointer
263  *
264  * Returns true if the device supporte BACO,
265  * otherwise return false.
266  */
267 bool amdgpu_device_supports_baco(struct drm_device *dev)
268 {
269         struct amdgpu_device *adev = drm_to_adev(dev);
270
271         return amdgpu_asic_supports_baco(adev);
272 }
273
274 /**
275  * amdgpu_device_supports_smart_shift - Is the device dGPU with
276  * smart shift support
277  *
278  * @dev: drm_device pointer
279  *
280  * Returns true if the device is a dGPU with Smart Shift support,
281  * otherwise returns false.
282  */
283 bool amdgpu_device_supports_smart_shift(struct drm_device *dev)
284 {
285         return (amdgpu_device_supports_boco(dev) &&
286                 amdgpu_acpi_is_power_shift_control_supported());
287 }
288
289 /*
290  * VRAM access helper functions
291  */
292
293 /**
294  * amdgpu_device_mm_access - access vram by MM_INDEX/MM_DATA
295  *
296  * @adev: amdgpu_device pointer
297  * @pos: offset of the buffer in vram
298  * @buf: virtual address of the buffer in system memory
299  * @size: read/write size, sizeof(@buf) must > @size
300  * @write: true - write to vram, otherwise - read from vram
301  */
302 void amdgpu_device_mm_access(struct amdgpu_device *adev, loff_t pos,
303                              void *buf, size_t size, bool write)
304 {
305         unsigned long flags;
306         uint32_t hi = ~0, tmp = 0;
307         uint32_t *data = buf;
308         uint64_t last;
309         int idx;
310
311         if (!drm_dev_enter(adev_to_drm(adev), &idx))
312                 return;
313
314         BUG_ON(!IS_ALIGNED(pos, 4) || !IS_ALIGNED(size, 4));
315
316         spin_lock_irqsave(&adev->mmio_idx_lock, flags);
317         for (last = pos + size; pos < last; pos += 4) {
318                 tmp = pos >> 31;
319
320                 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)pos) | 0x80000000);
321                 if (tmp != hi) {
322                         WREG32_NO_KIQ(mmMM_INDEX_HI, tmp);
323                         hi = tmp;
324                 }
325                 if (write)
326                         WREG32_NO_KIQ(mmMM_DATA, *data++);
327                 else
328                         *data++ = RREG32_NO_KIQ(mmMM_DATA);
329         }
330
331         spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
332         drm_dev_exit(idx);
333 }
334
335 /**
336  * amdgpu_device_aper_access - access vram by vram aperature
337  *
338  * @adev: amdgpu_device pointer
339  * @pos: offset of the buffer in vram
340  * @buf: virtual address of the buffer in system memory
341  * @size: read/write size, sizeof(@buf) must > @size
342  * @write: true - write to vram, otherwise - read from vram
343  *
344  * The return value means how many bytes have been transferred.
345  */
346 size_t amdgpu_device_aper_access(struct amdgpu_device *adev, loff_t pos,
347                                  void *buf, size_t size, bool write)
348 {
349 #ifdef CONFIG_64BIT
350         void __iomem *addr;
351         size_t count = 0;
352         uint64_t last;
353
354         if (!adev->mman.aper_base_kaddr)
355                 return 0;
356
357         last = min(pos + size, adev->gmc.visible_vram_size);
358         if (last > pos) {
359                 addr = adev->mman.aper_base_kaddr + pos;
360                 count = last - pos;
361
362                 if (write) {
363                         memcpy_toio(addr, buf, count);
364                         mb();
365                         amdgpu_device_flush_hdp(adev, NULL);
366                 } else {
367                         amdgpu_device_invalidate_hdp(adev, NULL);
368                         mb();
369                         memcpy_fromio(buf, addr, count);
370                 }
371
372         }
373
374         return count;
375 #else
376         return 0;
377 #endif
378 }
379
380 /**
381  * amdgpu_device_vram_access - read/write a buffer in vram
382  *
383  * @adev: amdgpu_device pointer
384  * @pos: offset of the buffer in vram
385  * @buf: virtual address of the buffer in system memory
386  * @size: read/write size, sizeof(@buf) must > @size
387  * @write: true - write to vram, otherwise - read from vram
388  */
389 void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
390                                void *buf, size_t size, bool write)
391 {
392         size_t count;
393
394         /* try to using vram apreature to access vram first */
395         count = amdgpu_device_aper_access(adev, pos, buf, size, write);
396         size -= count;
397         if (size) {
398                 /* using MM to access rest vram */
399                 pos += count;
400                 buf += count;
401                 amdgpu_device_mm_access(adev, pos, buf, size, write);
402         }
403 }
404
405 /*
406  * register access helper functions.
407  */
408
409 /* Check if hw access should be skipped because of hotplug or device error */
410 bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev)
411 {
412         if (adev->no_hw_access)
413                 return true;
414
415 #ifdef CONFIG_LOCKDEP
416         /*
417          * This is a bit complicated to understand, so worth a comment. What we assert
418          * here is that the GPU reset is not running on another thread in parallel.
419          *
420          * For this we trylock the read side of the reset semaphore, if that succeeds
421          * we know that the reset is not running in paralell.
422          *
423          * If the trylock fails we assert that we are either already holding the read
424          * side of the lock or are the reset thread itself and hold the write side of
425          * the lock.
426          */
427         if (in_task()) {
428                 if (down_read_trylock(&adev->reset_domain->sem))
429                         up_read(&adev->reset_domain->sem);
430                 else
431                         lockdep_assert_held(&adev->reset_domain->sem);
432         }
433 #endif
434         return false;
435 }
436
437 /**
438  * amdgpu_device_rreg - read a memory mapped IO or indirect register
439  *
440  * @adev: amdgpu_device pointer
441  * @reg: dword aligned register offset
442  * @acc_flags: access flags which require special behavior
443  *
444  * Returns the 32 bit value from the offset specified.
445  */
446 uint32_t amdgpu_device_rreg(struct amdgpu_device *adev,
447                             uint32_t reg, uint32_t acc_flags)
448 {
449         uint32_t ret;
450
451         if (amdgpu_device_skip_hw_access(adev))
452                 return 0;
453
454         if ((reg * 4) < adev->rmmio_size) {
455                 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
456                     amdgpu_sriov_runtime(adev) &&
457                     down_read_trylock(&adev->reset_domain->sem)) {
458                         ret = amdgpu_kiq_rreg(adev, reg);
459                         up_read(&adev->reset_domain->sem);
460                 } else {
461                         ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
462                 }
463         } else {
464                 ret = adev->pcie_rreg(adev, reg * 4);
465         }
466
467         trace_amdgpu_device_rreg(adev->pdev->device, reg, ret);
468
469         return ret;
470 }
471
472 /*
473  * MMIO register read with bytes helper functions
474  * @offset:bytes offset from MMIO start
475  *
476 */
477
478 /**
479  * amdgpu_mm_rreg8 - read a memory mapped IO register
480  *
481  * @adev: amdgpu_device pointer
482  * @offset: byte aligned register offset
483  *
484  * Returns the 8 bit value from the offset specified.
485  */
486 uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset)
487 {
488         if (amdgpu_device_skip_hw_access(adev))
489                 return 0;
490
491         if (offset < adev->rmmio_size)
492                 return (readb(adev->rmmio + offset));
493         BUG();
494 }
495
496 /*
497  * MMIO register write with bytes helper functions
498  * @offset:bytes offset from MMIO start
499  * @value: the value want to be written to the register
500  *
501 */
502 /**
503  * amdgpu_mm_wreg8 - read a memory mapped IO register
504  *
505  * @adev: amdgpu_device pointer
506  * @offset: byte aligned register offset
507  * @value: 8 bit value to write
508  *
509  * Writes the value specified to the offset specified.
510  */
511 void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value)
512 {
513         if (amdgpu_device_skip_hw_access(adev))
514                 return;
515
516         if (offset < adev->rmmio_size)
517                 writeb(value, adev->rmmio + offset);
518         else
519                 BUG();
520 }
521
522 /**
523  * amdgpu_device_wreg - write to a memory mapped IO or indirect register
524  *
525  * @adev: amdgpu_device pointer
526  * @reg: dword aligned register offset
527  * @v: 32 bit value to write to the register
528  * @acc_flags: access flags which require special behavior
529  *
530  * Writes the value specified to the offset specified.
531  */
532 void amdgpu_device_wreg(struct amdgpu_device *adev,
533                         uint32_t reg, uint32_t v,
534                         uint32_t acc_flags)
535 {
536         if (amdgpu_device_skip_hw_access(adev))
537                 return;
538
539         if ((reg * 4) < adev->rmmio_size) {
540                 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
541                     amdgpu_sriov_runtime(adev) &&
542                     down_read_trylock(&adev->reset_domain->sem)) {
543                         amdgpu_kiq_wreg(adev, reg, v);
544                         up_read(&adev->reset_domain->sem);
545                 } else {
546                         writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
547                 }
548         } else {
549                 adev->pcie_wreg(adev, reg * 4, v);
550         }
551
552         trace_amdgpu_device_wreg(adev->pdev->device, reg, v);
553 }
554
555 /**
556  * amdgpu_mm_wreg_mmio_rlc -  write register either with direct/indirect mmio or with RLC path if in range
557  *
558  * @adev: amdgpu_device pointer
559  * @reg: mmio/rlc register
560  * @v: value to write
561  *
562  * this function is invoked only for the debugfs register access
563  */
564 void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev,
565                              uint32_t reg, uint32_t v)
566 {
567         if (amdgpu_device_skip_hw_access(adev))
568                 return;
569
570         if (amdgpu_sriov_fullaccess(adev) &&
571             adev->gfx.rlc.funcs &&
572             adev->gfx.rlc.funcs->is_rlcg_access_range) {
573                 if (adev->gfx.rlc.funcs->is_rlcg_access_range(adev, reg))
574                         return amdgpu_sriov_wreg(adev, reg, v, 0, 0);
575         } else if ((reg * 4) >= adev->rmmio_size) {
576                 adev->pcie_wreg(adev, reg * 4, v);
577         } else {
578                 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
579         }
580 }
581
582 /**
583  * amdgpu_mm_rdoorbell - read a doorbell dword
584  *
585  * @adev: amdgpu_device pointer
586  * @index: doorbell index
587  *
588  * Returns the value in the doorbell aperture at the
589  * requested doorbell index (CIK).
590  */
591 u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
592 {
593         if (amdgpu_device_skip_hw_access(adev))
594                 return 0;
595
596         if (index < adev->doorbell.num_doorbells) {
597                 return readl(adev->doorbell.ptr + index);
598         } else {
599                 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
600                 return 0;
601         }
602 }
603
604 /**
605  * amdgpu_mm_wdoorbell - write a doorbell dword
606  *
607  * @adev: amdgpu_device pointer
608  * @index: doorbell index
609  * @v: value to write
610  *
611  * Writes @v to the doorbell aperture at the
612  * requested doorbell index (CIK).
613  */
614 void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
615 {
616         if (amdgpu_device_skip_hw_access(adev))
617                 return;
618
619         if (index < adev->doorbell.num_doorbells) {
620                 writel(v, adev->doorbell.ptr + index);
621         } else {
622                 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
623         }
624 }
625
626 /**
627  * amdgpu_mm_rdoorbell64 - read a doorbell Qword
628  *
629  * @adev: amdgpu_device pointer
630  * @index: doorbell index
631  *
632  * Returns the value in the doorbell aperture at the
633  * requested doorbell index (VEGA10+).
634  */
635 u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
636 {
637         if (amdgpu_device_skip_hw_access(adev))
638                 return 0;
639
640         if (index < adev->doorbell.num_doorbells) {
641                 return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
642         } else {
643                 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
644                 return 0;
645         }
646 }
647
648 /**
649  * amdgpu_mm_wdoorbell64 - write a doorbell Qword
650  *
651  * @adev: amdgpu_device pointer
652  * @index: doorbell index
653  * @v: value to write
654  *
655  * Writes @v to the doorbell aperture at the
656  * requested doorbell index (VEGA10+).
657  */
658 void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
659 {
660         if (amdgpu_device_skip_hw_access(adev))
661                 return;
662
663         if (index < adev->doorbell.num_doorbells) {
664                 atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
665         } else {
666                 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
667         }
668 }
669
670 /**
671  * amdgpu_device_indirect_rreg - read an indirect register
672  *
673  * @adev: amdgpu_device pointer
674  * @pcie_index: mmio register offset
675  * @pcie_data: mmio register offset
676  * @reg_addr: indirect register address to read from
677  *
678  * Returns the value of indirect register @reg_addr
679  */
680 u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev,
681                                 u32 pcie_index, u32 pcie_data,
682                                 u32 reg_addr)
683 {
684         unsigned long flags;
685         u32 r;
686         void __iomem *pcie_index_offset;
687         void __iomem *pcie_data_offset;
688
689         spin_lock_irqsave(&adev->pcie_idx_lock, flags);
690         pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
691         pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
692
693         writel(reg_addr, pcie_index_offset);
694         readl(pcie_index_offset);
695         r = readl(pcie_data_offset);
696         spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
697
698         return r;
699 }
700
701 /**
702  * amdgpu_device_indirect_rreg64 - read a 64bits indirect register
703  *
704  * @adev: amdgpu_device pointer
705  * @pcie_index: mmio register offset
706  * @pcie_data: mmio register offset
707  * @reg_addr: indirect register address to read from
708  *
709  * Returns the value of indirect register @reg_addr
710  */
711 u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev,
712                                   u32 pcie_index, u32 pcie_data,
713                                   u32 reg_addr)
714 {
715         unsigned long flags;
716         u64 r;
717         void __iomem *pcie_index_offset;
718         void __iomem *pcie_data_offset;
719
720         spin_lock_irqsave(&adev->pcie_idx_lock, flags);
721         pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
722         pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
723
724         /* read low 32 bits */
725         writel(reg_addr, pcie_index_offset);
726         readl(pcie_index_offset);
727         r = readl(pcie_data_offset);
728         /* read high 32 bits */
729         writel(reg_addr + 4, pcie_index_offset);
730         readl(pcie_index_offset);
731         r |= ((u64)readl(pcie_data_offset) << 32);
732         spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
733
734         return r;
735 }
736
737 /**
738  * amdgpu_device_indirect_wreg - write an indirect register address
739  *
740  * @adev: amdgpu_device pointer
741  * @pcie_index: mmio register offset
742  * @pcie_data: mmio register offset
743  * @reg_addr: indirect register offset
744  * @reg_data: indirect register data
745  *
746  */
747 void amdgpu_device_indirect_wreg(struct amdgpu_device *adev,
748                                  u32 pcie_index, u32 pcie_data,
749                                  u32 reg_addr, u32 reg_data)
750 {
751         unsigned long flags;
752         void __iomem *pcie_index_offset;
753         void __iomem *pcie_data_offset;
754
755         spin_lock_irqsave(&adev->pcie_idx_lock, flags);
756         pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
757         pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
758
759         writel(reg_addr, pcie_index_offset);
760         readl(pcie_index_offset);
761         writel(reg_data, pcie_data_offset);
762         readl(pcie_data_offset);
763         spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
764 }
765
766 /**
767  * amdgpu_device_indirect_wreg64 - write a 64bits indirect register address
768  *
769  * @adev: amdgpu_device pointer
770  * @pcie_index: mmio register offset
771  * @pcie_data: mmio register offset
772  * @reg_addr: indirect register offset
773  * @reg_data: indirect register data
774  *
775  */
776 void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev,
777                                    u32 pcie_index, u32 pcie_data,
778                                    u32 reg_addr, u64 reg_data)
779 {
780         unsigned long flags;
781         void __iomem *pcie_index_offset;
782         void __iomem *pcie_data_offset;
783
784         spin_lock_irqsave(&adev->pcie_idx_lock, flags);
785         pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
786         pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
787
788         /* write low 32 bits */
789         writel(reg_addr, pcie_index_offset);
790         readl(pcie_index_offset);
791         writel((u32)(reg_data & 0xffffffffULL), pcie_data_offset);
792         readl(pcie_data_offset);
793         /* write high 32 bits */
794         writel(reg_addr + 4, pcie_index_offset);
795         readl(pcie_index_offset);
796         writel((u32)(reg_data >> 32), pcie_data_offset);
797         readl(pcie_data_offset);
798         spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
799 }
800
801 /**
802  * amdgpu_invalid_rreg - dummy reg read function
803  *
804  * @adev: amdgpu_device pointer
805  * @reg: offset of register
806  *
807  * Dummy register read function.  Used for register blocks
808  * that certain asics don't have (all asics).
809  * Returns the value in the register.
810  */
811 static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
812 {
813         DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
814         BUG();
815         return 0;
816 }
817
818 /**
819  * amdgpu_invalid_wreg - dummy reg write function
820  *
821  * @adev: amdgpu_device pointer
822  * @reg: offset of register
823  * @v: value to write to the register
824  *
825  * Dummy register read function.  Used for register blocks
826  * that certain asics don't have (all asics).
827  */
828 static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
829 {
830         DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
831                   reg, v);
832         BUG();
833 }
834
835 /**
836  * amdgpu_invalid_rreg64 - dummy 64 bit reg read function
837  *
838  * @adev: amdgpu_device pointer
839  * @reg: offset of register
840  *
841  * Dummy register read function.  Used for register blocks
842  * that certain asics don't have (all asics).
843  * Returns the value in the register.
844  */
845 static uint64_t amdgpu_invalid_rreg64(struct amdgpu_device *adev, uint32_t reg)
846 {
847         DRM_ERROR("Invalid callback to read 64 bit register 0x%04X\n", reg);
848         BUG();
849         return 0;
850 }
851
852 /**
853  * amdgpu_invalid_wreg64 - dummy reg write function
854  *
855  * @adev: amdgpu_device pointer
856  * @reg: offset of register
857  * @v: value to write to the register
858  *
859  * Dummy register read function.  Used for register blocks
860  * that certain asics don't have (all asics).
861  */
862 static void amdgpu_invalid_wreg64(struct amdgpu_device *adev, uint32_t reg, uint64_t v)
863 {
864         DRM_ERROR("Invalid callback to write 64 bit register 0x%04X with 0x%08llX\n",
865                   reg, v);
866         BUG();
867 }
868
869 /**
870  * amdgpu_block_invalid_rreg - dummy reg read function
871  *
872  * @adev: amdgpu_device pointer
873  * @block: offset of instance
874  * @reg: offset of register
875  *
876  * Dummy register read function.  Used for register blocks
877  * that certain asics don't have (all asics).
878  * Returns the value in the register.
879  */
880 static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
881                                           uint32_t block, uint32_t reg)
882 {
883         DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
884                   reg, block);
885         BUG();
886         return 0;
887 }
888
889 /**
890  * amdgpu_block_invalid_wreg - dummy reg write function
891  *
892  * @adev: amdgpu_device pointer
893  * @block: offset of instance
894  * @reg: offset of register
895  * @v: value to write to the register
896  *
897  * Dummy register read function.  Used for register blocks
898  * that certain asics don't have (all asics).
899  */
900 static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
901                                       uint32_t block,
902                                       uint32_t reg, uint32_t v)
903 {
904         DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
905                   reg, block, v);
906         BUG();
907 }
908
909 /**
910  * amdgpu_device_asic_init - Wrapper for atom asic_init
911  *
912  * @adev: amdgpu_device pointer
913  *
914  * Does any asic specific work and then calls atom asic init.
915  */
916 static int amdgpu_device_asic_init(struct amdgpu_device *adev)
917 {
918         amdgpu_asic_pre_asic_init(adev);
919
920         if (adev->ip_versions[GC_HWIP][0] >= IP_VERSION(11, 0, 0))
921                 return amdgpu_atomfirmware_asic_init(adev, true);
922         else
923                 return amdgpu_atom_asic_init(adev->mode_info.atom_context);
924 }
925
926 /**
927  * amdgpu_device_vram_scratch_init - allocate the VRAM scratch page
928  *
929  * @adev: amdgpu_device pointer
930  *
931  * Allocates a scratch page of VRAM for use by various things in the
932  * driver.
933  */
934 static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev)
935 {
936         return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
937                                        PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
938                                        &adev->vram_scratch.robj,
939                                        &adev->vram_scratch.gpu_addr,
940                                        (void **)&adev->vram_scratch.ptr);
941 }
942
943 /**
944  * amdgpu_device_vram_scratch_fini - Free the VRAM scratch page
945  *
946  * @adev: amdgpu_device pointer
947  *
948  * Frees the VRAM scratch page.
949  */
950 static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev)
951 {
952         amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
953 }
954
955 /**
956  * amdgpu_device_program_register_sequence - program an array of registers.
957  *
958  * @adev: amdgpu_device pointer
959  * @registers: pointer to the register array
960  * @array_size: size of the register array
961  *
962  * Programs an array or registers with and and or masks.
963  * This is a helper for setting golden registers.
964  */
965 void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
966                                              const u32 *registers,
967                                              const u32 array_size)
968 {
969         u32 tmp, reg, and_mask, or_mask;
970         int i;
971
972         if (array_size % 3)
973                 return;
974
975         for (i = 0; i < array_size; i +=3) {
976                 reg = registers[i + 0];
977                 and_mask = registers[i + 1];
978                 or_mask = registers[i + 2];
979
980                 if (and_mask == 0xffffffff) {
981                         tmp = or_mask;
982                 } else {
983                         tmp = RREG32(reg);
984                         tmp &= ~and_mask;
985                         if (adev->family >= AMDGPU_FAMILY_AI)
986                                 tmp |= (or_mask & and_mask);
987                         else
988                                 tmp |= or_mask;
989                 }
990                 WREG32(reg, tmp);
991         }
992 }
993
994 /**
995  * amdgpu_device_pci_config_reset - reset the GPU
996  *
997  * @adev: amdgpu_device pointer
998  *
999  * Resets the GPU using the pci config reset sequence.
1000  * Only applicable to asics prior to vega10.
1001  */
1002 void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
1003 {
1004         pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
1005 }
1006
1007 /**
1008  * amdgpu_device_pci_reset - reset the GPU using generic PCI means
1009  *
1010  * @adev: amdgpu_device pointer
1011  *
1012  * Resets the GPU using generic pci reset interfaces (FLR, SBR, etc.).
1013  */
1014 int amdgpu_device_pci_reset(struct amdgpu_device *adev)
1015 {
1016         return pci_reset_function(adev->pdev);
1017 }
1018
1019 /*
1020  * GPU doorbell aperture helpers function.
1021  */
1022 /**
1023  * amdgpu_device_doorbell_init - Init doorbell driver information.
1024  *
1025  * @adev: amdgpu_device pointer
1026  *
1027  * Init doorbell driver information (CIK)
1028  * Returns 0 on success, error on failure.
1029  */
1030 static int amdgpu_device_doorbell_init(struct amdgpu_device *adev)
1031 {
1032
1033         /* No doorbell on SI hardware generation */
1034         if (adev->asic_type < CHIP_BONAIRE) {
1035                 adev->doorbell.base = 0;
1036                 adev->doorbell.size = 0;
1037                 adev->doorbell.num_doorbells = 0;
1038                 adev->doorbell.ptr = NULL;
1039                 return 0;
1040         }
1041
1042         if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET)
1043                 return -EINVAL;
1044
1045         amdgpu_asic_init_doorbell_index(adev);
1046
1047         /* doorbell bar mapping */
1048         adev->doorbell.base = pci_resource_start(adev->pdev, 2);
1049         adev->doorbell.size = pci_resource_len(adev->pdev, 2);
1050
1051         if (adev->enable_mes) {
1052                 adev->doorbell.num_doorbells =
1053                         adev->doorbell.size / sizeof(u32);
1054         } else {
1055                 adev->doorbell.num_doorbells =
1056                         min_t(u32, adev->doorbell.size / sizeof(u32),
1057                               adev->doorbell_index.max_assignment+1);
1058                 if (adev->doorbell.num_doorbells == 0)
1059                         return -EINVAL;
1060
1061                 /* For Vega, reserve and map two pages on doorbell BAR since SDMA
1062                  * paging queue doorbell use the second page. The
1063                  * AMDGPU_DOORBELL64_MAX_ASSIGNMENT definition assumes all the
1064                  * doorbells are in the first page. So with paging queue enabled,
1065                  * the max num_doorbells should + 1 page (0x400 in dword)
1066                  */
1067                 if (adev->asic_type >= CHIP_VEGA10)
1068                         adev->doorbell.num_doorbells += 0x400;
1069         }
1070
1071         adev->doorbell.ptr = ioremap(adev->doorbell.base,
1072                                      adev->doorbell.num_doorbells *
1073                                      sizeof(u32));
1074         if (adev->doorbell.ptr == NULL)
1075                 return -ENOMEM;
1076
1077         return 0;
1078 }
1079
1080 /**
1081  * amdgpu_device_doorbell_fini - Tear down doorbell driver information.
1082  *
1083  * @adev: amdgpu_device pointer
1084  *
1085  * Tear down doorbell driver information (CIK)
1086  */
1087 static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev)
1088 {
1089         iounmap(adev->doorbell.ptr);
1090         adev->doorbell.ptr = NULL;
1091 }
1092
1093
1094
1095 /*
1096  * amdgpu_device_wb_*()
1097  * Writeback is the method by which the GPU updates special pages in memory
1098  * with the status of certain GPU events (fences, ring pointers,etc.).
1099  */
1100
1101 /**
1102  * amdgpu_device_wb_fini - Disable Writeback and free memory
1103  *
1104  * @adev: amdgpu_device pointer
1105  *
1106  * Disables Writeback and frees the Writeback memory (all asics).
1107  * Used at driver shutdown.
1108  */
1109 static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
1110 {
1111         if (adev->wb.wb_obj) {
1112                 amdgpu_bo_free_kernel(&adev->wb.wb_obj,
1113                                       &adev->wb.gpu_addr,
1114                                       (void **)&adev->wb.wb);
1115                 adev->wb.wb_obj = NULL;
1116         }
1117 }
1118
1119 /**
1120  * amdgpu_device_wb_init - Init Writeback driver info and allocate memory
1121  *
1122  * @adev: amdgpu_device pointer
1123  *
1124  * Initializes writeback and allocates writeback memory (all asics).
1125  * Used at driver startup.
1126  * Returns 0 on success or an -error on failure.
1127  */
1128 static int amdgpu_device_wb_init(struct amdgpu_device *adev)
1129 {
1130         int r;
1131
1132         if (adev->wb.wb_obj == NULL) {
1133                 /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
1134                 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
1135                                             PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
1136                                             &adev->wb.wb_obj, &adev->wb.gpu_addr,
1137                                             (void **)&adev->wb.wb);
1138                 if (r) {
1139                         dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
1140                         return r;
1141                 }
1142
1143                 adev->wb.num_wb = AMDGPU_MAX_WB;
1144                 memset(&adev->wb.used, 0, sizeof(adev->wb.used));
1145
1146                 /* clear wb memory */
1147                 memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8);
1148         }
1149
1150         return 0;
1151 }
1152
1153 /**
1154  * amdgpu_device_wb_get - Allocate a wb entry
1155  *
1156  * @adev: amdgpu_device pointer
1157  * @wb: wb index
1158  *
1159  * Allocate a wb slot for use by the driver (all asics).
1160  * Returns 0 on success or -EINVAL on failure.
1161  */
1162 int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb)
1163 {
1164         unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
1165
1166         if (offset < adev->wb.num_wb) {
1167                 __set_bit(offset, adev->wb.used);
1168                 *wb = offset << 3; /* convert to dw offset */
1169                 return 0;
1170         } else {
1171                 return -EINVAL;
1172         }
1173 }
1174
1175 /**
1176  * amdgpu_device_wb_free - Free a wb entry
1177  *
1178  * @adev: amdgpu_device pointer
1179  * @wb: wb index
1180  *
1181  * Free a wb slot allocated for use by the driver (all asics)
1182  */
1183 void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
1184 {
1185         wb >>= 3;
1186         if (wb < adev->wb.num_wb)
1187                 __clear_bit(wb, adev->wb.used);
1188 }
1189
1190 /**
1191  * amdgpu_device_resize_fb_bar - try to resize FB BAR
1192  *
1193  * @adev: amdgpu_device pointer
1194  *
1195  * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
1196  * to fail, but if any of the BARs is not accessible after the size we abort
1197  * driver loading by returning -ENODEV.
1198  */
1199 int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
1200 {
1201         int rbar_size = pci_rebar_bytes_to_size(adev->gmc.real_vram_size);
1202         struct pci_bus *root;
1203         struct resource *res;
1204         unsigned i;
1205         u16 cmd;
1206         int r;
1207
1208         /* Bypass for VF */
1209         if (amdgpu_sriov_vf(adev))
1210                 return 0;
1211
1212         /* skip if the bios has already enabled large BAR */
1213         if (adev->gmc.real_vram_size &&
1214             (pci_resource_len(adev->pdev, 0) >= adev->gmc.real_vram_size))
1215                 return 0;
1216
1217         /* Check if the root BUS has 64bit memory resources */
1218         root = adev->pdev->bus;
1219         while (root->parent)
1220                 root = root->parent;
1221
1222         pci_bus_for_each_resource(root, res, i) {
1223                 if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
1224                     res->start > 0x100000000ull)
1225                         break;
1226         }
1227
1228         /* Trying to resize is pointless without a root hub window above 4GB */
1229         if (!res)
1230                 return 0;
1231
1232         /* Limit the BAR size to what is available */
1233         rbar_size = min(fls(pci_rebar_get_possible_sizes(adev->pdev, 0)) - 1,
1234                         rbar_size);
1235
1236         /* Disable memory decoding while we change the BAR addresses and size */
1237         pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
1238         pci_write_config_word(adev->pdev, PCI_COMMAND,
1239                               cmd & ~PCI_COMMAND_MEMORY);
1240
1241         /* Free the VRAM and doorbell BAR, we most likely need to move both. */
1242         amdgpu_device_doorbell_fini(adev);
1243         if (adev->asic_type >= CHIP_BONAIRE)
1244                 pci_release_resource(adev->pdev, 2);
1245
1246         pci_release_resource(adev->pdev, 0);
1247
1248         r = pci_resize_resource(adev->pdev, 0, rbar_size);
1249         if (r == -ENOSPC)
1250                 DRM_INFO("Not enough PCI address space for a large BAR.");
1251         else if (r && r != -ENOTSUPP)
1252                 DRM_ERROR("Problem resizing BAR0 (%d).", r);
1253
1254         pci_assign_unassigned_bus_resources(adev->pdev->bus);
1255
1256         /* When the doorbell or fb BAR isn't available we have no chance of
1257          * using the device.
1258          */
1259         r = amdgpu_device_doorbell_init(adev);
1260         if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
1261                 return -ENODEV;
1262
1263         pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);
1264
1265         return 0;
1266 }
1267
1268 /*
1269  * GPU helpers function.
1270  */
1271 /**
1272  * amdgpu_device_need_post - check if the hw need post or not
1273  *
1274  * @adev: amdgpu_device pointer
1275  *
1276  * Check if the asic has been initialized (all asics) at driver startup
1277  * or post is needed if  hw reset is performed.
1278  * Returns true if need or false if not.
1279  */
1280 bool amdgpu_device_need_post(struct amdgpu_device *adev)
1281 {
1282         uint32_t reg;
1283
1284         if (amdgpu_sriov_vf(adev))
1285                 return false;
1286
1287         if (amdgpu_passthrough(adev)) {
1288                 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
1289                  * some old smc fw still need driver do vPost otherwise gpu hang, while
1290                  * those smc fw version above 22.15 doesn't have this flaw, so we force
1291                  * vpost executed for smc version below 22.15
1292                  */
1293                 if (adev->asic_type == CHIP_FIJI) {
1294                         int err;
1295                         uint32_t fw_ver;
1296                         err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
1297                         /* force vPost if error occured */
1298                         if (err)
1299                                 return true;
1300
1301                         fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
1302                         if (fw_ver < 0x00160e00)
1303                                 return true;
1304                 }
1305         }
1306
1307         /* Don't post if we need to reset whole hive on init */
1308         if (adev->gmc.xgmi.pending_reset)
1309                 return false;
1310
1311         if (adev->has_hw_reset) {
1312                 adev->has_hw_reset = false;
1313                 return true;
1314         }
1315
1316         /* bios scratch used on CIK+ */
1317         if (adev->asic_type >= CHIP_BONAIRE)
1318                 return amdgpu_atombios_scratch_need_asic_init(adev);
1319
1320         /* check MEM_SIZE for older asics */
1321         reg = amdgpu_asic_get_config_memsize(adev);
1322
1323         if ((reg != 0) && (reg != 0xffffffff))
1324                 return false;
1325
1326         return true;
1327 }
1328
1329 /**
1330  * amdgpu_device_should_use_aspm - check if the device should program ASPM
1331  *
1332  * @adev: amdgpu_device pointer
1333  *
1334  * Confirm whether the module parameter and pcie bridge agree that ASPM should
1335  * be set for this device.
1336  *
1337  * Returns true if it should be used or false if not.
1338  */
1339 bool amdgpu_device_should_use_aspm(struct amdgpu_device *adev)
1340 {
1341         switch (amdgpu_aspm) {
1342         case -1:
1343                 break;
1344         case 0:
1345                 return false;
1346         case 1:
1347                 return true;
1348         default:
1349                 return false;
1350         }
1351         return pcie_aspm_enabled(adev->pdev);
1352 }
1353
1354 /* if we get transitioned to only one device, take VGA back */
1355 /**
1356  * amdgpu_device_vga_set_decode - enable/disable vga decode
1357  *
1358  * @pdev: PCI device pointer
1359  * @state: enable/disable vga decode
1360  *
1361  * Enable/disable vga decode (all asics).
1362  * Returns VGA resource flags.
1363  */
1364 static unsigned int amdgpu_device_vga_set_decode(struct pci_dev *pdev,
1365                 bool state)
1366 {
1367         struct amdgpu_device *adev = drm_to_adev(pci_get_drvdata(pdev));
1368         amdgpu_asic_set_vga_state(adev, state);
1369         if (state)
1370                 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1371                        VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1372         else
1373                 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1374 }
1375
1376 /**
1377  * amdgpu_device_check_block_size - validate the vm block size
1378  *
1379  * @adev: amdgpu_device pointer
1380  *
1381  * Validates the vm block size specified via module parameter.
1382  * The vm block size defines number of bits in page table versus page directory,
1383  * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1384  * page table and the remaining bits are in the page directory.
1385  */
1386 static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
1387 {
1388         /* defines number of bits in page table versus page directory,
1389          * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1390          * page table and the remaining bits are in the page directory */
1391         if (amdgpu_vm_block_size == -1)
1392                 return;
1393
1394         if (amdgpu_vm_block_size < 9) {
1395                 dev_warn(adev->dev, "VM page table size (%d) too small\n",
1396                          amdgpu_vm_block_size);
1397                 amdgpu_vm_block_size = -1;
1398         }
1399 }
1400
1401 /**
1402  * amdgpu_device_check_vm_size - validate the vm size
1403  *
1404  * @adev: amdgpu_device pointer
1405  *
1406  * Validates the vm size in GB specified via module parameter.
1407  * The VM size is the size of the GPU virtual memory space in GB.
1408  */
1409 static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
1410 {
1411         /* no need to check the default value */
1412         if (amdgpu_vm_size == -1)
1413                 return;
1414
1415         if (amdgpu_vm_size < 1) {
1416                 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
1417                          amdgpu_vm_size);
1418                 amdgpu_vm_size = -1;
1419         }
1420 }
1421
1422 static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev)
1423 {
1424         struct sysinfo si;
1425         bool is_os_64 = (sizeof(void *) == 8);
1426         uint64_t total_memory;
1427         uint64_t dram_size_seven_GB = 0x1B8000000;
1428         uint64_t dram_size_three_GB = 0xB8000000;
1429
1430         if (amdgpu_smu_memory_pool_size == 0)
1431                 return;
1432
1433         if (!is_os_64) {
1434                 DRM_WARN("Not 64-bit OS, feature not supported\n");
1435                 goto def_value;
1436         }
1437         si_meminfo(&si);
1438         total_memory = (uint64_t)si.totalram * si.mem_unit;
1439
1440         if ((amdgpu_smu_memory_pool_size == 1) ||
1441                 (amdgpu_smu_memory_pool_size == 2)) {
1442                 if (total_memory < dram_size_three_GB)
1443                         goto def_value1;
1444         } else if ((amdgpu_smu_memory_pool_size == 4) ||
1445                 (amdgpu_smu_memory_pool_size == 8)) {
1446                 if (total_memory < dram_size_seven_GB)
1447                         goto def_value1;
1448         } else {
1449                 DRM_WARN("Smu memory pool size not supported\n");
1450                 goto def_value;
1451         }
1452         adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28;
1453
1454         return;
1455
1456 def_value1:
1457         DRM_WARN("No enough system memory\n");
1458 def_value:
1459         adev->pm.smu_prv_buffer_size = 0;
1460 }
1461
1462 static int amdgpu_device_init_apu_flags(struct amdgpu_device *adev)
1463 {
1464         if (!(adev->flags & AMD_IS_APU) ||
1465             adev->asic_type < CHIP_RAVEN)
1466                 return 0;
1467
1468         switch (adev->asic_type) {
1469         case CHIP_RAVEN:
1470                 if (adev->pdev->device == 0x15dd)
1471                         adev->apu_flags |= AMD_APU_IS_RAVEN;
1472                 if (adev->pdev->device == 0x15d8)
1473                         adev->apu_flags |= AMD_APU_IS_PICASSO;
1474                 break;
1475         case CHIP_RENOIR:
1476                 if ((adev->pdev->device == 0x1636) ||
1477                     (adev->pdev->device == 0x164c))
1478                         adev->apu_flags |= AMD_APU_IS_RENOIR;
1479                 else
1480                         adev->apu_flags |= AMD_APU_IS_GREEN_SARDINE;
1481                 break;
1482         case CHIP_VANGOGH:
1483                 adev->apu_flags |= AMD_APU_IS_VANGOGH;
1484                 break;
1485         case CHIP_YELLOW_CARP:
1486                 break;
1487         case CHIP_CYAN_SKILLFISH:
1488                 if ((adev->pdev->device == 0x13FE) ||
1489                     (adev->pdev->device == 0x143F))
1490                         adev->apu_flags |= AMD_APU_IS_CYAN_SKILLFISH2;
1491                 break;
1492         default:
1493                 break;
1494         }
1495
1496         return 0;
1497 }
1498
1499 /**
1500  * amdgpu_device_check_arguments - validate module params
1501  *
1502  * @adev: amdgpu_device pointer
1503  *
1504  * Validates certain module parameters and updates
1505  * the associated values used by the driver (all asics).
1506  */
1507 static int amdgpu_device_check_arguments(struct amdgpu_device *adev)
1508 {
1509         if (amdgpu_sched_jobs < 4) {
1510                 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
1511                          amdgpu_sched_jobs);
1512                 amdgpu_sched_jobs = 4;
1513         } else if (!is_power_of_2(amdgpu_sched_jobs)){
1514                 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
1515                          amdgpu_sched_jobs);
1516                 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
1517         }
1518
1519         if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
1520                 /* gart size must be greater or equal to 32M */
1521                 dev_warn(adev->dev, "gart size (%d) too small\n",
1522                          amdgpu_gart_size);
1523                 amdgpu_gart_size = -1;
1524         }
1525
1526         if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
1527                 /* gtt size must be greater or equal to 32M */
1528                 dev_warn(adev->dev, "gtt size (%d) too small\n",
1529                                  amdgpu_gtt_size);
1530                 amdgpu_gtt_size = -1;
1531         }
1532
1533         /* valid range is between 4 and 9 inclusive */
1534         if (amdgpu_vm_fragment_size != -1 &&
1535             (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
1536                 dev_warn(adev->dev, "valid range is between 4 and 9\n");
1537                 amdgpu_vm_fragment_size = -1;
1538         }
1539
1540         if (amdgpu_sched_hw_submission < 2) {
1541                 dev_warn(adev->dev, "sched hw submission jobs (%d) must be at least 2\n",
1542                          amdgpu_sched_hw_submission);
1543                 amdgpu_sched_hw_submission = 2;
1544         } else if (!is_power_of_2(amdgpu_sched_hw_submission)) {
1545                 dev_warn(adev->dev, "sched hw submission jobs (%d) must be a power of 2\n",
1546                          amdgpu_sched_hw_submission);
1547                 amdgpu_sched_hw_submission = roundup_pow_of_two(amdgpu_sched_hw_submission);
1548         }
1549
1550         if (amdgpu_reset_method < -1 || amdgpu_reset_method > 4) {
1551                 dev_warn(adev->dev, "invalid option for reset method, reverting to default\n");
1552                 amdgpu_reset_method = -1;
1553         }
1554
1555         amdgpu_device_check_smu_prv_buffer_size(adev);
1556
1557         amdgpu_device_check_vm_size(adev);
1558
1559         amdgpu_device_check_block_size(adev);
1560
1561         adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
1562
1563         return 0;
1564 }
1565
1566 /**
1567  * amdgpu_switcheroo_set_state - set switcheroo state
1568  *
1569  * @pdev: pci dev pointer
1570  * @state: vga_switcheroo state
1571  *
1572  * Callback for the switcheroo driver.  Suspends or resumes
1573  * the asics before or after it is powered up using ACPI methods.
1574  */
1575 static void amdgpu_switcheroo_set_state(struct pci_dev *pdev,
1576                                         enum vga_switcheroo_state state)
1577 {
1578         struct drm_device *dev = pci_get_drvdata(pdev);
1579         int r;
1580
1581         if (amdgpu_device_supports_px(dev) && state == VGA_SWITCHEROO_OFF)
1582                 return;
1583
1584         if (state == VGA_SWITCHEROO_ON) {
1585                 pr_info("switched on\n");
1586                 /* don't suspend or resume card normally */
1587                 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1588
1589                 pci_set_power_state(pdev, PCI_D0);
1590                 amdgpu_device_load_pci_state(pdev);
1591                 r = pci_enable_device(pdev);
1592                 if (r)
1593                         DRM_WARN("pci_enable_device failed (%d)\n", r);
1594                 amdgpu_device_resume(dev, true);
1595
1596                 dev->switch_power_state = DRM_SWITCH_POWER_ON;
1597         } else {
1598                 pr_info("switched off\n");
1599                 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1600                 amdgpu_device_suspend(dev, true);
1601                 amdgpu_device_cache_pci_state(pdev);
1602                 /* Shut down the device */
1603                 pci_disable_device(pdev);
1604                 pci_set_power_state(pdev, PCI_D3cold);
1605                 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1606         }
1607 }
1608
1609 /**
1610  * amdgpu_switcheroo_can_switch - see if switcheroo state can change
1611  *
1612  * @pdev: pci dev pointer
1613  *
1614  * Callback for the switcheroo driver.  Check of the switcheroo
1615  * state can be changed.
1616  * Returns true if the state can be changed, false if not.
1617  */
1618 static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
1619 {
1620         struct drm_device *dev = pci_get_drvdata(pdev);
1621
1622         /*
1623         * FIXME: open_count is protected by drm_global_mutex but that would lead to
1624         * locking inversion with the driver load path. And the access here is
1625         * completely racy anyway. So don't bother with locking for now.
1626         */
1627         return atomic_read(&dev->open_count) == 0;
1628 }
1629
1630 static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
1631         .set_gpu_state = amdgpu_switcheroo_set_state,
1632         .reprobe = NULL,
1633         .can_switch = amdgpu_switcheroo_can_switch,
1634 };
1635
1636 /**
1637  * amdgpu_device_ip_set_clockgating_state - set the CG state
1638  *
1639  * @dev: amdgpu_device pointer
1640  * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1641  * @state: clockgating state (gate or ungate)
1642  *
1643  * Sets the requested clockgating state for all instances of
1644  * the hardware IP specified.
1645  * Returns the error code from the last instance.
1646  */
1647 int amdgpu_device_ip_set_clockgating_state(void *dev,
1648                                            enum amd_ip_block_type block_type,
1649                                            enum amd_clockgating_state state)
1650 {
1651         struct amdgpu_device *adev = dev;
1652         int i, r = 0;
1653
1654         for (i = 0; i < adev->num_ip_blocks; i++) {
1655                 if (!adev->ip_blocks[i].status.valid)
1656                         continue;
1657                 if (adev->ip_blocks[i].version->type != block_type)
1658                         continue;
1659                 if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
1660                         continue;
1661                 r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
1662                         (void *)adev, state);
1663                 if (r)
1664                         DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
1665                                   adev->ip_blocks[i].version->funcs->name, r);
1666         }
1667         return r;
1668 }
1669
1670 /**
1671  * amdgpu_device_ip_set_powergating_state - set the PG state
1672  *
1673  * @dev: amdgpu_device pointer
1674  * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1675  * @state: powergating state (gate or ungate)
1676  *
1677  * Sets the requested powergating state for all instances of
1678  * the hardware IP specified.
1679  * Returns the error code from the last instance.
1680  */
1681 int amdgpu_device_ip_set_powergating_state(void *dev,
1682                                            enum amd_ip_block_type block_type,
1683                                            enum amd_powergating_state state)
1684 {
1685         struct amdgpu_device *adev = dev;
1686         int i, r = 0;
1687
1688         for (i = 0; i < adev->num_ip_blocks; i++) {
1689                 if (!adev->ip_blocks[i].status.valid)
1690                         continue;
1691                 if (adev->ip_blocks[i].version->type != block_type)
1692                         continue;
1693                 if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
1694                         continue;
1695                 r = adev->ip_blocks[i].version->funcs->set_powergating_state(
1696                         (void *)adev, state);
1697                 if (r)
1698                         DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
1699                                   adev->ip_blocks[i].version->funcs->name, r);
1700         }
1701         return r;
1702 }
1703
1704 /**
1705  * amdgpu_device_ip_get_clockgating_state - get the CG state
1706  *
1707  * @adev: amdgpu_device pointer
1708  * @flags: clockgating feature flags
1709  *
1710  * Walks the list of IPs on the device and updates the clockgating
1711  * flags for each IP.
1712  * Updates @flags with the feature flags for each hardware IP where
1713  * clockgating is enabled.
1714  */
1715 void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
1716                                             u64 *flags)
1717 {
1718         int i;
1719
1720         for (i = 0; i < adev->num_ip_blocks; i++) {
1721                 if (!adev->ip_blocks[i].status.valid)
1722                         continue;
1723                 if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
1724                         adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
1725         }
1726 }
1727
1728 /**
1729  * amdgpu_device_ip_wait_for_idle - wait for idle
1730  *
1731  * @adev: amdgpu_device pointer
1732  * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1733  *
1734  * Waits for the request hardware IP to be idle.
1735  * Returns 0 for success or a negative error code on failure.
1736  */
1737 int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
1738                                    enum amd_ip_block_type block_type)
1739 {
1740         int i, r;
1741
1742         for (i = 0; i < adev->num_ip_blocks; i++) {
1743                 if (!adev->ip_blocks[i].status.valid)
1744                         continue;
1745                 if (adev->ip_blocks[i].version->type == block_type) {
1746                         r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
1747                         if (r)
1748                                 return r;
1749                         break;
1750                 }
1751         }
1752         return 0;
1753
1754 }
1755
1756 /**
1757  * amdgpu_device_ip_is_idle - is the hardware IP idle
1758  *
1759  * @adev: amdgpu_device pointer
1760  * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1761  *
1762  * Check if the hardware IP is idle or not.
1763  * Returns true if it the IP is idle, false if not.
1764  */
1765 bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
1766                               enum amd_ip_block_type block_type)
1767 {
1768         int i;
1769
1770         for (i = 0; i < adev->num_ip_blocks; i++) {
1771                 if (!adev->ip_blocks[i].status.valid)
1772                         continue;
1773                 if (adev->ip_blocks[i].version->type == block_type)
1774                         return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
1775         }
1776         return true;
1777
1778 }
1779
1780 /**
1781  * amdgpu_device_ip_get_ip_block - get a hw IP pointer
1782  *
1783  * @adev: amdgpu_device pointer
1784  * @type: Type of hardware IP (SMU, GFX, UVD, etc.)
1785  *
1786  * Returns a pointer to the hardware IP block structure
1787  * if it exists for the asic, otherwise NULL.
1788  */
1789 struct amdgpu_ip_block *
1790 amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
1791                               enum amd_ip_block_type type)
1792 {
1793         int i;
1794
1795         for (i = 0; i < adev->num_ip_blocks; i++)
1796                 if (adev->ip_blocks[i].version->type == type)
1797                         return &adev->ip_blocks[i];
1798
1799         return NULL;
1800 }
1801
1802 /**
1803  * amdgpu_device_ip_block_version_cmp
1804  *
1805  * @adev: amdgpu_device pointer
1806  * @type: enum amd_ip_block_type
1807  * @major: major version
1808  * @minor: minor version
1809  *
1810  * return 0 if equal or greater
1811  * return 1 if smaller or the ip_block doesn't exist
1812  */
1813 int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
1814                                        enum amd_ip_block_type type,
1815                                        u32 major, u32 minor)
1816 {
1817         struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type);
1818
1819         if (ip_block && ((ip_block->version->major > major) ||
1820                         ((ip_block->version->major == major) &&
1821                         (ip_block->version->minor >= minor))))
1822                 return 0;
1823
1824         return 1;
1825 }
1826
1827 /**
1828  * amdgpu_device_ip_block_add
1829  *
1830  * @adev: amdgpu_device pointer
1831  * @ip_block_version: pointer to the IP to add
1832  *
1833  * Adds the IP block driver information to the collection of IPs
1834  * on the asic.
1835  */
1836 int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
1837                                const struct amdgpu_ip_block_version *ip_block_version)
1838 {
1839         if (!ip_block_version)
1840                 return -EINVAL;
1841
1842         switch (ip_block_version->type) {
1843         case AMD_IP_BLOCK_TYPE_VCN:
1844                 if (adev->harvest_ip_mask & AMD_HARVEST_IP_VCN_MASK)
1845                         return 0;
1846                 break;
1847         case AMD_IP_BLOCK_TYPE_JPEG:
1848                 if (adev->harvest_ip_mask & AMD_HARVEST_IP_JPEG_MASK)
1849                         return 0;
1850                 break;
1851         default:
1852                 break;
1853         }
1854
1855         DRM_INFO("add ip block number %d <%s>\n", adev->num_ip_blocks,
1856                   ip_block_version->funcs->name);
1857
1858         adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
1859
1860         return 0;
1861 }
1862
1863 /**
1864  * amdgpu_device_enable_virtual_display - enable virtual display feature
1865  *
1866  * @adev: amdgpu_device pointer
1867  *
1868  * Enabled the virtual display feature if the user has enabled it via
1869  * the module parameter virtual_display.  This feature provides a virtual
1870  * display hardware on headless boards or in virtualized environments.
1871  * This function parses and validates the configuration string specified by
1872  * the user and configues the virtual display configuration (number of
1873  * virtual connectors, crtcs, etc.) specified.
1874  */
1875 static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
1876 {
1877         adev->enable_virtual_display = false;
1878
1879         if (amdgpu_virtual_display) {
1880                 const char *pci_address_name = pci_name(adev->pdev);
1881                 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
1882
1883                 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
1884                 pciaddstr_tmp = pciaddstr;
1885                 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
1886                         pciaddname = strsep(&pciaddname_tmp, ",");
1887                         if (!strcmp("all", pciaddname)
1888                             || !strcmp(pci_address_name, pciaddname)) {
1889                                 long num_crtc;
1890                                 int res = -1;
1891
1892                                 adev->enable_virtual_display = true;
1893
1894                                 if (pciaddname_tmp)
1895                                         res = kstrtol(pciaddname_tmp, 10,
1896                                                       &num_crtc);
1897
1898                                 if (!res) {
1899                                         if (num_crtc < 1)
1900                                                 num_crtc = 1;
1901                                         if (num_crtc > 6)
1902                                                 num_crtc = 6;
1903                                         adev->mode_info.num_crtc = num_crtc;
1904                                 } else {
1905                                         adev->mode_info.num_crtc = 1;
1906                                 }
1907                                 break;
1908                         }
1909                 }
1910
1911                 DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
1912                          amdgpu_virtual_display, pci_address_name,
1913                          adev->enable_virtual_display, adev->mode_info.num_crtc);
1914
1915                 kfree(pciaddstr);
1916         }
1917 }
1918
1919 void amdgpu_device_set_sriov_virtual_display(struct amdgpu_device *adev)
1920 {
1921         if (amdgpu_sriov_vf(adev) && !adev->enable_virtual_display) {
1922                 adev->mode_info.num_crtc = 1;
1923                 adev->enable_virtual_display = true;
1924                 DRM_INFO("virtual_display:%d, num_crtc:%d\n",
1925                          adev->enable_virtual_display, adev->mode_info.num_crtc);
1926         }
1927 }
1928
1929 /**
1930  * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware
1931  *
1932  * @adev: amdgpu_device pointer
1933  *
1934  * Parses the asic configuration parameters specified in the gpu info
1935  * firmware and makes them availale to the driver for use in configuring
1936  * the asic.
1937  * Returns 0 on success, -EINVAL on failure.
1938  */
1939 static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
1940 {
1941         const char *chip_name;
1942         char fw_name[40];
1943         int err;
1944         const struct gpu_info_firmware_header_v1_0 *hdr;
1945
1946         adev->firmware.gpu_info_fw = NULL;
1947
1948         if (adev->mman.discovery_bin) {
1949                 /*
1950                  * FIXME: The bounding box is still needed by Navi12, so
1951                  * temporarily read it from gpu_info firmware. Should be dropped
1952                  * when DAL no longer needs it.
1953                  */
1954                 if (adev->asic_type != CHIP_NAVI12)
1955                         return 0;
1956         }
1957
1958         switch (adev->asic_type) {
1959         default:
1960                 return 0;
1961         case CHIP_VEGA10:
1962                 chip_name = "vega10";
1963                 break;
1964         case CHIP_VEGA12:
1965                 chip_name = "vega12";
1966                 break;
1967         case CHIP_RAVEN:
1968                 if (adev->apu_flags & AMD_APU_IS_RAVEN2)
1969                         chip_name = "raven2";
1970                 else if (adev->apu_flags & AMD_APU_IS_PICASSO)
1971                         chip_name = "picasso";
1972                 else
1973                         chip_name = "raven";
1974                 break;
1975         case CHIP_ARCTURUS:
1976                 chip_name = "arcturus";
1977                 break;
1978         case CHIP_NAVI12:
1979                 chip_name = "navi12";
1980                 break;
1981         }
1982
1983         snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
1984         err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
1985         if (err) {
1986                 dev_err(adev->dev,
1987                         "Failed to load gpu_info firmware \"%s\"\n",
1988                         fw_name);
1989                 goto out;
1990         }
1991         err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
1992         if (err) {
1993                 dev_err(adev->dev,
1994                         "Failed to validate gpu_info firmware \"%s\"\n",
1995                         fw_name);
1996                 goto out;
1997         }
1998
1999         hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
2000         amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
2001
2002         switch (hdr->version_major) {
2003         case 1:
2004         {
2005                 const struct gpu_info_firmware_v1_0 *gpu_info_fw =
2006                         (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
2007                                                                 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2008
2009                 /*
2010                  * Should be droped when DAL no longer needs it.
2011                  */
2012                 if (adev->asic_type == CHIP_NAVI12)
2013                         goto parse_soc_bounding_box;
2014
2015                 adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
2016                 adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
2017                 adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
2018                 adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
2019                 adev->gfx.config.max_texture_channel_caches =
2020                         le32_to_cpu(gpu_info_fw->gc_num_tccs);
2021                 adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
2022                 adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
2023                 adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
2024                 adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
2025                 adev->gfx.config.double_offchip_lds_buf =
2026                         le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
2027                 adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
2028                 adev->gfx.cu_info.max_waves_per_simd =
2029                         le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
2030                 adev->gfx.cu_info.max_scratch_slots_per_cu =
2031                         le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
2032                 adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
2033                 if (hdr->version_minor >= 1) {
2034                         const struct gpu_info_firmware_v1_1 *gpu_info_fw =
2035                                 (const struct gpu_info_firmware_v1_1 *)(adev->firmware.gpu_info_fw->data +
2036                                                                         le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2037                         adev->gfx.config.num_sc_per_sh =
2038                                 le32_to_cpu(gpu_info_fw->num_sc_per_sh);
2039                         adev->gfx.config.num_packer_per_sc =
2040                                 le32_to_cpu(gpu_info_fw->num_packer_per_sc);
2041                 }
2042
2043 parse_soc_bounding_box:
2044                 /*
2045                  * soc bounding box info is not integrated in disocovery table,
2046                  * we always need to parse it from gpu info firmware if needed.
2047                  */
2048                 if (hdr->version_minor == 2) {
2049                         const struct gpu_info_firmware_v1_2 *gpu_info_fw =
2050                                 (const struct gpu_info_firmware_v1_2 *)(adev->firmware.gpu_info_fw->data +
2051                                                                         le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2052                         adev->dm.soc_bounding_box = &gpu_info_fw->soc_bounding_box;
2053                 }
2054                 break;
2055         }
2056         default:
2057                 dev_err(adev->dev,
2058                         "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
2059                 err = -EINVAL;
2060                 goto out;
2061         }
2062 out:
2063         return err;
2064 }
2065
2066 /**
2067  * amdgpu_device_ip_early_init - run early init for hardware IPs
2068  *
2069  * @adev: amdgpu_device pointer
2070  *
2071  * Early initialization pass for hardware IPs.  The hardware IPs that make
2072  * up each asic are discovered each IP's early_init callback is run.  This
2073  * is the first stage in initializing the asic.
2074  * Returns 0 on success, negative error code on failure.
2075  */
2076 static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
2077 {
2078         struct drm_device *dev = adev_to_drm(adev);
2079         struct pci_dev *parent;
2080         int i, r;
2081
2082         amdgpu_device_enable_virtual_display(adev);
2083
2084         if (amdgpu_sriov_vf(adev)) {
2085                 r = amdgpu_virt_request_full_gpu(adev, true);
2086                 if (r)
2087                         return r;
2088         }
2089
2090         switch (adev->asic_type) {
2091 #ifdef CONFIG_DRM_AMDGPU_SI
2092         case CHIP_VERDE:
2093         case CHIP_TAHITI:
2094         case CHIP_PITCAIRN:
2095         case CHIP_OLAND:
2096         case CHIP_HAINAN:
2097                 adev->family = AMDGPU_FAMILY_SI;
2098                 r = si_set_ip_blocks(adev);
2099                 if (r)
2100                         return r;
2101                 break;
2102 #endif
2103 #ifdef CONFIG_DRM_AMDGPU_CIK
2104         case CHIP_BONAIRE:
2105         case CHIP_HAWAII:
2106         case CHIP_KAVERI:
2107         case CHIP_KABINI:
2108         case CHIP_MULLINS:
2109                 if (adev->flags & AMD_IS_APU)
2110                         adev->family = AMDGPU_FAMILY_KV;
2111                 else
2112                         adev->family = AMDGPU_FAMILY_CI;
2113
2114                 r = cik_set_ip_blocks(adev);
2115                 if (r)
2116                         return r;
2117                 break;
2118 #endif
2119         case CHIP_TOPAZ:
2120         case CHIP_TONGA:
2121         case CHIP_FIJI:
2122         case CHIP_POLARIS10:
2123         case CHIP_POLARIS11:
2124         case CHIP_POLARIS12:
2125         case CHIP_VEGAM:
2126         case CHIP_CARRIZO:
2127         case CHIP_STONEY:
2128                 if (adev->flags & AMD_IS_APU)
2129                         adev->family = AMDGPU_FAMILY_CZ;
2130                 else
2131                         adev->family = AMDGPU_FAMILY_VI;
2132
2133                 r = vi_set_ip_blocks(adev);
2134                 if (r)
2135                         return r;
2136                 break;
2137         default:
2138                 r = amdgpu_discovery_set_ip_blocks(adev);
2139                 if (r)
2140                         return r;
2141                 break;
2142         }
2143
2144         if (amdgpu_has_atpx() &&
2145             (amdgpu_is_atpx_hybrid() ||
2146              amdgpu_has_atpx_dgpu_power_cntl()) &&
2147             ((adev->flags & AMD_IS_APU) == 0) &&
2148             !pci_is_thunderbolt_attached(to_pci_dev(dev->dev)))
2149                 adev->flags |= AMD_IS_PX;
2150
2151         if (!(adev->flags & AMD_IS_APU)) {
2152                 parent = pci_upstream_bridge(adev->pdev);
2153                 adev->has_pr3 = parent ? pci_pr3_present(parent) : false;
2154         }
2155
2156         amdgpu_amdkfd_device_probe(adev);
2157
2158         adev->pm.pp_feature = amdgpu_pp_feature_mask;
2159         if (amdgpu_sriov_vf(adev) || sched_policy == KFD_SCHED_POLICY_NO_HWS)
2160                 adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
2161         if (amdgpu_sriov_vf(adev) && adev->asic_type == CHIP_SIENNA_CICHLID)
2162                 adev->pm.pp_feature &= ~PP_OVERDRIVE_MASK;
2163
2164         for (i = 0; i < adev->num_ip_blocks; i++) {
2165                 if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
2166                         DRM_ERROR("disabled ip block: %d <%s>\n",
2167                                   i, adev->ip_blocks[i].version->funcs->name);
2168                         adev->ip_blocks[i].status.valid = false;
2169                 } else {
2170                         if (adev->ip_blocks[i].version->funcs->early_init) {
2171                                 r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
2172                                 if (r == -ENOENT) {
2173                                         adev->ip_blocks[i].status.valid = false;
2174                                 } else if (r) {
2175                                         DRM_ERROR("early_init of IP block <%s> failed %d\n",
2176                                                   adev->ip_blocks[i].version->funcs->name, r);
2177                                         return r;
2178                                 } else {
2179                                         adev->ip_blocks[i].status.valid = true;
2180                                 }
2181                         } else {
2182                                 adev->ip_blocks[i].status.valid = true;
2183                         }
2184                 }
2185                 /* get the vbios after the asic_funcs are set up */
2186                 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
2187                         r = amdgpu_device_parse_gpu_info_fw(adev);
2188                         if (r)
2189                                 return r;
2190
2191                         /* Read BIOS */
2192                         if (!amdgpu_get_bios(adev))
2193                                 return -EINVAL;
2194
2195                         r = amdgpu_atombios_init(adev);
2196                         if (r) {
2197                                 dev_err(adev->dev, "amdgpu_atombios_init failed\n");
2198                                 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
2199                                 return r;
2200                         }
2201
2202                         /*get pf2vf msg info at it's earliest time*/
2203                         if (amdgpu_sriov_vf(adev))
2204                                 amdgpu_virt_init_data_exchange(adev);
2205
2206                 }
2207         }
2208
2209         adev->cg_flags &= amdgpu_cg_mask;
2210         adev->pg_flags &= amdgpu_pg_mask;
2211
2212         return 0;
2213 }
2214
2215 static int amdgpu_device_ip_hw_init_phase1(struct amdgpu_device *adev)
2216 {
2217         int i, r;
2218
2219         for (i = 0; i < adev->num_ip_blocks; i++) {
2220                 if (!adev->ip_blocks[i].status.sw)
2221                         continue;
2222                 if (adev->ip_blocks[i].status.hw)
2223                         continue;
2224                 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2225                     (amdgpu_sriov_vf(adev) && (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)) ||
2226                     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
2227                         r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2228                         if (r) {
2229                                 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2230                                           adev->ip_blocks[i].version->funcs->name, r);
2231                                 return r;
2232                         }
2233                         adev->ip_blocks[i].status.hw = true;
2234                 }
2235         }
2236
2237         return 0;
2238 }
2239
2240 static int amdgpu_device_ip_hw_init_phase2(struct amdgpu_device *adev)
2241 {
2242         int i, r;
2243
2244         for (i = 0; i < adev->num_ip_blocks; i++) {
2245                 if (!adev->ip_blocks[i].status.sw)
2246                         continue;
2247                 if (adev->ip_blocks[i].status.hw)
2248                         continue;
2249                 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2250                 if (r) {
2251                         DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2252                                   adev->ip_blocks[i].version->funcs->name, r);
2253                         return r;
2254                 }
2255                 adev->ip_blocks[i].status.hw = true;
2256         }
2257
2258         return 0;
2259 }
2260
2261 static int amdgpu_device_fw_loading(struct amdgpu_device *adev)
2262 {
2263         int r = 0;
2264         int i;
2265         uint32_t smu_version;
2266
2267         if (adev->asic_type >= CHIP_VEGA10) {
2268                 for (i = 0; i < adev->num_ip_blocks; i++) {
2269                         if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_PSP)
2270                                 continue;
2271
2272                         if (!adev->ip_blocks[i].status.sw)
2273                                 continue;
2274
2275                         /* no need to do the fw loading again if already done*/
2276                         if (adev->ip_blocks[i].status.hw == true)
2277                                 break;
2278
2279                         if (amdgpu_in_reset(adev) || adev->in_suspend) {
2280                                 r = adev->ip_blocks[i].version->funcs->resume(adev);
2281                                 if (r) {
2282                                         DRM_ERROR("resume of IP block <%s> failed %d\n",
2283                                                           adev->ip_blocks[i].version->funcs->name, r);
2284                                         return r;
2285                                 }
2286                         } else {
2287                                 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2288                                 if (r) {
2289                                         DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2290                                                           adev->ip_blocks[i].version->funcs->name, r);
2291                                         return r;
2292                                 }
2293                         }
2294
2295                         adev->ip_blocks[i].status.hw = true;
2296                         break;
2297                 }
2298         }
2299
2300         if (!amdgpu_sriov_vf(adev) || adev->asic_type == CHIP_TONGA)
2301                 r = amdgpu_pm_load_smu_firmware(adev, &smu_version);
2302
2303         return r;
2304 }
2305
2306 static int amdgpu_device_init_schedulers(struct amdgpu_device *adev)
2307 {
2308         long timeout;
2309         int r, i;
2310
2311         for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2312                 struct amdgpu_ring *ring = adev->rings[i];
2313
2314                 /* No need to setup the GPU scheduler for rings that don't need it */
2315                 if (!ring || ring->no_scheduler)
2316                         continue;
2317
2318                 switch (ring->funcs->type) {
2319                 case AMDGPU_RING_TYPE_GFX:
2320                         timeout = adev->gfx_timeout;
2321                         break;
2322                 case AMDGPU_RING_TYPE_COMPUTE:
2323                         timeout = adev->compute_timeout;
2324                         break;
2325                 case AMDGPU_RING_TYPE_SDMA:
2326                         timeout = adev->sdma_timeout;
2327                         break;
2328                 default:
2329                         timeout = adev->video_timeout;
2330                         break;
2331                 }
2332
2333                 r = drm_sched_init(&ring->sched, &amdgpu_sched_ops,
2334                                    ring->num_hw_submission, amdgpu_job_hang_limit,
2335                                    timeout, adev->reset_domain->wq,
2336                                    ring->sched_score, ring->name,
2337                                    adev->dev);
2338                 if (r) {
2339                         DRM_ERROR("Failed to create scheduler on ring %s.\n",
2340                                   ring->name);
2341                         return r;
2342                 }
2343         }
2344
2345         return 0;
2346 }
2347
2348
2349 /**
2350  * amdgpu_device_ip_init - run init for hardware IPs
2351  *
2352  * @adev: amdgpu_device pointer
2353  *
2354  * Main initialization pass for hardware IPs.  The list of all the hardware
2355  * IPs that make up the asic is walked and the sw_init and hw_init callbacks
2356  * are run.  sw_init initializes the software state associated with each IP
2357  * and hw_init initializes the hardware associated with each IP.
2358  * Returns 0 on success, negative error code on failure.
2359  */
2360 static int amdgpu_device_ip_init(struct amdgpu_device *adev)
2361 {
2362         int i, r;
2363
2364         r = amdgpu_ras_init(adev);
2365         if (r)
2366                 return r;
2367
2368         for (i = 0; i < adev->num_ip_blocks; i++) {
2369                 if (!adev->ip_blocks[i].status.valid)
2370                         continue;
2371                 r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
2372                 if (r) {
2373                         DRM_ERROR("sw_init of IP block <%s> failed %d\n",
2374                                   adev->ip_blocks[i].version->funcs->name, r);
2375                         goto init_failed;
2376                 }
2377                 adev->ip_blocks[i].status.sw = true;
2378
2379                 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
2380                         /* need to do common hw init early so everything is set up for gmc */
2381                         r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
2382                         if (r) {
2383                                 DRM_ERROR("hw_init %d failed %d\n", i, r);
2384                                 goto init_failed;
2385                         }
2386                         adev->ip_blocks[i].status.hw = true;
2387                 } else if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
2388                         /* need to do gmc hw init early so we can allocate gpu mem */
2389                         /* Try to reserve bad pages early */
2390                         if (amdgpu_sriov_vf(adev))
2391                                 amdgpu_virt_exchange_data(adev);
2392
2393                         r = amdgpu_device_vram_scratch_init(adev);
2394                         if (r) {
2395                                 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
2396                                 goto init_failed;
2397                         }
2398                         r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
2399                         if (r) {
2400                                 DRM_ERROR("hw_init %d failed %d\n", i, r);
2401                                 goto init_failed;
2402                         }
2403                         r = amdgpu_device_wb_init(adev);
2404                         if (r) {
2405                                 DRM_ERROR("amdgpu_device_wb_init failed %d\n", r);
2406                                 goto init_failed;
2407                         }
2408                         adev->ip_blocks[i].status.hw = true;
2409
2410                         /* right after GMC hw init, we create CSA */
2411                         if (amdgpu_mcbp) {
2412                                 r = amdgpu_allocate_static_csa(adev, &adev->virt.csa_obj,
2413                                                                 AMDGPU_GEM_DOMAIN_VRAM,
2414                                                                 AMDGPU_CSA_SIZE);
2415                                 if (r) {
2416                                         DRM_ERROR("allocate CSA failed %d\n", r);
2417                                         goto init_failed;
2418                                 }
2419                         }
2420                 }
2421         }
2422
2423         if (amdgpu_sriov_vf(adev))
2424                 amdgpu_virt_init_data_exchange(adev);
2425
2426         r = amdgpu_ib_pool_init(adev);
2427         if (r) {
2428                 dev_err(adev->dev, "IB initialization failed (%d).\n", r);
2429                 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
2430                 goto init_failed;
2431         }
2432
2433         r = amdgpu_ucode_create_bo(adev); /* create ucode bo when sw_init complete*/
2434         if (r)
2435                 goto init_failed;
2436
2437         r = amdgpu_device_ip_hw_init_phase1(adev);
2438         if (r)
2439                 goto init_failed;
2440
2441         r = amdgpu_device_fw_loading(adev);
2442         if (r)
2443                 goto init_failed;
2444
2445         r = amdgpu_device_ip_hw_init_phase2(adev);
2446         if (r)
2447                 goto init_failed;
2448
2449         /*
2450          * retired pages will be loaded from eeprom and reserved here,
2451          * it should be called after amdgpu_device_ip_hw_init_phase2  since
2452          * for some ASICs the RAS EEPROM code relies on SMU fully functioning
2453          * for I2C communication which only true at this point.
2454          *
2455          * amdgpu_ras_recovery_init may fail, but the upper only cares the
2456          * failure from bad gpu situation and stop amdgpu init process
2457          * accordingly. For other failed cases, it will still release all
2458          * the resource and print error message, rather than returning one
2459          * negative value to upper level.
2460          *
2461          * Note: theoretically, this should be called before all vram allocations
2462          * to protect retired page from abusing
2463          */
2464         r = amdgpu_ras_recovery_init(adev);
2465         if (r)
2466                 goto init_failed;
2467
2468         /**
2469          * In case of XGMI grab extra reference for reset domain for this device
2470          */
2471         if (adev->gmc.xgmi.num_physical_nodes > 1) {
2472                 if (amdgpu_xgmi_add_device(adev) == 0) {
2473                         if (!amdgpu_sriov_vf(adev)) {
2474                                 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
2475
2476                                 if (WARN_ON(!hive)) {
2477                                         r = -ENOENT;
2478                                         goto init_failed;
2479                                 }
2480
2481                                 if (!hive->reset_domain ||
2482                                     !amdgpu_reset_get_reset_domain(hive->reset_domain)) {
2483                                         r = -ENOENT;
2484                                         amdgpu_put_xgmi_hive(hive);
2485                                         goto init_failed;
2486                                 }
2487
2488                                 /* Drop the early temporary reset domain we created for device */
2489                                 amdgpu_reset_put_reset_domain(adev->reset_domain);
2490                                 adev->reset_domain = hive->reset_domain;
2491                                 amdgpu_put_xgmi_hive(hive);
2492                         }
2493                 }
2494         }
2495
2496         r = amdgpu_device_init_schedulers(adev);
2497         if (r)
2498                 goto init_failed;
2499
2500         /* Don't init kfd if whole hive need to be reset during init */
2501         if (!adev->gmc.xgmi.pending_reset)
2502                 amdgpu_amdkfd_device_init(adev);
2503
2504         amdgpu_fru_get_product_info(adev);
2505
2506 init_failed:
2507         if (amdgpu_sriov_vf(adev))
2508                 amdgpu_virt_release_full_gpu(adev, true);
2509
2510         return r;
2511 }
2512
2513 /**
2514  * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer
2515  *
2516  * @adev: amdgpu_device pointer
2517  *
2518  * Writes a reset magic value to the gart pointer in VRAM.  The driver calls
2519  * this function before a GPU reset.  If the value is retained after a
2520  * GPU reset, VRAM has not been lost.  Some GPU resets may destry VRAM contents.
2521  */
2522 static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
2523 {
2524         memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
2525 }
2526
2527 /**
2528  * amdgpu_device_check_vram_lost - check if vram is valid
2529  *
2530  * @adev: amdgpu_device pointer
2531  *
2532  * Checks the reset magic value written to the gart pointer in VRAM.
2533  * The driver calls this after a GPU reset to see if the contents of
2534  * VRAM is lost or now.
2535  * returns true if vram is lost, false if not.
2536  */
2537 static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
2538 {
2539         if (memcmp(adev->gart.ptr, adev->reset_magic,
2540                         AMDGPU_RESET_MAGIC_NUM))
2541                 return true;
2542
2543         if (!amdgpu_in_reset(adev))
2544                 return false;
2545
2546         /*
2547          * For all ASICs with baco/mode1 reset, the VRAM is
2548          * always assumed to be lost.
2549          */
2550         switch (amdgpu_asic_reset_method(adev)) {
2551         case AMD_RESET_METHOD_BACO:
2552         case AMD_RESET_METHOD_MODE1:
2553                 return true;
2554         default:
2555                 return false;
2556         }
2557 }
2558
2559 /**
2560  * amdgpu_device_set_cg_state - set clockgating for amdgpu device
2561  *
2562  * @adev: amdgpu_device pointer
2563  * @state: clockgating state (gate or ungate)
2564  *
2565  * The list of all the hardware IPs that make up the asic is walked and the
2566  * set_clockgating_state callbacks are run.
2567  * Late initialization pass enabling clockgating for hardware IPs.
2568  * Fini or suspend, pass disabling clockgating for hardware IPs.
2569  * Returns 0 on success, negative error code on failure.
2570  */
2571
2572 int amdgpu_device_set_cg_state(struct amdgpu_device *adev,
2573                                enum amd_clockgating_state state)
2574 {
2575         int i, j, r;
2576
2577         if (amdgpu_emu_mode == 1)
2578                 return 0;
2579
2580         for (j = 0; j < adev->num_ip_blocks; j++) {
2581                 i = state == AMD_CG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
2582                 if (!adev->ip_blocks[i].status.late_initialized)
2583                         continue;
2584                 /* skip CG for GFX on S0ix */
2585                 if (adev->in_s0ix &&
2586                     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX)
2587                         continue;
2588                 /* skip CG for VCE/UVD, it's handled specially */
2589                 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
2590                     adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
2591                     adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
2592                     adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
2593                     adev->ip_blocks[i].version->funcs->set_clockgating_state) {
2594                         /* enable clockgating to save power */
2595                         r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
2596                                                                                      state);
2597                         if (r) {
2598                                 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
2599                                           adev->ip_blocks[i].version->funcs->name, r);
2600                                 return r;
2601                         }
2602                 }
2603         }
2604
2605         return 0;
2606 }
2607
2608 int amdgpu_device_set_pg_state(struct amdgpu_device *adev,
2609                                enum amd_powergating_state state)
2610 {
2611         int i, j, r;
2612
2613         if (amdgpu_emu_mode == 1)
2614                 return 0;
2615
2616         for (j = 0; j < adev->num_ip_blocks; j++) {
2617                 i = state == AMD_PG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
2618                 if (!adev->ip_blocks[i].status.late_initialized)
2619                         continue;
2620                 /* skip PG for GFX on S0ix */
2621                 if (adev->in_s0ix &&
2622                     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX)
2623                         continue;
2624                 /* skip CG for VCE/UVD, it's handled specially */
2625                 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
2626                     adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
2627                     adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
2628                     adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
2629                     adev->ip_blocks[i].version->funcs->set_powergating_state) {
2630                         /* enable powergating to save power */
2631                         r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev,
2632                                                                                         state);
2633                         if (r) {
2634                                 DRM_ERROR("set_powergating_state(gate) of IP block <%s> failed %d\n",
2635                                           adev->ip_blocks[i].version->funcs->name, r);
2636                                 return r;
2637                         }
2638                 }
2639         }
2640         return 0;
2641 }
2642
2643 static int amdgpu_device_enable_mgpu_fan_boost(void)
2644 {
2645         struct amdgpu_gpu_instance *gpu_ins;
2646         struct amdgpu_device *adev;
2647         int i, ret = 0;
2648
2649         mutex_lock(&mgpu_info.mutex);
2650
2651         /*
2652          * MGPU fan boost feature should be enabled
2653          * only when there are two or more dGPUs in
2654          * the system
2655          */
2656         if (mgpu_info.num_dgpu < 2)
2657                 goto out;
2658
2659         for (i = 0; i < mgpu_info.num_dgpu; i++) {
2660                 gpu_ins = &(mgpu_info.gpu_ins[i]);
2661                 adev = gpu_ins->adev;
2662                 if (!(adev->flags & AMD_IS_APU) &&
2663                     !gpu_ins->mgpu_fan_enabled) {
2664                         ret = amdgpu_dpm_enable_mgpu_fan_boost(adev);
2665                         if (ret)
2666                                 break;
2667
2668                         gpu_ins->mgpu_fan_enabled = 1;
2669                 }
2670         }
2671
2672 out:
2673         mutex_unlock(&mgpu_info.mutex);
2674
2675         return ret;
2676 }
2677
2678 /**
2679  * amdgpu_device_ip_late_init - run late init for hardware IPs
2680  *
2681  * @adev: amdgpu_device pointer
2682  *
2683  * Late initialization pass for hardware IPs.  The list of all the hardware
2684  * IPs that make up the asic is walked and the late_init callbacks are run.
2685  * late_init covers any special initialization that an IP requires
2686  * after all of the have been initialized or something that needs to happen
2687  * late in the init process.
2688  * Returns 0 on success, negative error code on failure.
2689  */
2690 static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
2691 {
2692         struct amdgpu_gpu_instance *gpu_instance;
2693         int i = 0, r;
2694
2695         for (i = 0; i < adev->num_ip_blocks; i++) {
2696                 if (!adev->ip_blocks[i].status.hw)
2697                         continue;
2698                 if (adev->ip_blocks[i].version->funcs->late_init) {
2699                         r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
2700                         if (r) {
2701                                 DRM_ERROR("late_init of IP block <%s> failed %d\n",
2702                                           adev->ip_blocks[i].version->funcs->name, r);
2703                                 return r;
2704                         }
2705                 }
2706                 adev->ip_blocks[i].status.late_initialized = true;
2707         }
2708
2709         r = amdgpu_ras_late_init(adev);
2710         if (r) {
2711                 DRM_ERROR("amdgpu_ras_late_init failed %d", r);
2712                 return r;
2713         }
2714
2715         amdgpu_ras_set_error_query_ready(adev, true);
2716
2717         amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE);
2718         amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE);
2719
2720         amdgpu_device_fill_reset_magic(adev);
2721
2722         r = amdgpu_device_enable_mgpu_fan_boost();
2723         if (r)
2724                 DRM_ERROR("enable mgpu fan boost failed (%d).\n", r);
2725
2726         /* For passthrough configuration on arcturus and aldebaran, enable special handling SBR */
2727         if (amdgpu_passthrough(adev) && ((adev->asic_type == CHIP_ARCTURUS && adev->gmc.xgmi.num_physical_nodes > 1)||
2728                                adev->asic_type == CHIP_ALDEBARAN ))
2729                 amdgpu_dpm_handle_passthrough_sbr(adev, true);
2730
2731         if (adev->gmc.xgmi.num_physical_nodes > 1) {
2732                 mutex_lock(&mgpu_info.mutex);
2733
2734                 /*
2735                  * Reset device p-state to low as this was booted with high.
2736                  *
2737                  * This should be performed only after all devices from the same
2738                  * hive get initialized.
2739                  *
2740                  * However, it's unknown how many device in the hive in advance.
2741                  * As this is counted one by one during devices initializations.
2742                  *
2743                  * So, we wait for all XGMI interlinked devices initialized.
2744                  * This may bring some delays as those devices may come from
2745                  * different hives. But that should be OK.
2746                  */
2747                 if (mgpu_info.num_dgpu == adev->gmc.xgmi.num_physical_nodes) {
2748                         for (i = 0; i < mgpu_info.num_gpu; i++) {
2749                                 gpu_instance = &(mgpu_info.gpu_ins[i]);
2750                                 if (gpu_instance->adev->flags & AMD_IS_APU)
2751                                         continue;
2752
2753                                 r = amdgpu_xgmi_set_pstate(gpu_instance->adev,
2754                                                 AMDGPU_XGMI_PSTATE_MIN);
2755                                 if (r) {
2756                                         DRM_ERROR("pstate setting failed (%d).\n", r);
2757                                         break;
2758                                 }
2759                         }
2760                 }
2761
2762                 mutex_unlock(&mgpu_info.mutex);
2763         }
2764
2765         return 0;
2766 }
2767
2768 /**
2769  * amdgpu_device_smu_fini_early - smu hw_fini wrapper
2770  *
2771  * @adev: amdgpu_device pointer
2772  *
2773  * For ASICs need to disable SMC first
2774  */
2775 static void amdgpu_device_smu_fini_early(struct amdgpu_device *adev)
2776 {
2777         int i, r;
2778
2779         if (adev->ip_versions[GC_HWIP][0] > IP_VERSION(9, 0, 0))
2780                 return;
2781
2782         for (i = 0; i < adev->num_ip_blocks; i++) {
2783                 if (!adev->ip_blocks[i].status.hw)
2784                         continue;
2785                 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
2786                         r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
2787                         /* XXX handle errors */
2788                         if (r) {
2789                                 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
2790                                           adev->ip_blocks[i].version->funcs->name, r);
2791                         }
2792                         adev->ip_blocks[i].status.hw = false;
2793                         break;
2794                 }
2795         }
2796 }
2797
2798 static int amdgpu_device_ip_fini_early(struct amdgpu_device *adev)
2799 {
2800         int i, r;
2801
2802         for (i = 0; i < adev->num_ip_blocks; i++) {
2803                 if (!adev->ip_blocks[i].version->funcs->early_fini)
2804                         continue;
2805
2806                 r = adev->ip_blocks[i].version->funcs->early_fini((void *)adev);
2807                 if (r) {
2808                         DRM_DEBUG("early_fini of IP block <%s> failed %d\n",
2809                                   adev->ip_blocks[i].version->funcs->name, r);
2810                 }
2811         }
2812
2813         amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
2814         amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
2815
2816         amdgpu_amdkfd_suspend(adev, false);
2817
2818         /* Workaroud for ASICs need to disable SMC first */
2819         amdgpu_device_smu_fini_early(adev);
2820
2821         for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2822                 if (!adev->ip_blocks[i].status.hw)
2823                         continue;
2824
2825                 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
2826                 /* XXX handle errors */
2827                 if (r) {
2828                         DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
2829                                   adev->ip_blocks[i].version->funcs->name, r);
2830                 }
2831
2832                 adev->ip_blocks[i].status.hw = false;
2833         }
2834
2835         if (amdgpu_sriov_vf(adev)) {
2836                 if (amdgpu_virt_release_full_gpu(adev, false))
2837                         DRM_ERROR("failed to release exclusive mode on fini\n");
2838         }
2839
2840         return 0;
2841 }
2842
2843 /**
2844  * amdgpu_device_ip_fini - run fini for hardware IPs
2845  *
2846  * @adev: amdgpu_device pointer
2847  *
2848  * Main teardown pass for hardware IPs.  The list of all the hardware
2849  * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks
2850  * are run.  hw_fini tears down the hardware associated with each IP
2851  * and sw_fini tears down any software state associated with each IP.
2852  * Returns 0 on success, negative error code on failure.
2853  */
2854 static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
2855 {
2856         int i, r;
2857
2858         if (amdgpu_sriov_vf(adev) && adev->virt.ras_init_done)
2859                 amdgpu_virt_release_ras_err_handler_data(adev);
2860
2861         if (adev->gmc.xgmi.num_physical_nodes > 1)
2862                 amdgpu_xgmi_remove_device(adev);
2863
2864         amdgpu_amdkfd_device_fini_sw(adev);
2865
2866         for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2867                 if (!adev->ip_blocks[i].status.sw)
2868                         continue;
2869
2870                 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
2871                         amdgpu_ucode_free_bo(adev);
2872                         amdgpu_free_static_csa(&adev->virt.csa_obj);
2873                         amdgpu_device_wb_fini(adev);
2874                         amdgpu_device_vram_scratch_fini(adev);
2875                         amdgpu_ib_pool_fini(adev);
2876                 }
2877
2878                 r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
2879                 /* XXX handle errors */
2880                 if (r) {
2881                         DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
2882                                   adev->ip_blocks[i].version->funcs->name, r);
2883                 }
2884                 adev->ip_blocks[i].status.sw = false;
2885                 adev->ip_blocks[i].status.valid = false;
2886         }
2887
2888         for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2889                 if (!adev->ip_blocks[i].status.late_initialized)
2890                         continue;
2891                 if (adev->ip_blocks[i].version->funcs->late_fini)
2892                         adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
2893                 adev->ip_blocks[i].status.late_initialized = false;
2894         }
2895
2896         amdgpu_ras_fini(adev);
2897
2898         return 0;
2899 }
2900
2901 /**
2902  * amdgpu_device_delayed_init_work_handler - work handler for IB tests
2903  *
2904  * @work: work_struct.
2905  */
2906 static void amdgpu_device_delayed_init_work_handler(struct work_struct *work)
2907 {
2908         struct amdgpu_device *adev =
2909                 container_of(work, struct amdgpu_device, delayed_init_work.work);
2910         int r;
2911
2912         r = amdgpu_ib_ring_tests(adev);
2913         if (r)
2914                 DRM_ERROR("ib ring test failed (%d).\n", r);
2915 }
2916
2917 static void amdgpu_device_delay_enable_gfx_off(struct work_struct *work)
2918 {
2919         struct amdgpu_device *adev =
2920                 container_of(work, struct amdgpu_device, gfx.gfx_off_delay_work.work);
2921
2922         WARN_ON_ONCE(adev->gfx.gfx_off_state);
2923         WARN_ON_ONCE(adev->gfx.gfx_off_req_count);
2924
2925         if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true))
2926                 adev->gfx.gfx_off_state = true;
2927 }
2928
2929 /**
2930  * amdgpu_device_ip_suspend_phase1 - run suspend for hardware IPs (phase 1)
2931  *
2932  * @adev: amdgpu_device pointer
2933  *
2934  * Main suspend function for hardware IPs.  The list of all the hardware
2935  * IPs that make up the asic is walked, clockgating is disabled and the
2936  * suspend callbacks are run.  suspend puts the hardware and software state
2937  * in each IP into a state suitable for suspend.
2938  * Returns 0 on success, negative error code on failure.
2939  */
2940 static int amdgpu_device_ip_suspend_phase1(struct amdgpu_device *adev)
2941 {
2942         int i, r;
2943
2944         amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
2945         amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
2946
2947         /*
2948          * Per PMFW team's suggestion, driver needs to handle gfxoff
2949          * and df cstate features disablement for gpu reset(e.g. Mode1Reset)
2950          * scenario. Add the missing df cstate disablement here.
2951          */
2952         if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_DISALLOW))
2953                 dev_warn(adev->dev, "Failed to disallow df cstate");
2954
2955         for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2956                 if (!adev->ip_blocks[i].status.valid)
2957                         continue;
2958
2959                 /* displays are handled separately */
2960                 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_DCE)
2961                         continue;
2962
2963                 /* XXX handle errors */
2964                 r = adev->ip_blocks[i].version->funcs->suspend(adev);
2965                 /* XXX handle errors */
2966                 if (r) {
2967                         DRM_ERROR("suspend of IP block <%s> failed %d\n",
2968                                   adev->ip_blocks[i].version->funcs->name, r);
2969                         return r;
2970                 }
2971
2972                 adev->ip_blocks[i].status.hw = false;
2973         }
2974
2975         return 0;
2976 }
2977
2978 /**
2979  * amdgpu_device_ip_suspend_phase2 - run suspend for hardware IPs (phase 2)
2980  *
2981  * @adev: amdgpu_device pointer
2982  *
2983  * Main suspend function for hardware IPs.  The list of all the hardware
2984  * IPs that make up the asic is walked, clockgating is disabled and the
2985  * suspend callbacks are run.  suspend puts the hardware and software state
2986  * in each IP into a state suitable for suspend.
2987  * Returns 0 on success, negative error code on failure.
2988  */
2989 static int amdgpu_device_ip_suspend_phase2(struct amdgpu_device *adev)
2990 {
2991         int i, r;
2992
2993         if (adev->in_s0ix)
2994                 amdgpu_dpm_gfx_state_change(adev, sGpuChangeState_D3Entry);
2995
2996         for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2997                 if (!adev->ip_blocks[i].status.valid)
2998                         continue;
2999                 /* displays are handled in phase1 */
3000                 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)
3001                         continue;
3002                 /* PSP lost connection when err_event_athub occurs */
3003                 if (amdgpu_ras_intr_triggered() &&
3004                     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
3005                         adev->ip_blocks[i].status.hw = false;
3006                         continue;
3007                 }
3008
3009                 /* skip unnecessary suspend if we do not initialize them yet */
3010                 if (adev->gmc.xgmi.pending_reset &&
3011                     !(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3012                       adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC ||
3013                       adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3014                       adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH)) {
3015                         adev->ip_blocks[i].status.hw = false;
3016                         continue;
3017                 }
3018
3019                 /* skip suspend of gfx/mes and psp for S0ix
3020                  * gfx is in gfxoff state, so on resume it will exit gfxoff just
3021                  * like at runtime. PSP is also part of the always on hardware
3022                  * so no need to suspend it.
3023                  */
3024                 if (adev->in_s0ix &&
3025                     (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP ||
3026                      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX ||
3027                      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_MES))
3028                         continue;
3029
3030                 /* XXX handle errors */
3031                 r = adev->ip_blocks[i].version->funcs->suspend(adev);
3032                 /* XXX handle errors */
3033                 if (r) {
3034                         DRM_ERROR("suspend of IP block <%s> failed %d\n",
3035                                   adev->ip_blocks[i].version->funcs->name, r);
3036                 }
3037                 adev->ip_blocks[i].status.hw = false;
3038                 /* handle putting the SMC in the appropriate state */
3039                 if(!amdgpu_sriov_vf(adev)){
3040                         if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
3041                                 r = amdgpu_dpm_set_mp1_state(adev, adev->mp1_state);
3042                                 if (r) {
3043                                         DRM_ERROR("SMC failed to set mp1 state %d, %d\n",
3044                                                         adev->mp1_state, r);
3045                                         return r;
3046                                 }
3047                         }
3048                 }
3049         }
3050
3051         return 0;
3052 }
3053
3054 /**
3055  * amdgpu_device_ip_suspend - run suspend for hardware IPs
3056  *
3057  * @adev: amdgpu_device pointer
3058  *
3059  * Main suspend function for hardware IPs.  The list of all the hardware
3060  * IPs that make up the asic is walked, clockgating is disabled and the
3061  * suspend callbacks are run.  suspend puts the hardware and software state
3062  * in each IP into a state suitable for suspend.
3063  * Returns 0 on success, negative error code on failure.
3064  */
3065 int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
3066 {
3067         int r;
3068
3069         if (amdgpu_sriov_vf(adev)) {
3070                 amdgpu_virt_fini_data_exchange(adev);
3071                 amdgpu_virt_request_full_gpu(adev, false);
3072         }
3073
3074         r = amdgpu_device_ip_suspend_phase1(adev);
3075         if (r)
3076                 return r;
3077         r = amdgpu_device_ip_suspend_phase2(adev);
3078
3079         if (amdgpu_sriov_vf(adev))
3080                 amdgpu_virt_release_full_gpu(adev, false);
3081
3082         return r;
3083 }
3084
3085 static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
3086 {
3087         int i, r;
3088
3089         static enum amd_ip_block_type ip_order[] = {
3090                 AMD_IP_BLOCK_TYPE_COMMON,
3091                 AMD_IP_BLOCK_TYPE_GMC,
3092                 AMD_IP_BLOCK_TYPE_PSP,
3093                 AMD_IP_BLOCK_TYPE_IH,
3094         };
3095
3096         for (i = 0; i < adev->num_ip_blocks; i++) {
3097                 int j;
3098                 struct amdgpu_ip_block *block;
3099
3100                 block = &adev->ip_blocks[i];
3101                 block->status.hw = false;
3102
3103                 for (j = 0; j < ARRAY_SIZE(ip_order); j++) {
3104
3105                         if (block->version->type != ip_order[j] ||
3106                                 !block->status.valid)
3107                                 continue;
3108
3109                         r = block->version->funcs->hw_init(adev);
3110                         DRM_INFO("RE-INIT-early: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
3111                         if (r)
3112                                 return r;
3113                         block->status.hw = true;
3114                 }
3115         }
3116
3117         return 0;
3118 }
3119
3120 static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
3121 {
3122         int i, r;
3123
3124         static enum amd_ip_block_type ip_order[] = {
3125                 AMD_IP_BLOCK_TYPE_SMC,
3126                 AMD_IP_BLOCK_TYPE_DCE,
3127                 AMD_IP_BLOCK_TYPE_GFX,
3128                 AMD_IP_BLOCK_TYPE_SDMA,
3129                 AMD_IP_BLOCK_TYPE_UVD,
3130                 AMD_IP_BLOCK_TYPE_VCE,
3131                 AMD_IP_BLOCK_TYPE_VCN
3132         };
3133
3134         for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
3135                 int j;
3136                 struct amdgpu_ip_block *block;
3137
3138                 for (j = 0; j < adev->num_ip_blocks; j++) {
3139                         block = &adev->ip_blocks[j];
3140
3141                         if (block->version->type != ip_order[i] ||
3142                                 !block->status.valid ||
3143                                 block->status.hw)
3144                                 continue;
3145
3146                         if (block->version->type == AMD_IP_BLOCK_TYPE_SMC)
3147                                 r = block->version->funcs->resume(adev);
3148                         else
3149                                 r = block->version->funcs->hw_init(adev);
3150
3151                         DRM_INFO("RE-INIT-late: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
3152                         if (r)
3153                                 return r;
3154                         block->status.hw = true;
3155                 }
3156         }
3157
3158         return 0;
3159 }
3160
3161 /**
3162  * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs
3163  *
3164  * @adev: amdgpu_device pointer
3165  *
3166  * First resume function for hardware IPs.  The list of all the hardware
3167  * IPs that make up the asic is walked and the resume callbacks are run for
3168  * COMMON, GMC, and IH.  resume puts the hardware into a functional state
3169  * after a suspend and updates the software state as necessary.  This
3170  * function is also used for restoring the GPU after a GPU reset.
3171  * Returns 0 on success, negative error code on failure.
3172  */
3173 static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
3174 {
3175         int i, r;
3176
3177         for (i = 0; i < adev->num_ip_blocks; i++) {
3178                 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
3179                         continue;
3180                 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3181                     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3182                     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
3183                     (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP && amdgpu_sriov_vf(adev))) {
3184
3185                         r = adev->ip_blocks[i].version->funcs->resume(adev);
3186                         if (r) {
3187                                 DRM_ERROR("resume of IP block <%s> failed %d\n",
3188                                           adev->ip_blocks[i].version->funcs->name, r);
3189                                 return r;
3190                         }
3191                         adev->ip_blocks[i].status.hw = true;
3192                 }
3193         }
3194
3195         return 0;
3196 }
3197
3198 /**
3199  * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs
3200  *
3201  * @adev: amdgpu_device pointer
3202  *
3203  * First resume function for hardware IPs.  The list of all the hardware
3204  * IPs that make up the asic is walked and the resume callbacks are run for
3205  * all blocks except COMMON, GMC, and IH.  resume puts the hardware into a
3206  * functional state after a suspend and updates the software state as
3207  * necessary.  This function is also used for restoring the GPU after a GPU
3208  * reset.
3209  * Returns 0 on success, negative error code on failure.
3210  */
3211 static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
3212 {
3213         int i, r;
3214
3215         for (i = 0; i < adev->num_ip_blocks; i++) {
3216                 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
3217                         continue;
3218                 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3219                     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3220                     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
3221                     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)
3222                         continue;
3223                 r = adev->ip_blocks[i].version->funcs->resume(adev);
3224                 if (r) {
3225                         DRM_ERROR("resume of IP block <%s> failed %d\n",
3226                                   adev->ip_blocks[i].version->funcs->name, r);
3227                         return r;
3228                 }
3229                 adev->ip_blocks[i].status.hw = true;
3230
3231                 if (adev->in_s0ix && adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
3232                         /* disable gfxoff for IP resume. The gfxoff will be re-enabled in
3233                          * amdgpu_device_resume() after IP resume.
3234                          */
3235                         amdgpu_gfx_off_ctrl(adev, false);
3236                         DRM_DEBUG("will disable gfxoff for re-initializing other blocks\n");
3237                 }
3238
3239         }
3240
3241         return 0;
3242 }
3243
3244 /**
3245  * amdgpu_device_ip_resume - run resume for hardware IPs
3246  *
3247  * @adev: amdgpu_device pointer
3248  *
3249  * Main resume function for hardware IPs.  The hardware IPs
3250  * are split into two resume functions because they are
3251  * are also used in in recovering from a GPU reset and some additional
3252  * steps need to be take between them.  In this case (S3/S4) they are
3253  * run sequentially.
3254  * Returns 0 on success, negative error code on failure.
3255  */
3256 static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
3257 {
3258         int r;
3259
3260         r = amdgpu_amdkfd_resume_iommu(adev);
3261         if (r)
3262                 return r;
3263
3264         r = amdgpu_device_ip_resume_phase1(adev);
3265         if (r)
3266                 return r;
3267
3268         r = amdgpu_device_fw_loading(adev);
3269         if (r)
3270                 return r;
3271
3272         r = amdgpu_device_ip_resume_phase2(adev);
3273
3274         return r;
3275 }
3276
3277 /**
3278  * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV
3279  *
3280  * @adev: amdgpu_device pointer
3281  *
3282  * Query the VBIOS data tables to determine if the board supports SR-IOV.
3283  */
3284 static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
3285 {
3286         if (amdgpu_sriov_vf(adev)) {
3287                 if (adev->is_atom_fw) {
3288                         if (amdgpu_atomfirmware_gpu_virtualization_supported(adev))
3289                                 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
3290                 } else {
3291                         if (amdgpu_atombios_has_gpu_virtualization_table(adev))
3292                                 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
3293                 }
3294
3295                 if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
3296                         amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
3297         }
3298 }
3299
3300 /**
3301  * amdgpu_device_asic_has_dc_support - determine if DC supports the asic
3302  *
3303  * @asic_type: AMD asic type
3304  *
3305  * Check if there is DC (new modesetting infrastructre) support for an asic.
3306  * returns true if DC has support, false if not.
3307  */
3308 bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
3309 {
3310         switch (asic_type) {
3311 #ifdef CONFIG_DRM_AMDGPU_SI
3312         case CHIP_HAINAN:
3313 #endif
3314         case CHIP_TOPAZ:
3315                 /* chips with no display hardware */
3316                 return false;
3317 #if defined(CONFIG_DRM_AMD_DC)
3318         case CHIP_TAHITI:
3319         case CHIP_PITCAIRN:
3320         case CHIP_VERDE:
3321         case CHIP_OLAND:
3322                 /*
3323                  * We have systems in the wild with these ASICs that require
3324                  * LVDS and VGA support which is not supported with DC.
3325                  *
3326                  * Fallback to the non-DC driver here by default so as not to
3327                  * cause regressions.
3328                  */
3329 #if defined(CONFIG_DRM_AMD_DC_SI)
3330                 return amdgpu_dc > 0;
3331 #else
3332                 return false;
3333 #endif
3334         case CHIP_BONAIRE:
3335         case CHIP_KAVERI:
3336         case CHIP_KABINI:
3337         case CHIP_MULLINS:
3338                 /*
3339                  * We have systems in the wild with these ASICs that require
3340                  * VGA support which is not supported with DC.
3341                  *
3342                  * Fallback to the non-DC driver here by default so as not to
3343                  * cause regressions.
3344                  */
3345                 return amdgpu_dc > 0;
3346         default:
3347                 return amdgpu_dc != 0;
3348 #else
3349         default:
3350                 if (amdgpu_dc > 0)
3351                         DRM_INFO_ONCE("Display Core has been requested via kernel parameter "
3352                                          "but isn't supported by ASIC, ignoring\n");
3353                 return false;
3354 #endif
3355         }
3356 }
3357
3358 /**
3359  * amdgpu_device_has_dc_support - check if dc is supported
3360  *
3361  * @adev: amdgpu_device pointer
3362  *
3363  * Returns true for supported, false for not supported
3364  */
3365 bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
3366 {
3367         if (adev->enable_virtual_display ||
3368             (adev->harvest_ip_mask & AMD_HARVEST_IP_DMU_MASK))
3369                 return false;
3370
3371         return amdgpu_device_asic_has_dc_support(adev->asic_type);
3372 }
3373
3374 static void amdgpu_device_xgmi_reset_func(struct work_struct *__work)
3375 {
3376         struct amdgpu_device *adev =
3377                 container_of(__work, struct amdgpu_device, xgmi_reset_work);
3378         struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
3379
3380         /* It's a bug to not have a hive within this function */
3381         if (WARN_ON(!hive))
3382                 return;
3383
3384         /*
3385          * Use task barrier to synchronize all xgmi reset works across the
3386          * hive. task_barrier_enter and task_barrier_exit will block
3387          * until all the threads running the xgmi reset works reach
3388          * those points. task_barrier_full will do both blocks.
3389          */
3390         if (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) {
3391
3392                 task_barrier_enter(&hive->tb);
3393                 adev->asic_reset_res = amdgpu_device_baco_enter(adev_to_drm(adev));
3394
3395                 if (adev->asic_reset_res)
3396                         goto fail;
3397
3398                 task_barrier_exit(&hive->tb);
3399                 adev->asic_reset_res = amdgpu_device_baco_exit(adev_to_drm(adev));
3400
3401                 if (adev->asic_reset_res)
3402                         goto fail;
3403
3404                 if (adev->mmhub.ras && adev->mmhub.ras->ras_block.hw_ops &&
3405                     adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count)
3406                         adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count(adev);
3407         } else {
3408
3409                 task_barrier_full(&hive->tb);
3410                 adev->asic_reset_res =  amdgpu_asic_reset(adev);
3411         }
3412
3413 fail:
3414         if (adev->asic_reset_res)
3415                 DRM_WARN("ASIC reset failed with error, %d for drm dev, %s",
3416                          adev->asic_reset_res, adev_to_drm(adev)->unique);
3417         amdgpu_put_xgmi_hive(hive);
3418 }
3419
3420 static int amdgpu_device_get_job_timeout_settings(struct amdgpu_device *adev)
3421 {
3422         char *input = amdgpu_lockup_timeout;
3423         char *timeout_setting = NULL;
3424         int index = 0;
3425         long timeout;
3426         int ret = 0;
3427
3428         /*
3429          * By default timeout for non compute jobs is 10000
3430          * and 60000 for compute jobs.
3431          * In SR-IOV or passthrough mode, timeout for compute
3432          * jobs are 60000 by default.
3433          */
3434         adev->gfx_timeout = msecs_to_jiffies(10000);
3435         adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
3436         if (amdgpu_sriov_vf(adev))
3437                 adev->compute_timeout = amdgpu_sriov_is_pp_one_vf(adev) ?
3438                                         msecs_to_jiffies(60000) : msecs_to_jiffies(10000);
3439         else
3440                 adev->compute_timeout =  msecs_to_jiffies(60000);
3441
3442         if (strnlen(input, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
3443                 while ((timeout_setting = strsep(&input, ",")) &&
3444                                 strnlen(timeout_setting, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
3445                         ret = kstrtol(timeout_setting, 0, &timeout);
3446                         if (ret)
3447                                 return ret;
3448
3449                         if (timeout == 0) {
3450                                 index++;
3451                                 continue;
3452                         } else if (timeout < 0) {
3453                                 timeout = MAX_SCHEDULE_TIMEOUT;
3454                                 dev_warn(adev->dev, "lockup timeout disabled");
3455                                 add_taint(TAINT_SOFTLOCKUP, LOCKDEP_STILL_OK);
3456                         } else {
3457                                 timeout = msecs_to_jiffies(timeout);
3458                         }
3459
3460                         switch (index++) {
3461                         case 0:
3462                                 adev->gfx_timeout = timeout;
3463                                 break;
3464                         case 1:
3465                                 adev->compute_timeout = timeout;
3466                                 break;
3467                         case 2:
3468                                 adev->sdma_timeout = timeout;
3469                                 break;
3470                         case 3:
3471                                 adev->video_timeout = timeout;
3472                                 break;
3473                         default:
3474                                 break;
3475                         }
3476                 }
3477                 /*
3478                  * There is only one value specified and
3479                  * it should apply to all non-compute jobs.
3480                  */
3481                 if (index == 1) {
3482                         adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
3483                         if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev))
3484                                 adev->compute_timeout = adev->gfx_timeout;
3485                 }
3486         }
3487
3488         return ret;
3489 }
3490
3491 /**
3492  * amdgpu_device_check_iommu_direct_map - check if RAM direct mapped to GPU
3493  *
3494  * @adev: amdgpu_device pointer
3495  *
3496  * RAM direct mapped to GPU if IOMMU is not enabled or is pass through mode
3497  */
3498 static void amdgpu_device_check_iommu_direct_map(struct amdgpu_device *adev)
3499 {
3500         struct iommu_domain *domain;
3501
3502         domain = iommu_get_domain_for_dev(adev->dev);
3503         if (!domain || domain->type == IOMMU_DOMAIN_IDENTITY)
3504                 adev->ram_is_direct_mapped = true;
3505 }
3506
3507 static const struct attribute *amdgpu_dev_attributes[] = {
3508         &dev_attr_product_name.attr,
3509         &dev_attr_product_number.attr,
3510         &dev_attr_serial_number.attr,
3511         &dev_attr_pcie_replay_count.attr,
3512         NULL
3513 };
3514
3515 /**
3516  * amdgpu_device_init - initialize the driver
3517  *
3518  * @adev: amdgpu_device pointer
3519  * @flags: driver flags
3520  *
3521  * Initializes the driver info and hw (all asics).
3522  * Returns 0 for success or an error on failure.
3523  * Called at driver startup.
3524  */
3525 int amdgpu_device_init(struct amdgpu_device *adev,
3526                        uint32_t flags)
3527 {
3528         struct drm_device *ddev = adev_to_drm(adev);
3529         struct pci_dev *pdev = adev->pdev;
3530         int r, i;
3531         bool px = false;
3532         u32 max_MBps;
3533
3534         adev->shutdown = false;
3535         adev->flags = flags;
3536
3537         if (amdgpu_force_asic_type >= 0 && amdgpu_force_asic_type < CHIP_LAST)
3538                 adev->asic_type = amdgpu_force_asic_type;
3539         else
3540                 adev->asic_type = flags & AMD_ASIC_MASK;
3541
3542         adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
3543         if (amdgpu_emu_mode == 1)
3544                 adev->usec_timeout *= 10;
3545         adev->gmc.gart_size = 512 * 1024 * 1024;
3546         adev->accel_working = false;
3547         adev->num_rings = 0;
3548         RCU_INIT_POINTER(adev->gang_submit, dma_fence_get_stub());
3549         adev->mman.buffer_funcs = NULL;
3550         adev->mman.buffer_funcs_ring = NULL;
3551         adev->vm_manager.vm_pte_funcs = NULL;
3552         adev->vm_manager.vm_pte_num_scheds = 0;
3553         adev->gmc.gmc_funcs = NULL;
3554         adev->harvest_ip_mask = 0x0;
3555         adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
3556         bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
3557
3558         adev->smc_rreg = &amdgpu_invalid_rreg;
3559         adev->smc_wreg = &amdgpu_invalid_wreg;
3560         adev->pcie_rreg = &amdgpu_invalid_rreg;
3561         adev->pcie_wreg = &amdgpu_invalid_wreg;
3562         adev->pciep_rreg = &amdgpu_invalid_rreg;
3563         adev->pciep_wreg = &amdgpu_invalid_wreg;
3564         adev->pcie_rreg64 = &amdgpu_invalid_rreg64;
3565         adev->pcie_wreg64 = &amdgpu_invalid_wreg64;
3566         adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
3567         adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
3568         adev->didt_rreg = &amdgpu_invalid_rreg;
3569         adev->didt_wreg = &amdgpu_invalid_wreg;
3570         adev->gc_cac_rreg = &amdgpu_invalid_rreg;
3571         adev->gc_cac_wreg = &amdgpu_invalid_wreg;
3572         adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
3573         adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
3574
3575         DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
3576                  amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
3577                  pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
3578
3579         /* mutex initialization are all done here so we
3580          * can recall function without having locking issues */
3581         mutex_init(&adev->firmware.mutex);
3582         mutex_init(&adev->pm.mutex);
3583         mutex_init(&adev->gfx.gpu_clock_mutex);
3584         mutex_init(&adev->srbm_mutex);
3585         mutex_init(&adev->gfx.pipe_reserve_mutex);
3586         mutex_init(&adev->gfx.gfx_off_mutex);
3587         mutex_init(&adev->grbm_idx_mutex);
3588         mutex_init(&adev->mn_lock);
3589         mutex_init(&adev->virt.vf_errors.lock);
3590         hash_init(adev->mn_hash);
3591         mutex_init(&adev->psp.mutex);
3592         mutex_init(&adev->notifier_lock);
3593         mutex_init(&adev->pm.stable_pstate_ctx_lock);
3594         mutex_init(&adev->benchmark_mutex);
3595
3596         amdgpu_device_init_apu_flags(adev);
3597
3598         r = amdgpu_device_check_arguments(adev);
3599         if (r)
3600                 return r;
3601
3602         spin_lock_init(&adev->mmio_idx_lock);
3603         spin_lock_init(&adev->smc_idx_lock);
3604         spin_lock_init(&adev->pcie_idx_lock);
3605         spin_lock_init(&adev->uvd_ctx_idx_lock);
3606         spin_lock_init(&adev->didt_idx_lock);
3607         spin_lock_init(&adev->gc_cac_idx_lock);
3608         spin_lock_init(&adev->se_cac_idx_lock);
3609         spin_lock_init(&adev->audio_endpt_idx_lock);
3610         spin_lock_init(&adev->mm_stats.lock);
3611
3612         INIT_LIST_HEAD(&adev->shadow_list);
3613         mutex_init(&adev->shadow_list_lock);
3614
3615         INIT_LIST_HEAD(&adev->reset_list);
3616
3617         INIT_LIST_HEAD(&adev->ras_list);
3618
3619         INIT_DELAYED_WORK(&adev->delayed_init_work,
3620                           amdgpu_device_delayed_init_work_handler);
3621         INIT_DELAYED_WORK(&adev->gfx.gfx_off_delay_work,
3622                           amdgpu_device_delay_enable_gfx_off);
3623
3624         INIT_WORK(&adev->xgmi_reset_work, amdgpu_device_xgmi_reset_func);
3625
3626         adev->gfx.gfx_off_req_count = 1;
3627         adev->gfx.gfx_off_residency = 0;
3628         adev->gfx.gfx_off_entrycount = 0;
3629         adev->pm.ac_power = power_supply_is_system_supplied() > 0;
3630
3631         atomic_set(&adev->throttling_logging_enabled, 1);
3632         /*
3633          * If throttling continues, logging will be performed every minute
3634          * to avoid log flooding. "-1" is subtracted since the thermal
3635          * throttling interrupt comes every second. Thus, the total logging
3636          * interval is 59 seconds(retelimited printk interval) + 1(waiting
3637          * for throttling interrupt) = 60 seconds.
3638          */
3639         ratelimit_state_init(&adev->throttling_logging_rs, (60 - 1) * HZ, 1);
3640         ratelimit_set_flags(&adev->throttling_logging_rs, RATELIMIT_MSG_ON_RELEASE);
3641
3642         /* Registers mapping */
3643         /* TODO: block userspace mapping of io register */
3644         if (adev->asic_type >= CHIP_BONAIRE) {
3645                 adev->rmmio_base = pci_resource_start(adev->pdev, 5);
3646                 adev->rmmio_size = pci_resource_len(adev->pdev, 5);
3647         } else {
3648                 adev->rmmio_base = pci_resource_start(adev->pdev, 2);
3649                 adev->rmmio_size = pci_resource_len(adev->pdev, 2);
3650         }
3651
3652         for (i = 0; i < AMD_IP_BLOCK_TYPE_NUM; i++)
3653                 atomic_set(&adev->pm.pwr_state[i], POWER_STATE_UNKNOWN);
3654
3655         adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
3656         if (adev->rmmio == NULL) {
3657                 return -ENOMEM;
3658         }
3659         DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
3660         DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
3661
3662         amdgpu_device_get_pcie_info(adev);
3663
3664         if (amdgpu_mcbp)
3665                 DRM_INFO("MCBP is enabled\n");
3666
3667         /*
3668          * Reset domain needs to be present early, before XGMI hive discovered
3669          * (if any) and intitialized to use reset sem and in_gpu reset flag
3670          * early on during init and before calling to RREG32.
3671          */
3672         adev->reset_domain = amdgpu_reset_create_reset_domain(SINGLE_DEVICE, "amdgpu-reset-dev");
3673         if (!adev->reset_domain)
3674                 return -ENOMEM;
3675
3676         /* detect hw virtualization here */
3677         amdgpu_detect_virtualization(adev);
3678
3679         r = amdgpu_device_get_job_timeout_settings(adev);
3680         if (r) {
3681                 dev_err(adev->dev, "invalid lockup_timeout parameter syntax\n");
3682                 return r;
3683         }
3684
3685         /* early init functions */
3686         r = amdgpu_device_ip_early_init(adev);
3687         if (r)
3688                 return r;
3689
3690         /* Enable TMZ based on IP_VERSION */
3691         amdgpu_gmc_tmz_set(adev);
3692
3693         amdgpu_gmc_noretry_set(adev);
3694         /* Need to get xgmi info early to decide the reset behavior*/
3695         if (adev->gmc.xgmi.supported) {
3696                 r = adev->gfxhub.funcs->get_xgmi_info(adev);
3697                 if (r)
3698                         return r;
3699         }
3700
3701         /* enable PCIE atomic ops */
3702         if (amdgpu_sriov_vf(adev))
3703                 adev->have_atomics_support = ((struct amd_sriov_msg_pf2vf_info *)
3704                         adev->virt.fw_reserve.p_pf2vf)->pcie_atomic_ops_support_flags ==
3705                         (PCI_EXP_DEVCAP2_ATOMIC_COMP32 | PCI_EXP_DEVCAP2_ATOMIC_COMP64);
3706         else
3707                 adev->have_atomics_support =
3708                         !pci_enable_atomic_ops_to_root(adev->pdev,
3709                                           PCI_EXP_DEVCAP2_ATOMIC_COMP32 |
3710                                           PCI_EXP_DEVCAP2_ATOMIC_COMP64);
3711         if (!adev->have_atomics_support)
3712                 dev_info(adev->dev, "PCIE atomic ops is not supported\n");
3713
3714         /* doorbell bar mapping and doorbell index init*/
3715         amdgpu_device_doorbell_init(adev);
3716
3717         if (amdgpu_emu_mode == 1) {
3718                 /* post the asic on emulation mode */
3719                 emu_soc_asic_init(adev);
3720                 goto fence_driver_init;
3721         }
3722
3723         amdgpu_reset_init(adev);
3724
3725         /* detect if we are with an SRIOV vbios */
3726         amdgpu_device_detect_sriov_bios(adev);
3727
3728         /* check if we need to reset the asic
3729          *  E.g., driver was not cleanly unloaded previously, etc.
3730          */
3731         if (!amdgpu_sriov_vf(adev) && amdgpu_asic_need_reset_on_init(adev)) {
3732                 if (adev->gmc.xgmi.num_physical_nodes) {
3733                         dev_info(adev->dev, "Pending hive reset.\n");
3734                         adev->gmc.xgmi.pending_reset = true;
3735                         /* Only need to init necessary block for SMU to handle the reset */
3736                         for (i = 0; i < adev->num_ip_blocks; i++) {
3737                                 if (!adev->ip_blocks[i].status.valid)
3738                                         continue;
3739                                 if (!(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3740                                       adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3741                                       adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
3742                                       adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC)) {
3743                                         DRM_DEBUG("IP %s disabled for hw_init.\n",
3744                                                 adev->ip_blocks[i].version->funcs->name);
3745                                         adev->ip_blocks[i].status.hw = true;
3746                                 }
3747                         }
3748                 } else {
3749                         r = amdgpu_asic_reset(adev);
3750                         if (r) {
3751                                 dev_err(adev->dev, "asic reset on init failed\n");
3752                                 goto failed;
3753                         }
3754                 }
3755         }
3756
3757         pci_enable_pcie_error_reporting(adev->pdev);
3758
3759         /* Post card if necessary */
3760         if (amdgpu_device_need_post(adev)) {
3761                 if (!adev->bios) {
3762                         dev_err(adev->dev, "no vBIOS found\n");
3763                         r = -EINVAL;
3764                         goto failed;
3765                 }
3766                 DRM_INFO("GPU posting now...\n");
3767                 r = amdgpu_device_asic_init(adev);
3768                 if (r) {
3769                         dev_err(adev->dev, "gpu post error!\n");
3770                         goto failed;
3771                 }
3772         }
3773
3774         if (adev->is_atom_fw) {
3775                 /* Initialize clocks */
3776                 r = amdgpu_atomfirmware_get_clock_info(adev);
3777                 if (r) {
3778                         dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
3779                         amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
3780                         goto failed;
3781                 }
3782         } else {
3783                 /* Initialize clocks */
3784                 r = amdgpu_atombios_get_clock_info(adev);
3785                 if (r) {
3786                         dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
3787                         amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
3788                         goto failed;
3789                 }
3790                 /* init i2c buses */
3791                 if (!amdgpu_device_has_dc_support(adev))
3792                         amdgpu_atombios_i2c_init(adev);
3793         }
3794
3795 fence_driver_init:
3796         /* Fence driver */
3797         r = amdgpu_fence_driver_sw_init(adev);
3798         if (r) {
3799                 dev_err(adev->dev, "amdgpu_fence_driver_sw_init failed\n");
3800                 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
3801                 goto failed;
3802         }
3803
3804         /* init the mode config */
3805         drm_mode_config_init(adev_to_drm(adev));
3806
3807         r = amdgpu_device_ip_init(adev);
3808         if (r) {
3809                 /* failed in exclusive mode due to timeout */
3810                 if (amdgpu_sriov_vf(adev) &&
3811                     !amdgpu_sriov_runtime(adev) &&
3812                     amdgpu_virt_mmio_blocked(adev) &&
3813                     !amdgpu_virt_wait_reset(adev)) {
3814                         dev_err(adev->dev, "VF exclusive mode timeout\n");
3815                         /* Don't send request since VF is inactive. */
3816                         adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
3817                         adev->virt.ops = NULL;
3818                         r = -EAGAIN;
3819                         goto release_ras_con;
3820                 }
3821                 dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
3822                 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
3823                 goto release_ras_con;
3824         }
3825
3826         amdgpu_fence_driver_hw_init(adev);
3827
3828         dev_info(adev->dev,
3829                 "SE %d, SH per SE %d, CU per SH %d, active_cu_number %d\n",
3830                         adev->gfx.config.max_shader_engines,
3831                         adev->gfx.config.max_sh_per_se,
3832                         adev->gfx.config.max_cu_per_sh,
3833                         adev->gfx.cu_info.number);
3834
3835         adev->accel_working = true;
3836
3837         amdgpu_vm_check_compute_bug(adev);
3838
3839         /* Initialize the buffer migration limit. */
3840         if (amdgpu_moverate >= 0)
3841                 max_MBps = amdgpu_moverate;
3842         else
3843                 max_MBps = 8; /* Allow 8 MB/s. */
3844         /* Get a log2 for easy divisions. */
3845         adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
3846
3847         r = amdgpu_pm_sysfs_init(adev);
3848         if (r) {
3849                 adev->pm_sysfs_en = false;
3850                 DRM_ERROR("registering pm debugfs failed (%d).\n", r);
3851         } else
3852                 adev->pm_sysfs_en = true;
3853
3854         r = amdgpu_ucode_sysfs_init(adev);
3855         if (r) {
3856                 adev->ucode_sysfs_en = false;
3857                 DRM_ERROR("Creating firmware sysfs failed (%d).\n", r);
3858         } else
3859                 adev->ucode_sysfs_en = true;
3860
3861         r = amdgpu_psp_sysfs_init(adev);
3862         if (r) {
3863                 adev->psp_sysfs_en = false;
3864                 if (!amdgpu_sriov_vf(adev))
3865                         DRM_ERROR("Creating psp sysfs failed\n");
3866         } else
3867                 adev->psp_sysfs_en = true;
3868
3869         /*
3870          * Register gpu instance before amdgpu_device_enable_mgpu_fan_boost.
3871          * Otherwise the mgpu fan boost feature will be skipped due to the
3872          * gpu instance is counted less.
3873          */
3874         amdgpu_register_gpu_instance(adev);
3875
3876         /* enable clockgating, etc. after ib tests, etc. since some blocks require
3877          * explicit gating rather than handling it automatically.
3878          */
3879         if (!adev->gmc.xgmi.pending_reset) {
3880                 r = amdgpu_device_ip_late_init(adev);
3881                 if (r) {
3882                         dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
3883                         amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
3884                         goto release_ras_con;
3885                 }
3886                 /* must succeed. */
3887                 amdgpu_ras_resume(adev);
3888                 queue_delayed_work(system_wq, &adev->delayed_init_work,
3889                                    msecs_to_jiffies(AMDGPU_RESUME_MS));
3890         }
3891
3892         if (amdgpu_sriov_vf(adev))
3893                 flush_delayed_work(&adev->delayed_init_work);
3894
3895         r = sysfs_create_files(&adev->dev->kobj, amdgpu_dev_attributes);
3896         if (r)
3897                 dev_err(adev->dev, "Could not create amdgpu device attr\n");
3898
3899         if (IS_ENABLED(CONFIG_PERF_EVENTS))
3900                 r = amdgpu_pmu_init(adev);
3901         if (r)
3902                 dev_err(adev->dev, "amdgpu_pmu_init failed\n");
3903
3904         /* Have stored pci confspace at hand for restore in sudden PCI error */
3905         if (amdgpu_device_cache_pci_state(adev->pdev))
3906                 pci_restore_state(pdev);
3907
3908         /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
3909         /* this will fail for cards that aren't VGA class devices, just
3910          * ignore it */
3911         if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
3912                 vga_client_register(adev->pdev, amdgpu_device_vga_set_decode);
3913
3914         if (amdgpu_device_supports_px(ddev)) {
3915                 px = true;
3916                 vga_switcheroo_register_client(adev->pdev,
3917                                                &amdgpu_switcheroo_ops, px);
3918                 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
3919         }
3920
3921         if (adev->gmc.xgmi.pending_reset)
3922                 queue_delayed_work(system_wq, &mgpu_info.delayed_reset_work,
3923                                    msecs_to_jiffies(AMDGPU_RESUME_MS));
3924
3925         amdgpu_device_check_iommu_direct_map(adev);
3926
3927         return 0;
3928
3929 release_ras_con:
3930         amdgpu_release_ras_context(adev);
3931
3932 failed:
3933         amdgpu_vf_error_trans_all(adev);
3934
3935         return r;
3936 }
3937
3938 static void amdgpu_device_unmap_mmio(struct amdgpu_device *adev)
3939 {
3940
3941         /* Clear all CPU mappings pointing to this device */
3942         unmap_mapping_range(adev->ddev.anon_inode->i_mapping, 0, 0, 1);
3943
3944         /* Unmap all mapped bars - Doorbell, registers and VRAM */
3945         amdgpu_device_doorbell_fini(adev);
3946
3947         iounmap(adev->rmmio);
3948         adev->rmmio = NULL;
3949         if (adev->mman.aper_base_kaddr)
3950                 iounmap(adev->mman.aper_base_kaddr);
3951         adev->mman.aper_base_kaddr = NULL;
3952
3953         /* Memory manager related */
3954         if (!adev->gmc.xgmi.connected_to_cpu) {
3955                 arch_phys_wc_del(adev->gmc.vram_mtrr);
3956                 arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size);
3957         }
3958 }
3959
3960 /**
3961  * amdgpu_device_fini_hw - tear down the driver
3962  *
3963  * @adev: amdgpu_device pointer
3964  *
3965  * Tear down the driver info (all asics).
3966  * Called at driver shutdown.
3967  */
3968 void amdgpu_device_fini_hw(struct amdgpu_device *adev)
3969 {
3970         dev_info(adev->dev, "amdgpu: finishing device.\n");
3971         flush_delayed_work(&adev->delayed_init_work);
3972         adev->shutdown = true;
3973
3974         /* make sure IB test finished before entering exclusive mode
3975          * to avoid preemption on IB test
3976          * */
3977         if (amdgpu_sriov_vf(adev)) {
3978                 amdgpu_virt_request_full_gpu(adev, false);
3979                 amdgpu_virt_fini_data_exchange(adev);
3980         }
3981
3982         /* disable all interrupts */
3983         amdgpu_irq_disable_all(adev);
3984         if (adev->mode_info.mode_config_initialized){
3985                 if (!drm_drv_uses_atomic_modeset(adev_to_drm(adev)))
3986                         drm_helper_force_disable_all(adev_to_drm(adev));
3987                 else
3988                         drm_atomic_helper_shutdown(adev_to_drm(adev));
3989         }
3990         amdgpu_fence_driver_hw_fini(adev);
3991
3992         if (adev->mman.initialized)
3993                 drain_workqueue(adev->mman.bdev.wq);
3994
3995         if (adev->pm_sysfs_en)
3996                 amdgpu_pm_sysfs_fini(adev);
3997         if (adev->ucode_sysfs_en)
3998                 amdgpu_ucode_sysfs_fini(adev);
3999         if (adev->psp_sysfs_en)
4000                 amdgpu_psp_sysfs_fini(adev);
4001         sysfs_remove_files(&adev->dev->kobj, amdgpu_dev_attributes);
4002
4003         /* disable ras feature must before hw fini */
4004         amdgpu_ras_pre_fini(adev);
4005
4006         amdgpu_device_ip_fini_early(adev);
4007
4008         amdgpu_irq_fini_hw(adev);
4009
4010         if (adev->mman.initialized)
4011                 ttm_device_clear_dma_mappings(&adev->mman.bdev);
4012
4013         amdgpu_gart_dummy_page_fini(adev);
4014
4015         amdgpu_device_unmap_mmio(adev);
4016
4017 }
4018
4019 void amdgpu_device_fini_sw(struct amdgpu_device *adev)
4020 {
4021         int idx;
4022
4023         amdgpu_fence_driver_sw_fini(adev);
4024         amdgpu_device_ip_fini(adev);
4025         release_firmware(adev->firmware.gpu_info_fw);
4026         adev->firmware.gpu_info_fw = NULL;
4027         adev->accel_working = false;
4028         dma_fence_put(rcu_dereference_protected(adev->gang_submit, true));
4029
4030         amdgpu_reset_fini(adev);
4031
4032         /* free i2c buses */
4033         if (!amdgpu_device_has_dc_support(adev))
4034                 amdgpu_i2c_fini(adev);
4035
4036         if (amdgpu_emu_mode != 1)
4037                 amdgpu_atombios_fini(adev);
4038
4039         kfree(adev->bios);
4040         adev->bios = NULL;
4041         if (amdgpu_device_supports_px(adev_to_drm(adev))) {
4042                 vga_switcheroo_unregister_client(adev->pdev);
4043                 vga_switcheroo_fini_domain_pm_ops(adev->dev);
4044         }
4045         if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
4046                 vga_client_unregister(adev->pdev);
4047
4048         if (drm_dev_enter(adev_to_drm(adev), &idx)) {
4049
4050                 iounmap(adev->rmmio);
4051                 adev->rmmio = NULL;
4052                 amdgpu_device_doorbell_fini(adev);
4053                 drm_dev_exit(idx);
4054         }
4055
4056         if (IS_ENABLED(CONFIG_PERF_EVENTS))
4057                 amdgpu_pmu_fini(adev);
4058         if (adev->mman.discovery_bin)
4059                 amdgpu_discovery_fini(adev);
4060
4061         amdgpu_reset_put_reset_domain(adev->reset_domain);
4062         adev->reset_domain = NULL;
4063
4064         kfree(adev->pci_state);
4065
4066 }
4067
4068 /**
4069  * amdgpu_device_evict_resources - evict device resources
4070  * @adev: amdgpu device object
4071  *
4072  * Evicts all ttm device resources(vram BOs, gart table) from the lru list
4073  * of the vram memory type. Mainly used for evicting device resources
4074  * at suspend time.
4075  *
4076  */
4077 static int amdgpu_device_evict_resources(struct amdgpu_device *adev)
4078 {
4079         int ret;
4080
4081         /* No need to evict vram on APUs for suspend to ram or s2idle */
4082         if ((adev->in_s3 || adev->in_s0ix) && (adev->flags & AMD_IS_APU))
4083                 return 0;
4084
4085         ret = amdgpu_ttm_evict_resources(adev, TTM_PL_VRAM);
4086         if (ret)
4087                 DRM_WARN("evicting device resources failed\n");
4088         return ret;
4089 }
4090
4091 /*
4092  * Suspend & resume.
4093  */
4094 /**
4095  * amdgpu_device_suspend - initiate device suspend
4096  *
4097  * @dev: drm dev pointer
4098  * @fbcon : notify the fbdev of suspend
4099  *
4100  * Puts the hw in the suspend state (all asics).
4101  * Returns 0 for success or an error on failure.
4102  * Called at driver suspend.
4103  */
4104 int amdgpu_device_suspend(struct drm_device *dev, bool fbcon)
4105 {
4106         struct amdgpu_device *adev = drm_to_adev(dev);
4107         int r = 0;
4108
4109         if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
4110                 return 0;
4111
4112         adev->in_suspend = true;
4113
4114         /* Evict the majority of BOs before grabbing the full access */
4115         r = amdgpu_device_evict_resources(adev);
4116         if (r)
4117                 return r;
4118
4119         if (amdgpu_sriov_vf(adev)) {
4120                 amdgpu_virt_fini_data_exchange(adev);
4121                 r = amdgpu_virt_request_full_gpu(adev, false);
4122                 if (r)
4123                         return r;
4124         }
4125
4126         if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D3))
4127                 DRM_WARN("smart shift update failed\n");
4128
4129         drm_kms_helper_poll_disable(dev);
4130
4131         if (fbcon)
4132                 drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, true);
4133
4134         cancel_delayed_work_sync(&adev->delayed_init_work);
4135
4136         amdgpu_ras_suspend(adev);
4137
4138         amdgpu_device_ip_suspend_phase1(adev);
4139
4140         if (!adev->in_s0ix)
4141                 amdgpu_amdkfd_suspend(adev, adev->in_runpm);
4142
4143         r = amdgpu_device_evict_resources(adev);
4144         if (r)
4145                 return r;
4146
4147         amdgpu_fence_driver_hw_fini(adev);
4148
4149         amdgpu_device_ip_suspend_phase2(adev);
4150
4151         if (amdgpu_sriov_vf(adev))
4152                 amdgpu_virt_release_full_gpu(adev, false);
4153
4154         return 0;
4155 }
4156
4157 /**
4158  * amdgpu_device_resume - initiate device resume
4159  *
4160  * @dev: drm dev pointer
4161  * @fbcon : notify the fbdev of resume
4162  *
4163  * Bring the hw back to operating state (all asics).
4164  * Returns 0 for success or an error on failure.
4165  * Called at driver resume.
4166  */
4167 int amdgpu_device_resume(struct drm_device *dev, bool fbcon)
4168 {
4169         struct amdgpu_device *adev = drm_to_adev(dev);
4170         int r = 0;
4171
4172         if (amdgpu_sriov_vf(adev)) {
4173                 r = amdgpu_virt_request_full_gpu(adev, true);
4174                 if (r)
4175                         return r;
4176         }
4177
4178         if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
4179                 return 0;
4180
4181         if (adev->in_s0ix)
4182                 amdgpu_dpm_gfx_state_change(adev, sGpuChangeState_D0Entry);
4183
4184         /* post card */
4185         if (amdgpu_device_need_post(adev)) {
4186                 r = amdgpu_device_asic_init(adev);
4187                 if (r)
4188                         dev_err(adev->dev, "amdgpu asic init failed\n");
4189         }
4190
4191         r = amdgpu_device_ip_resume(adev);
4192
4193         if (r) {
4194                 dev_err(adev->dev, "amdgpu_device_ip_resume failed (%d).\n", r);
4195                 goto exit;
4196         }
4197         amdgpu_fence_driver_hw_init(adev);
4198
4199         r = amdgpu_device_ip_late_init(adev);
4200         if (r)
4201                 goto exit;
4202
4203         queue_delayed_work(system_wq, &adev->delayed_init_work,
4204                            msecs_to_jiffies(AMDGPU_RESUME_MS));
4205
4206         if (!adev->in_s0ix) {
4207                 r = amdgpu_amdkfd_resume(adev, adev->in_runpm);
4208                 if (r)
4209                         goto exit;
4210         }
4211
4212 exit:
4213         if (amdgpu_sriov_vf(adev)) {
4214                 amdgpu_virt_init_data_exchange(adev);
4215                 amdgpu_virt_release_full_gpu(adev, true);
4216         }
4217
4218         if (r)
4219                 return r;
4220
4221         /* Make sure IB tests flushed */
4222         flush_delayed_work(&adev->delayed_init_work);
4223
4224         if (adev->in_s0ix) {
4225                 /* re-enable gfxoff after IP resume. This re-enables gfxoff after
4226                  * it was disabled for IP resume in amdgpu_device_ip_resume_phase2().
4227                  */
4228                 amdgpu_gfx_off_ctrl(adev, true);
4229                 DRM_DEBUG("will enable gfxoff for the mission mode\n");
4230         }
4231         if (fbcon)
4232                 drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, false);
4233
4234         drm_kms_helper_poll_enable(dev);
4235
4236         amdgpu_ras_resume(adev);
4237
4238         if (adev->mode_info.num_crtc) {
4239                 /*
4240                  * Most of the connector probing functions try to acquire runtime pm
4241                  * refs to ensure that the GPU is powered on when connector polling is
4242                  * performed. Since we're calling this from a runtime PM callback,
4243                  * trying to acquire rpm refs will cause us to deadlock.
4244                  *
4245                  * Since we're guaranteed to be holding the rpm lock, it's safe to
4246                  * temporarily disable the rpm helpers so this doesn't deadlock us.
4247                  */
4248 #ifdef CONFIG_PM
4249                 dev->dev->power.disable_depth++;
4250 #endif
4251                 if (!adev->dc_enabled)
4252                         drm_helper_hpd_irq_event(dev);
4253                 else
4254                         drm_kms_helper_hotplug_event(dev);
4255 #ifdef CONFIG_PM
4256                 dev->dev->power.disable_depth--;
4257 #endif
4258         }
4259         adev->in_suspend = false;
4260
4261         if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D0))
4262                 DRM_WARN("smart shift update failed\n");
4263
4264         return 0;
4265 }
4266
4267 /**
4268  * amdgpu_device_ip_check_soft_reset - did soft reset succeed
4269  *
4270  * @adev: amdgpu_device pointer
4271  *
4272  * The list of all the hardware IPs that make up the asic is walked and
4273  * the check_soft_reset callbacks are run.  check_soft_reset determines
4274  * if the asic is still hung or not.
4275  * Returns true if any of the IPs are still in a hung state, false if not.
4276  */
4277 static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
4278 {
4279         int i;
4280         bool asic_hang = false;
4281
4282         if (amdgpu_sriov_vf(adev))
4283                 return true;
4284
4285         if (amdgpu_asic_need_full_reset(adev))
4286                 return true;
4287
4288         for (i = 0; i < adev->num_ip_blocks; i++) {
4289                 if (!adev->ip_blocks[i].status.valid)
4290                         continue;
4291                 if (adev->ip_blocks[i].version->funcs->check_soft_reset)
4292                         adev->ip_blocks[i].status.hang =
4293                                 adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
4294                 if (adev->ip_blocks[i].status.hang) {
4295                         dev_info(adev->dev, "IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
4296                         asic_hang = true;
4297                 }
4298         }
4299         return asic_hang;
4300 }
4301
4302 /**
4303  * amdgpu_device_ip_pre_soft_reset - prepare for soft reset
4304  *
4305  * @adev: amdgpu_device pointer
4306  *
4307  * The list of all the hardware IPs that make up the asic is walked and the
4308  * pre_soft_reset callbacks are run if the block is hung.  pre_soft_reset
4309  * handles any IP specific hardware or software state changes that are
4310  * necessary for a soft reset to succeed.
4311  * Returns 0 on success, negative error code on failure.
4312  */
4313 static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
4314 {
4315         int i, r = 0;
4316
4317         for (i = 0; i < adev->num_ip_blocks; i++) {
4318                 if (!adev->ip_blocks[i].status.valid)
4319                         continue;
4320                 if (adev->ip_blocks[i].status.hang &&
4321                     adev->ip_blocks[i].version->funcs->pre_soft_reset) {
4322                         r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
4323                         if (r)
4324                                 return r;
4325                 }
4326         }
4327
4328         return 0;
4329 }
4330
4331 /**
4332  * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed
4333  *
4334  * @adev: amdgpu_device pointer
4335  *
4336  * Some hardware IPs cannot be soft reset.  If they are hung, a full gpu
4337  * reset is necessary to recover.
4338  * Returns true if a full asic reset is required, false if not.
4339  */
4340 static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
4341 {
4342         int i;
4343
4344         if (amdgpu_asic_need_full_reset(adev))
4345                 return true;
4346
4347         for (i = 0; i < adev->num_ip_blocks; i++) {
4348                 if (!adev->ip_blocks[i].status.valid)
4349                         continue;
4350                 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
4351                     (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
4352                     (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
4353                     (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
4354                      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
4355                         if (adev->ip_blocks[i].status.hang) {
4356                                 dev_info(adev->dev, "Some block need full reset!\n");
4357                                 return true;
4358                         }
4359                 }
4360         }
4361         return false;
4362 }
4363
4364 /**
4365  * amdgpu_device_ip_soft_reset - do a soft reset
4366  *
4367  * @adev: amdgpu_device pointer
4368  *
4369  * The list of all the hardware IPs that make up the asic is walked and the
4370  * soft_reset callbacks are run if the block is hung.  soft_reset handles any
4371  * IP specific hardware or software state changes that are necessary to soft
4372  * reset the IP.
4373  * Returns 0 on success, negative error code on failure.
4374  */
4375 static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
4376 {
4377         int i, r = 0;
4378
4379         for (i = 0; i < adev->num_ip_blocks; i++) {
4380                 if (!adev->ip_blocks[i].status.valid)
4381                         continue;
4382                 if (adev->ip_blocks[i].status.hang &&
4383                     adev->ip_blocks[i].version->funcs->soft_reset) {
4384                         r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
4385                         if (r)
4386                                 return r;
4387                 }
4388         }
4389
4390         return 0;
4391 }
4392
4393 /**
4394  * amdgpu_device_ip_post_soft_reset - clean up from soft reset
4395  *
4396  * @adev: amdgpu_device pointer
4397  *
4398  * The list of all the hardware IPs that make up the asic is walked and the
4399  * post_soft_reset callbacks are run if the asic was hung.  post_soft_reset
4400  * handles any IP specific hardware or software state changes that are
4401  * necessary after the IP has been soft reset.
4402  * Returns 0 on success, negative error code on failure.
4403  */
4404 static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
4405 {
4406         int i, r = 0;
4407
4408         for (i = 0; i < adev->num_ip_blocks; i++) {
4409                 if (!adev->ip_blocks[i].status.valid)
4410                         continue;
4411                 if (adev->ip_blocks[i].status.hang &&
4412                     adev->ip_blocks[i].version->funcs->post_soft_reset)
4413                         r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
4414                 if (r)
4415                         return r;
4416         }
4417
4418         return 0;
4419 }
4420
4421 /**
4422  * amdgpu_device_recover_vram - Recover some VRAM contents
4423  *
4424  * @adev: amdgpu_device pointer
4425  *
4426  * Restores the contents of VRAM buffers from the shadows in GTT.  Used to
4427  * restore things like GPUVM page tables after a GPU reset where
4428  * the contents of VRAM might be lost.
4429  *
4430  * Returns:
4431  * 0 on success, negative error code on failure.
4432  */
4433 static int amdgpu_device_recover_vram(struct amdgpu_device *adev)
4434 {
4435         struct dma_fence *fence = NULL, *next = NULL;
4436         struct amdgpu_bo *shadow;
4437         struct amdgpu_bo_vm *vmbo;
4438         long r = 1, tmo;
4439
4440         if (amdgpu_sriov_runtime(adev))
4441                 tmo = msecs_to_jiffies(8000);
4442         else
4443                 tmo = msecs_to_jiffies(100);
4444
4445         dev_info(adev->dev, "recover vram bo from shadow start\n");
4446         mutex_lock(&adev->shadow_list_lock);
4447         list_for_each_entry(vmbo, &adev->shadow_list, shadow_list) {
4448                 shadow = &vmbo->bo;
4449                 /* No need to recover an evicted BO */
4450                 if (shadow->tbo.resource->mem_type != TTM_PL_TT ||
4451                     shadow->tbo.resource->start == AMDGPU_BO_INVALID_OFFSET ||
4452                     shadow->parent->tbo.resource->mem_type != TTM_PL_VRAM)
4453                         continue;
4454
4455                 r = amdgpu_bo_restore_shadow(shadow, &next);
4456                 if (r)
4457                         break;
4458
4459                 if (fence) {
4460                         tmo = dma_fence_wait_timeout(fence, false, tmo);
4461                         dma_fence_put(fence);
4462                         fence = next;
4463                         if (tmo == 0) {
4464                                 r = -ETIMEDOUT;
4465                                 break;
4466                         } else if (tmo < 0) {
4467                                 r = tmo;
4468                                 break;
4469                         }
4470                 } else {
4471                         fence = next;
4472                 }
4473         }
4474         mutex_unlock(&adev->shadow_list_lock);
4475
4476         if (fence)
4477                 tmo = dma_fence_wait_timeout(fence, false, tmo);
4478         dma_fence_put(fence);
4479
4480         if (r < 0 || tmo <= 0) {
4481                 dev_err(adev->dev, "recover vram bo from shadow failed, r is %ld, tmo is %ld\n", r, tmo);
4482                 return -EIO;
4483         }
4484
4485         dev_info(adev->dev, "recover vram bo from shadow done\n");
4486         return 0;
4487 }
4488
4489
4490 /**
4491  * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
4492  *
4493  * @adev: amdgpu_device pointer
4494  * @from_hypervisor: request from hypervisor
4495  *
4496  * do VF FLR and reinitialize Asic
4497  * return 0 means succeeded otherwise failed
4498  */
4499 static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
4500                                      bool from_hypervisor)
4501 {
4502         int r;
4503         struct amdgpu_hive_info *hive = NULL;
4504         int retry_limit = 0;
4505
4506 retry:
4507         amdgpu_amdkfd_pre_reset(adev);
4508
4509         if (from_hypervisor)
4510                 r = amdgpu_virt_request_full_gpu(adev, true);
4511         else
4512                 r = amdgpu_virt_reset_gpu(adev);
4513         if (r)
4514                 return r;
4515
4516         /* Resume IP prior to SMC */
4517         r = amdgpu_device_ip_reinit_early_sriov(adev);
4518         if (r)
4519                 goto error;
4520
4521         amdgpu_virt_init_data_exchange(adev);
4522
4523         r = amdgpu_device_fw_loading(adev);
4524         if (r)
4525                 return r;
4526
4527         /* now we are okay to resume SMC/CP/SDMA */
4528         r = amdgpu_device_ip_reinit_late_sriov(adev);
4529         if (r)
4530                 goto error;
4531
4532         hive = amdgpu_get_xgmi_hive(adev);
4533         /* Update PSP FW topology after reset */
4534         if (hive && adev->gmc.xgmi.num_physical_nodes > 1)
4535                 r = amdgpu_xgmi_update_topology(hive, adev);
4536
4537         if (hive)
4538                 amdgpu_put_xgmi_hive(hive);
4539
4540         if (!r) {
4541                 amdgpu_irq_gpu_reset_resume_helper(adev);
4542                 r = amdgpu_ib_ring_tests(adev);
4543
4544                 amdgpu_amdkfd_post_reset(adev);
4545         }
4546
4547 error:
4548         if (!r && adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) {
4549                 amdgpu_inc_vram_lost(adev);
4550                 r = amdgpu_device_recover_vram(adev);
4551         }
4552         amdgpu_virt_release_full_gpu(adev, true);
4553
4554         if (AMDGPU_RETRY_SRIOV_RESET(r)) {
4555                 if (retry_limit < AMDGPU_MAX_RETRY_LIMIT) {
4556                         retry_limit++;
4557                         goto retry;
4558                 } else
4559                         DRM_ERROR("GPU reset retry is beyond the retry limit\n");
4560         }
4561
4562         return r;
4563 }
4564
4565 /**
4566  * amdgpu_device_has_job_running - check if there is any job in mirror list
4567  *
4568  * @adev: amdgpu_device pointer
4569  *
4570  * check if there is any job in mirror list
4571  */
4572 bool amdgpu_device_has_job_running(struct amdgpu_device *adev)
4573 {
4574         int i;
4575         struct drm_sched_job *job;
4576
4577         for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4578                 struct amdgpu_ring *ring = adev->rings[i];
4579
4580                 if (!ring || !ring->sched.thread)
4581                         continue;
4582
4583                 spin_lock(&ring->sched.job_list_lock);
4584                 job = list_first_entry_or_null(&ring->sched.pending_list,
4585                                                struct drm_sched_job, list);
4586                 spin_unlock(&ring->sched.job_list_lock);
4587                 if (job)
4588                         return true;
4589         }
4590         return false;
4591 }
4592
4593 /**
4594  * amdgpu_device_should_recover_gpu - check if we should try GPU recovery
4595  *
4596  * @adev: amdgpu_device pointer
4597  *
4598  * Check amdgpu_gpu_recovery and SRIOV status to see if we should try to recover
4599  * a hung GPU.
4600  */
4601 bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev)
4602 {
4603
4604         if (amdgpu_gpu_recovery == 0)
4605                 goto disabled;
4606
4607         /* Skip soft reset check in fatal error mode */
4608         if (!amdgpu_ras_is_poison_mode_supported(adev))
4609                 return true;
4610
4611         if (!amdgpu_device_ip_check_soft_reset(adev)) {
4612                 dev_info(adev->dev,"Timeout, but no hardware hang detected.\n");
4613                 return false;
4614         }
4615
4616         if (amdgpu_sriov_vf(adev))
4617                 return true;
4618
4619         if (amdgpu_gpu_recovery == -1) {
4620                 switch (adev->asic_type) {
4621 #ifdef CONFIG_DRM_AMDGPU_SI
4622                 case CHIP_VERDE:
4623                 case CHIP_TAHITI:
4624                 case CHIP_PITCAIRN:
4625                 case CHIP_OLAND:
4626                 case CHIP_HAINAN:
4627 #endif
4628 #ifdef CONFIG_DRM_AMDGPU_CIK
4629                 case CHIP_KAVERI:
4630                 case CHIP_KABINI:
4631                 case CHIP_MULLINS:
4632 #endif
4633                 case CHIP_CARRIZO:
4634                 case CHIP_STONEY:
4635                 case CHIP_CYAN_SKILLFISH:
4636                         goto disabled;
4637                 default:
4638                         break;
4639                 }
4640         }
4641
4642         return true;
4643
4644 disabled:
4645                 dev_info(adev->dev, "GPU recovery disabled.\n");
4646                 return false;
4647 }
4648
4649 int amdgpu_device_mode1_reset(struct amdgpu_device *adev)
4650 {
4651         u32 i;
4652         int ret = 0;
4653
4654         amdgpu_atombios_scratch_regs_engine_hung(adev, true);
4655
4656         dev_info(adev->dev, "GPU mode1 reset\n");
4657
4658         /* disable BM */
4659         pci_clear_master(adev->pdev);
4660
4661         amdgpu_device_cache_pci_state(adev->pdev);
4662
4663         if (amdgpu_dpm_is_mode1_reset_supported(adev)) {
4664                 dev_info(adev->dev, "GPU smu mode1 reset\n");
4665                 ret = amdgpu_dpm_mode1_reset(adev);
4666         } else {
4667                 dev_info(adev->dev, "GPU psp mode1 reset\n");
4668                 ret = psp_gpu_reset(adev);
4669         }
4670
4671         if (ret)
4672                 dev_err(adev->dev, "GPU mode1 reset failed\n");
4673
4674         amdgpu_device_load_pci_state(adev->pdev);
4675
4676         /* wait for asic to come out of reset */
4677         for (i = 0; i < adev->usec_timeout; i++) {
4678                 u32 memsize = adev->nbio.funcs->get_memsize(adev);
4679
4680                 if (memsize != 0xffffffff)
4681                         break;
4682                 udelay(1);
4683         }
4684
4685         amdgpu_atombios_scratch_regs_engine_hung(adev, false);
4686         return ret;
4687 }
4688
4689 int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev,
4690                                  struct amdgpu_reset_context *reset_context)
4691 {
4692         int i, r = 0;
4693         struct amdgpu_job *job = NULL;
4694         bool need_full_reset =
4695                 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4696
4697         if (reset_context->reset_req_dev == adev)
4698                 job = reset_context->job;
4699
4700         if (amdgpu_sriov_vf(adev)) {
4701                 /* stop the data exchange thread */
4702                 amdgpu_virt_fini_data_exchange(adev);
4703         }
4704
4705         amdgpu_fence_driver_isr_toggle(adev, true);
4706
4707         /* block all schedulers and reset given job's ring */
4708         for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4709                 struct amdgpu_ring *ring = adev->rings[i];
4710
4711                 if (!ring || !ring->sched.thread)
4712                         continue;
4713
4714                 /*clear job fence from fence drv to avoid force_completion
4715                  *leave NULL and vm flush fence in fence drv */
4716                 amdgpu_fence_driver_clear_job_fences(ring);
4717
4718                 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
4719                 amdgpu_fence_driver_force_completion(ring);
4720         }
4721
4722         amdgpu_fence_driver_isr_toggle(adev, false);
4723
4724         if (job && job->vm)
4725                 drm_sched_increase_karma(&job->base);
4726
4727         r = amdgpu_reset_prepare_hwcontext(adev, reset_context);
4728         /* If reset handler not implemented, continue; otherwise return */
4729         if (r == -ENOSYS)
4730                 r = 0;
4731         else
4732                 return r;
4733
4734         /* Don't suspend on bare metal if we are not going to HW reset the ASIC */
4735         if (!amdgpu_sriov_vf(adev)) {
4736
4737                 if (!need_full_reset)
4738                         need_full_reset = amdgpu_device_ip_need_full_reset(adev);
4739
4740                 if (!need_full_reset && amdgpu_gpu_recovery) {
4741                         amdgpu_device_ip_pre_soft_reset(adev);
4742                         r = amdgpu_device_ip_soft_reset(adev);
4743                         amdgpu_device_ip_post_soft_reset(adev);
4744                         if (r || amdgpu_device_ip_check_soft_reset(adev)) {
4745                                 dev_info(adev->dev, "soft reset failed, will fallback to full reset!\n");
4746                                 need_full_reset = true;
4747                         }
4748                 }
4749
4750                 if (need_full_reset)
4751                         r = amdgpu_device_ip_suspend(adev);
4752                 if (need_full_reset)
4753                         set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4754                 else
4755                         clear_bit(AMDGPU_NEED_FULL_RESET,
4756                                   &reset_context->flags);
4757         }
4758
4759         return r;
4760 }
4761
4762 static int amdgpu_reset_reg_dumps(struct amdgpu_device *adev)
4763 {
4764         int i;
4765
4766         lockdep_assert_held(&adev->reset_domain->sem);
4767
4768         for (i = 0; i < adev->num_regs; i++) {
4769                 adev->reset_dump_reg_value[i] = RREG32(adev->reset_dump_reg_list[i]);
4770                 trace_amdgpu_reset_reg_dumps(adev->reset_dump_reg_list[i],
4771                                              adev->reset_dump_reg_value[i]);
4772         }
4773
4774         return 0;
4775 }
4776
4777 #ifdef CONFIG_DEV_COREDUMP
4778 static ssize_t amdgpu_devcoredump_read(char *buffer, loff_t offset,
4779                 size_t count, void *data, size_t datalen)
4780 {
4781         struct drm_printer p;
4782         struct amdgpu_device *adev = data;
4783         struct drm_print_iterator iter;
4784         int i;
4785
4786         iter.data = buffer;
4787         iter.offset = 0;
4788         iter.start = offset;
4789         iter.remain = count;
4790
4791         p = drm_coredump_printer(&iter);
4792
4793         drm_printf(&p, "**** AMDGPU Device Coredump ****\n");
4794         drm_printf(&p, "kernel: " UTS_RELEASE "\n");
4795         drm_printf(&p, "module: " KBUILD_MODNAME "\n");
4796         drm_printf(&p, "time: %lld.%09ld\n", adev->reset_time.tv_sec, adev->reset_time.tv_nsec);
4797         if (adev->reset_task_info.pid)
4798                 drm_printf(&p, "process_name: %s PID: %d\n",
4799                            adev->reset_task_info.process_name,
4800                            adev->reset_task_info.pid);
4801
4802         if (adev->reset_vram_lost)
4803                 drm_printf(&p, "VRAM is lost due to GPU reset!\n");
4804         if (adev->num_regs) {
4805                 drm_printf(&p, "AMDGPU register dumps:\nOffset:     Value:\n");
4806
4807                 for (i = 0; i < adev->num_regs; i++)
4808                         drm_printf(&p, "0x%08x: 0x%08x\n",
4809                                    adev->reset_dump_reg_list[i],
4810                                    adev->reset_dump_reg_value[i]);
4811         }
4812
4813         return count - iter.remain;
4814 }
4815
4816 static void amdgpu_devcoredump_free(void *data)
4817 {
4818 }
4819
4820 static void amdgpu_reset_capture_coredumpm(struct amdgpu_device *adev)
4821 {
4822         struct drm_device *dev = adev_to_drm(adev);
4823
4824         ktime_get_ts64(&adev->reset_time);
4825         dev_coredumpm(dev->dev, THIS_MODULE, adev, 0, GFP_KERNEL,
4826                       amdgpu_devcoredump_read, amdgpu_devcoredump_free);
4827 }
4828 #endif
4829
4830 int amdgpu_do_asic_reset(struct list_head *device_list_handle,
4831                          struct amdgpu_reset_context *reset_context)
4832 {
4833         struct amdgpu_device *tmp_adev = NULL;
4834         bool need_full_reset, skip_hw_reset, vram_lost = false;
4835         int r = 0;
4836         bool gpu_reset_for_dev_remove = 0;
4837
4838         /* Try reset handler method first */
4839         tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
4840                                     reset_list);
4841         amdgpu_reset_reg_dumps(tmp_adev);
4842
4843         reset_context->reset_device_list = device_list_handle;
4844         r = amdgpu_reset_perform_reset(tmp_adev, reset_context);
4845         /* If reset handler not implemented, continue; otherwise return */
4846         if (r == -ENOSYS)
4847                 r = 0;
4848         else
4849                 return r;
4850
4851         /* Reset handler not implemented, use the default method */
4852         need_full_reset =
4853                 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4854         skip_hw_reset = test_bit(AMDGPU_SKIP_HW_RESET, &reset_context->flags);
4855
4856         gpu_reset_for_dev_remove =
4857                 test_bit(AMDGPU_RESET_FOR_DEVICE_REMOVE, &reset_context->flags) &&
4858                         test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4859
4860         /*
4861          * ASIC reset has to be done on all XGMI hive nodes ASAP
4862          * to allow proper links negotiation in FW (within 1 sec)
4863          */
4864         if (!skip_hw_reset && need_full_reset) {
4865                 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4866                         /* For XGMI run all resets in parallel to speed up the process */
4867                         if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
4868                                 tmp_adev->gmc.xgmi.pending_reset = false;
4869                                 if (!queue_work(system_unbound_wq, &tmp_adev->xgmi_reset_work))
4870                                         r = -EALREADY;
4871                         } else
4872                                 r = amdgpu_asic_reset(tmp_adev);
4873
4874                         if (r) {
4875                                 dev_err(tmp_adev->dev, "ASIC reset failed with error, %d for drm dev, %s",
4876                                          r, adev_to_drm(tmp_adev)->unique);
4877                                 break;
4878                         }
4879                 }
4880
4881                 /* For XGMI wait for all resets to complete before proceed */
4882                 if (!r) {
4883                         list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4884                                 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
4885                                         flush_work(&tmp_adev->xgmi_reset_work);
4886                                         r = tmp_adev->asic_reset_res;
4887                                         if (r)
4888                                                 break;
4889                                 }
4890                         }
4891                 }
4892         }
4893
4894         if (!r && amdgpu_ras_intr_triggered()) {
4895                 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4896                         if (tmp_adev->mmhub.ras && tmp_adev->mmhub.ras->ras_block.hw_ops &&
4897                             tmp_adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count)
4898                                 tmp_adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count(tmp_adev);
4899                 }
4900
4901                 amdgpu_ras_intr_cleared();
4902         }
4903
4904         /* Since the mode1 reset affects base ip blocks, the
4905          * phase1 ip blocks need to be resumed. Otherwise there
4906          * will be a BIOS signature error and the psp bootloader
4907          * can't load kdb on the next amdgpu install.
4908          */
4909         if (gpu_reset_for_dev_remove) {
4910                 list_for_each_entry(tmp_adev, device_list_handle, reset_list)
4911                         amdgpu_device_ip_resume_phase1(tmp_adev);
4912
4913                 goto end;
4914         }
4915
4916         list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4917                 if (need_full_reset) {
4918                         /* post card */
4919                         r = amdgpu_device_asic_init(tmp_adev);
4920                         if (r) {
4921                                 dev_warn(tmp_adev->dev, "asic atom init failed!");
4922                         } else {
4923                                 dev_info(tmp_adev->dev, "GPU reset succeeded, trying to resume\n");
4924                                 r = amdgpu_amdkfd_resume_iommu(tmp_adev);
4925                                 if (r)
4926                                         goto out;
4927
4928                                 r = amdgpu_device_ip_resume_phase1(tmp_adev);
4929                                 if (r)
4930                                         goto out;
4931
4932                                 vram_lost = amdgpu_device_check_vram_lost(tmp_adev);
4933 #ifdef CONFIG_DEV_COREDUMP
4934                                 tmp_adev->reset_vram_lost = vram_lost;
4935                                 memset(&tmp_adev->reset_task_info, 0,
4936                                                 sizeof(tmp_adev->reset_task_info));
4937                                 if (reset_context->job && reset_context->job->vm)
4938                                         tmp_adev->reset_task_info =
4939                                                 reset_context->job->vm->task_info;
4940                                 amdgpu_reset_capture_coredumpm(tmp_adev);
4941 #endif
4942                                 if (vram_lost) {
4943                                         DRM_INFO("VRAM is lost due to GPU reset!\n");
4944                                         amdgpu_inc_vram_lost(tmp_adev);
4945                                 }
4946
4947                                 r = amdgpu_device_fw_loading(tmp_adev);
4948                                 if (r)
4949                                         return r;
4950
4951                                 r = amdgpu_device_ip_resume_phase2(tmp_adev);
4952                                 if (r)
4953                                         goto out;
4954
4955                                 if (vram_lost)
4956                                         amdgpu_device_fill_reset_magic(tmp_adev);
4957
4958                                 /*
4959                                  * Add this ASIC as tracked as reset was already
4960                                  * complete successfully.
4961                                  */
4962                                 amdgpu_register_gpu_instance(tmp_adev);
4963
4964                                 if (!reset_context->hive &&
4965                                     tmp_adev->gmc.xgmi.num_physical_nodes > 1)
4966                                         amdgpu_xgmi_add_device(tmp_adev);
4967
4968                                 r = amdgpu_device_ip_late_init(tmp_adev);
4969                                 if (r)
4970                                         goto out;
4971
4972                                 drm_fb_helper_set_suspend_unlocked(adev_to_drm(tmp_adev)->fb_helper, false);
4973
4974                                 /*
4975                                  * The GPU enters bad state once faulty pages
4976                                  * by ECC has reached the threshold, and ras
4977                                  * recovery is scheduled next. So add one check
4978                                  * here to break recovery if it indeed exceeds
4979                                  * bad page threshold, and remind user to
4980                                  * retire this GPU or setting one bigger
4981                                  * bad_page_threshold value to fix this once
4982                                  * probing driver again.
4983                                  */
4984                                 if (!amdgpu_ras_eeprom_check_err_threshold(tmp_adev)) {
4985                                         /* must succeed. */
4986                                         amdgpu_ras_resume(tmp_adev);
4987                                 } else {
4988                                         r = -EINVAL;
4989                                         goto out;
4990                                 }
4991
4992                                 /* Update PSP FW topology after reset */
4993                                 if (reset_context->hive &&
4994                                     tmp_adev->gmc.xgmi.num_physical_nodes > 1)
4995                                         r = amdgpu_xgmi_update_topology(
4996                                                 reset_context->hive, tmp_adev);
4997                         }
4998                 }
4999
5000 out:
5001                 if (!r) {
5002                         amdgpu_irq_gpu_reset_resume_helper(tmp_adev);
5003                         r = amdgpu_ib_ring_tests(tmp_adev);
5004                         if (r) {
5005                                 dev_err(tmp_adev->dev, "ib ring test failed (%d).\n", r);
5006                                 need_full_reset = true;
5007                                 r = -EAGAIN;
5008                                 goto end;
5009                         }
5010                 }
5011
5012                 if (!r)
5013                         r = amdgpu_device_recover_vram(tmp_adev);
5014                 else
5015                         tmp_adev->asic_reset_res = r;
5016         }
5017
5018 end:
5019         if (need_full_reset)
5020                 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
5021         else
5022                 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
5023         return r;
5024 }
5025
5026 static void amdgpu_device_set_mp1_state(struct amdgpu_device *adev)
5027 {
5028
5029         switch (amdgpu_asic_reset_method(adev)) {
5030         case AMD_RESET_METHOD_MODE1:
5031                 adev->mp1_state = PP_MP1_STATE_SHUTDOWN;
5032                 break;
5033         case AMD_RESET_METHOD_MODE2:
5034                 adev->mp1_state = PP_MP1_STATE_RESET;
5035                 break;
5036         default:
5037                 adev->mp1_state = PP_MP1_STATE_NONE;
5038                 break;
5039         }
5040 }
5041
5042 static void amdgpu_device_unset_mp1_state(struct amdgpu_device *adev)
5043 {
5044         amdgpu_vf_error_trans_all(adev);
5045         adev->mp1_state = PP_MP1_STATE_NONE;
5046 }
5047
5048 static void amdgpu_device_resume_display_audio(struct amdgpu_device *adev)
5049 {
5050         struct pci_dev *p = NULL;
5051
5052         p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
5053                         adev->pdev->bus->number, 1);
5054         if (p) {
5055                 pm_runtime_enable(&(p->dev));
5056                 pm_runtime_resume(&(p->dev));
5057         }
5058
5059         pci_dev_put(p);
5060 }
5061
5062 static int amdgpu_device_suspend_display_audio(struct amdgpu_device *adev)
5063 {
5064         enum amd_reset_method reset_method;
5065         struct pci_dev *p = NULL;
5066         u64 expires;
5067
5068         /*
5069          * For now, only BACO and mode1 reset are confirmed
5070          * to suffer the audio issue without proper suspended.
5071          */
5072         reset_method = amdgpu_asic_reset_method(adev);
5073         if ((reset_method != AMD_RESET_METHOD_BACO) &&
5074              (reset_method != AMD_RESET_METHOD_MODE1))
5075                 return -EINVAL;
5076
5077         p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
5078                         adev->pdev->bus->number, 1);
5079         if (!p)
5080                 return -ENODEV;
5081
5082         expires = pm_runtime_autosuspend_expiration(&(p->dev));
5083         if (!expires)
5084                 /*
5085                  * If we cannot get the audio device autosuspend delay,
5086                  * a fixed 4S interval will be used. Considering 3S is
5087                  * the audio controller default autosuspend delay setting.
5088                  * 4S used here is guaranteed to cover that.
5089                  */
5090                 expires = ktime_get_mono_fast_ns() + NSEC_PER_SEC * 4ULL;
5091
5092         while (!pm_runtime_status_suspended(&(p->dev))) {
5093                 if (!pm_runtime_suspend(&(p->dev)))
5094                         break;
5095
5096                 if (expires < ktime_get_mono_fast_ns()) {
5097                         dev_warn(adev->dev, "failed to suspend display audio\n");
5098                         pci_dev_put(p);
5099                         /* TODO: abort the succeeding gpu reset? */
5100                         return -ETIMEDOUT;
5101                 }
5102         }
5103
5104         pm_runtime_disable(&(p->dev));
5105
5106         pci_dev_put(p);
5107         return 0;
5108 }
5109
5110 static inline void amdgpu_device_stop_pending_resets(struct amdgpu_device *adev)
5111 {
5112         struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
5113
5114 #if defined(CONFIG_DEBUG_FS)
5115         if (!amdgpu_sriov_vf(adev))
5116                 cancel_work(&adev->reset_work);
5117 #endif
5118
5119         if (adev->kfd.dev)
5120                 cancel_work(&adev->kfd.reset_work);
5121
5122         if (amdgpu_sriov_vf(adev))
5123                 cancel_work(&adev->virt.flr_work);
5124
5125         if (con && adev->ras_enabled)
5126                 cancel_work(&con->recovery_work);
5127
5128 }
5129
5130 /**
5131  * amdgpu_device_gpu_recover - reset the asic and recover scheduler
5132  *
5133  * @adev: amdgpu_device pointer
5134  * @job: which job trigger hang
5135  *
5136  * Attempt to reset the GPU if it has hung (all asics).
5137  * Attempt to do soft-reset or full-reset and reinitialize Asic
5138  * Returns 0 for success or an error on failure.
5139  */
5140
5141 int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
5142                               struct amdgpu_job *job,
5143                               struct amdgpu_reset_context *reset_context)
5144 {
5145         struct list_head device_list, *device_list_handle =  NULL;
5146         bool job_signaled = false;
5147         struct amdgpu_hive_info *hive = NULL;
5148         struct amdgpu_device *tmp_adev = NULL;
5149         int i, r = 0;
5150         bool need_emergency_restart = false;
5151         bool audio_suspended = false;
5152         bool gpu_reset_for_dev_remove = false;
5153
5154         gpu_reset_for_dev_remove =
5155                         test_bit(AMDGPU_RESET_FOR_DEVICE_REMOVE, &reset_context->flags) &&
5156                                 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
5157
5158         /*
5159          * Special case: RAS triggered and full reset isn't supported
5160          */
5161         need_emergency_restart = amdgpu_ras_need_emergency_restart(adev);
5162
5163         /*
5164          * Flush RAM to disk so that after reboot
5165          * the user can read log and see why the system rebooted.
5166          */
5167         if (need_emergency_restart && amdgpu_ras_get_context(adev)->reboot) {
5168                 DRM_WARN("Emergency reboot.");
5169
5170                 ksys_sync_helper();
5171                 emergency_restart();
5172         }
5173
5174         dev_info(adev->dev, "GPU %s begin!\n",
5175                 need_emergency_restart ? "jobs stop":"reset");
5176
5177         if (!amdgpu_sriov_vf(adev))
5178                 hive = amdgpu_get_xgmi_hive(adev);
5179         if (hive)
5180                 mutex_lock(&hive->hive_lock);
5181
5182         reset_context->job = job;
5183         reset_context->hive = hive;
5184         /*
5185          * Build list of devices to reset.
5186          * In case we are in XGMI hive mode, resort the device list
5187          * to put adev in the 1st position.
5188          */
5189         INIT_LIST_HEAD(&device_list);
5190         if (!amdgpu_sriov_vf(adev) && (adev->gmc.xgmi.num_physical_nodes > 1)) {
5191                 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) {
5192                         list_add_tail(&tmp_adev->reset_list, &device_list);
5193                         if (gpu_reset_for_dev_remove && adev->shutdown)
5194                                 tmp_adev->shutdown = true;
5195                 }
5196                 if (!list_is_first(&adev->reset_list, &device_list))
5197                         list_rotate_to_front(&adev->reset_list, &device_list);
5198                 device_list_handle = &device_list;
5199         } else {
5200                 list_add_tail(&adev->reset_list, &device_list);
5201                 device_list_handle = &device_list;
5202         }
5203
5204         /* We need to lock reset domain only once both for XGMI and single device */
5205         tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
5206                                     reset_list);
5207         amdgpu_device_lock_reset_domain(tmp_adev->reset_domain);
5208
5209         /* block all schedulers and reset given job's ring */
5210         list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5211
5212                 amdgpu_device_set_mp1_state(tmp_adev);
5213
5214                 /*
5215                  * Try to put the audio codec into suspend state
5216                  * before gpu reset started.
5217                  *
5218                  * Due to the power domain of the graphics device
5219                  * is shared with AZ power domain. Without this,
5220                  * we may change the audio hardware from behind
5221                  * the audio driver's back. That will trigger
5222                  * some audio codec errors.
5223                  */
5224                 if (!amdgpu_device_suspend_display_audio(tmp_adev))
5225                         audio_suspended = true;
5226
5227                 amdgpu_ras_set_error_query_ready(tmp_adev, false);
5228
5229                 cancel_delayed_work_sync(&tmp_adev->delayed_init_work);
5230
5231                 if (!amdgpu_sriov_vf(tmp_adev))
5232                         amdgpu_amdkfd_pre_reset(tmp_adev);
5233
5234                 /*
5235                  * Mark these ASICs to be reseted as untracked first
5236                  * And add them back after reset completed
5237                  */
5238                 amdgpu_unregister_gpu_instance(tmp_adev);
5239
5240                 drm_fb_helper_set_suspend_unlocked(adev_to_drm(tmp_adev)->fb_helper, true);
5241
5242                 /* disable ras on ALL IPs */
5243                 if (!need_emergency_restart &&
5244                       amdgpu_device_ip_need_full_reset(tmp_adev))
5245                         amdgpu_ras_suspend(tmp_adev);
5246
5247                 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5248                         struct amdgpu_ring *ring = tmp_adev->rings[i];
5249
5250                         if (!ring || !ring->sched.thread)
5251                                 continue;
5252
5253                         drm_sched_stop(&ring->sched, job ? &job->base : NULL);
5254
5255                         if (need_emergency_restart)
5256                                 amdgpu_job_stop_all_jobs_on_sched(&ring->sched);
5257                 }
5258                 atomic_inc(&tmp_adev->gpu_reset_counter);
5259         }
5260
5261         if (need_emergency_restart)
5262                 goto skip_sched_resume;
5263
5264         /*
5265          * Must check guilty signal here since after this point all old
5266          * HW fences are force signaled.
5267          *
5268          * job->base holds a reference to parent fence
5269          */
5270         if (job && dma_fence_is_signaled(&job->hw_fence)) {
5271                 job_signaled = true;
5272                 dev_info(adev->dev, "Guilty job already signaled, skipping HW reset");
5273                 goto skip_hw_reset;
5274         }
5275
5276 retry:  /* Rest of adevs pre asic reset from XGMI hive. */
5277         list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5278                 if (gpu_reset_for_dev_remove) {
5279                         /* Workaroud for ASICs need to disable SMC first */
5280                         amdgpu_device_smu_fini_early(tmp_adev);
5281                 }
5282                 r = amdgpu_device_pre_asic_reset(tmp_adev, reset_context);
5283                 /*TODO Should we stop ?*/
5284                 if (r) {
5285                         dev_err(tmp_adev->dev, "GPU pre asic reset failed with err, %d for drm dev, %s ",
5286                                   r, adev_to_drm(tmp_adev)->unique);
5287                         tmp_adev->asic_reset_res = r;
5288                 }
5289
5290                 /*
5291                  * Drop all pending non scheduler resets. Scheduler resets
5292                  * were already dropped during drm_sched_stop
5293                  */
5294                 amdgpu_device_stop_pending_resets(tmp_adev);
5295         }
5296
5297         /* Actual ASIC resets if needed.*/
5298         /* Host driver will handle XGMI hive reset for SRIOV */
5299         if (amdgpu_sriov_vf(adev)) {
5300                 r = amdgpu_device_reset_sriov(adev, job ? false : true);
5301                 if (r)
5302                         adev->asic_reset_res = r;
5303
5304                 /* Aldebaran supports ras in SRIOV, so need resume ras during reset */
5305                 if (adev->ip_versions[GC_HWIP][0] == IP_VERSION(9, 4, 2))
5306                         amdgpu_ras_resume(adev);
5307         } else {
5308                 r = amdgpu_do_asic_reset(device_list_handle, reset_context);
5309                 if (r && r == -EAGAIN)
5310                         goto retry;
5311
5312                 if (!r && gpu_reset_for_dev_remove)
5313                         goto recover_end;
5314         }
5315
5316 skip_hw_reset:
5317
5318         /* Post ASIC reset for all devs .*/
5319         list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5320
5321                 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5322                         struct amdgpu_ring *ring = tmp_adev->rings[i];
5323
5324                         if (!ring || !ring->sched.thread)
5325                                 continue;
5326
5327                         drm_sched_start(&ring->sched, true);
5328                 }
5329
5330                 if (adev->enable_mes && adev->ip_versions[GC_HWIP][0] != IP_VERSION(11, 0, 3))
5331                         amdgpu_mes_self_test(tmp_adev);
5332
5333                 if (!drm_drv_uses_atomic_modeset(adev_to_drm(tmp_adev)) && !job_signaled) {
5334                         drm_helper_resume_force_mode(adev_to_drm(tmp_adev));
5335                 }
5336
5337                 if (tmp_adev->asic_reset_res)
5338                         r = tmp_adev->asic_reset_res;
5339
5340                 tmp_adev->asic_reset_res = 0;
5341
5342                 if (r) {
5343                         /* bad news, how to tell it to userspace ? */
5344                         dev_info(tmp_adev->dev, "GPU reset(%d) failed\n", atomic_read(&tmp_adev->gpu_reset_counter));
5345                         amdgpu_vf_error_put(tmp_adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
5346                 } else {
5347                         dev_info(tmp_adev->dev, "GPU reset(%d) succeeded!\n", atomic_read(&tmp_adev->gpu_reset_counter));
5348                         if (amdgpu_acpi_smart_shift_update(adev_to_drm(tmp_adev), AMDGPU_SS_DEV_D0))
5349                                 DRM_WARN("smart shift update failed\n");
5350                 }
5351         }
5352
5353 skip_sched_resume:
5354         list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5355                 /* unlock kfd: SRIOV would do it separately */
5356                 if (!need_emergency_restart && !amdgpu_sriov_vf(tmp_adev))
5357                         amdgpu_amdkfd_post_reset(tmp_adev);
5358
5359                 /* kfd_post_reset will do nothing if kfd device is not initialized,
5360                  * need to bring up kfd here if it's not be initialized before
5361                  */
5362                 if (!adev->kfd.init_complete)
5363                         amdgpu_amdkfd_device_init(adev);
5364
5365                 if (audio_suspended)
5366                         amdgpu_device_resume_display_audio(tmp_adev);
5367
5368                 amdgpu_device_unset_mp1_state(tmp_adev);
5369
5370                 amdgpu_ras_set_error_query_ready(tmp_adev, true);
5371         }
5372
5373 recover_end:
5374         tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
5375                                             reset_list);
5376         amdgpu_device_unlock_reset_domain(tmp_adev->reset_domain);
5377
5378         if (hive) {
5379                 mutex_unlock(&hive->hive_lock);
5380                 amdgpu_put_xgmi_hive(hive);
5381         }
5382
5383         if (r)
5384                 dev_info(adev->dev, "GPU reset end with ret = %d\n", r);
5385
5386         atomic_set(&adev->reset_domain->reset_res, r);
5387         return r;
5388 }
5389
5390 /**
5391  * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot
5392  *
5393  * @adev: amdgpu_device pointer
5394  *
5395  * Fetchs and stores in the driver the PCIE capabilities (gen speed
5396  * and lanes) of the slot the device is in. Handles APUs and
5397  * virtualized environments where PCIE config space may not be available.
5398  */
5399 static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
5400 {
5401         struct pci_dev *pdev;
5402         enum pci_bus_speed speed_cap, platform_speed_cap;
5403         enum pcie_link_width platform_link_width;
5404
5405         if (amdgpu_pcie_gen_cap)
5406                 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
5407
5408         if (amdgpu_pcie_lane_cap)
5409                 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
5410
5411         /* covers APUs as well */
5412         if (pci_is_root_bus(adev->pdev->bus)) {
5413                 if (adev->pm.pcie_gen_mask == 0)
5414                         adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
5415                 if (adev->pm.pcie_mlw_mask == 0)
5416                         adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
5417                 return;
5418         }
5419
5420         if (adev->pm.pcie_gen_mask && adev->pm.pcie_mlw_mask)
5421                 return;
5422
5423         pcie_bandwidth_available(adev->pdev, NULL,
5424                                  &platform_speed_cap, &platform_link_width);
5425
5426         if (adev->pm.pcie_gen_mask == 0) {
5427                 /* asic caps */
5428                 pdev = adev->pdev;
5429                 speed_cap = pcie_get_speed_cap(pdev);
5430                 if (speed_cap == PCI_SPEED_UNKNOWN) {
5431                         adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5432                                                   CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5433                                                   CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
5434                 } else {
5435                         if (speed_cap == PCIE_SPEED_32_0GT)
5436                                 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5437                                                           CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5438                                                           CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5439                                                           CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4 |
5440                                                           CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN5);
5441                         else if (speed_cap == PCIE_SPEED_16_0GT)
5442                                 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5443                                                           CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5444                                                           CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5445                                                           CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4);
5446                         else if (speed_cap == PCIE_SPEED_8_0GT)
5447                                 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5448                                                           CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5449                                                           CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
5450                         else if (speed_cap == PCIE_SPEED_5_0GT)
5451                                 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5452                                                           CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2);
5453                         else
5454                                 adev->pm.pcie_gen_mask |= CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1;
5455                 }
5456                 /* platform caps */
5457                 if (platform_speed_cap == PCI_SPEED_UNKNOWN) {
5458                         adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5459                                                    CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
5460                 } else {
5461                         if (platform_speed_cap == PCIE_SPEED_32_0GT)
5462                                 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5463                                                            CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5464                                                            CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5465                                                            CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4 |
5466                                                            CAIL_PCIE_LINK_SPEED_SUPPORT_GEN5);
5467                         else if (platform_speed_cap == PCIE_SPEED_16_0GT)
5468                                 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5469                                                            CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5470                                                            CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5471                                                            CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4);
5472                         else if (platform_speed_cap == PCIE_SPEED_8_0GT)
5473                                 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5474                                                            CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5475                                                            CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3);
5476                         else if (platform_speed_cap == PCIE_SPEED_5_0GT)
5477                                 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5478                                                            CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
5479                         else
5480                                 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
5481
5482                 }
5483         }
5484         if (adev->pm.pcie_mlw_mask == 0) {
5485                 if (platform_link_width == PCIE_LNK_WIDTH_UNKNOWN) {
5486                         adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_PCIE_MLW_MASK;
5487                 } else {
5488                         switch (platform_link_width) {
5489                         case PCIE_LNK_X32:
5490                                 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
5491                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
5492                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5493                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5494                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5495                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5496                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5497                                 break;
5498                         case PCIE_LNK_X16:
5499                                 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
5500                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5501                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5502                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5503                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5504                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5505                                 break;
5506                         case PCIE_LNK_X12:
5507                                 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5508                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5509                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5510                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5511                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5512                                 break;
5513                         case PCIE_LNK_X8:
5514                                 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5515                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5516                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5517                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5518                                 break;
5519                         case PCIE_LNK_X4:
5520                                 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5521                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5522                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5523                                 break;
5524                         case PCIE_LNK_X2:
5525                                 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5526                                                           CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5527                                 break;
5528                         case PCIE_LNK_X1:
5529                                 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
5530                                 break;
5531                         default:
5532                                 break;
5533                         }
5534                 }
5535         }
5536 }
5537
5538 /**
5539  * amdgpu_device_is_peer_accessible - Check peer access through PCIe BAR
5540  *
5541  * @adev: amdgpu_device pointer
5542  * @peer_adev: amdgpu_device pointer for peer device trying to access @adev
5543  *
5544  * Return true if @peer_adev can access (DMA) @adev through the PCIe
5545  * BAR, i.e. @adev is "large BAR" and the BAR matches the DMA mask of
5546  * @peer_adev.
5547  */
5548 bool amdgpu_device_is_peer_accessible(struct amdgpu_device *adev,
5549                                       struct amdgpu_device *peer_adev)
5550 {
5551 #ifdef CONFIG_HSA_AMD_P2P
5552         uint64_t address_mask = peer_adev->dev->dma_mask ?
5553                 ~*peer_adev->dev->dma_mask : ~((1ULL << 32) - 1);
5554         resource_size_t aper_limit =
5555                 adev->gmc.aper_base + adev->gmc.aper_size - 1;
5556         bool p2p_access =
5557                 !adev->gmc.xgmi.connected_to_cpu &&
5558                 !(pci_p2pdma_distance(adev->pdev, peer_adev->dev, false) < 0);
5559
5560         return pcie_p2p && p2p_access && (adev->gmc.visible_vram_size &&
5561                 adev->gmc.real_vram_size == adev->gmc.visible_vram_size &&
5562                 !(adev->gmc.aper_base & address_mask ||
5563                   aper_limit & address_mask));
5564 #else
5565         return false;
5566 #endif
5567 }
5568
5569 int amdgpu_device_baco_enter(struct drm_device *dev)
5570 {
5571         struct amdgpu_device *adev = drm_to_adev(dev);
5572         struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
5573
5574         if (!amdgpu_device_supports_baco(adev_to_drm(adev)))
5575                 return -ENOTSUPP;
5576
5577         if (ras && adev->ras_enabled &&
5578             adev->nbio.funcs->enable_doorbell_interrupt)
5579                 adev->nbio.funcs->enable_doorbell_interrupt(adev, false);
5580
5581         return amdgpu_dpm_baco_enter(adev);
5582 }
5583
5584 int amdgpu_device_baco_exit(struct drm_device *dev)
5585 {
5586         struct amdgpu_device *adev = drm_to_adev(dev);
5587         struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
5588         int ret = 0;
5589
5590         if (!amdgpu_device_supports_baco(adev_to_drm(adev)))
5591                 return -ENOTSUPP;
5592
5593         ret = amdgpu_dpm_baco_exit(adev);
5594         if (ret)
5595                 return ret;
5596
5597         if (ras && adev->ras_enabled &&
5598             adev->nbio.funcs->enable_doorbell_interrupt)
5599                 adev->nbio.funcs->enable_doorbell_interrupt(adev, true);
5600
5601         if (amdgpu_passthrough(adev) &&
5602             adev->nbio.funcs->clear_doorbell_interrupt)
5603                 adev->nbio.funcs->clear_doorbell_interrupt(adev);
5604
5605         return 0;
5606 }
5607
5608 /**
5609  * amdgpu_pci_error_detected - Called when a PCI error is detected.
5610  * @pdev: PCI device struct
5611  * @state: PCI channel state
5612  *
5613  * Description: Called when a PCI error is detected.
5614  *
5615  * Return: PCI_ERS_RESULT_NEED_RESET or PCI_ERS_RESULT_DISCONNECT.
5616  */
5617 pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
5618 {
5619         struct drm_device *dev = pci_get_drvdata(pdev);
5620         struct amdgpu_device *adev = drm_to_adev(dev);
5621         int i;
5622
5623         DRM_INFO("PCI error: detected callback, state(%d)!!\n", state);
5624
5625         if (adev->gmc.xgmi.num_physical_nodes > 1) {
5626                 DRM_WARN("No support for XGMI hive yet...");
5627                 return PCI_ERS_RESULT_DISCONNECT;
5628         }
5629
5630         adev->pci_channel_state = state;
5631
5632         switch (state) {
5633         case pci_channel_io_normal:
5634                 return PCI_ERS_RESULT_CAN_RECOVER;
5635         /* Fatal error, prepare for slot reset */
5636         case pci_channel_io_frozen:
5637                 /*
5638                  * Locking adev->reset_domain->sem will prevent any external access
5639                  * to GPU during PCI error recovery
5640                  */
5641                 amdgpu_device_lock_reset_domain(adev->reset_domain);
5642                 amdgpu_device_set_mp1_state(adev);
5643
5644                 /*
5645                  * Block any work scheduling as we do for regular GPU reset
5646                  * for the duration of the recovery
5647                  */
5648                 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5649                         struct amdgpu_ring *ring = adev->rings[i];
5650
5651                         if (!ring || !ring->sched.thread)
5652                                 continue;
5653
5654                         drm_sched_stop(&ring->sched, NULL);
5655                 }
5656                 atomic_inc(&adev->gpu_reset_counter);
5657                 return PCI_ERS_RESULT_NEED_RESET;
5658         case pci_channel_io_perm_failure:
5659                 /* Permanent error, prepare for device removal */
5660                 return PCI_ERS_RESULT_DISCONNECT;
5661         }
5662
5663         return PCI_ERS_RESULT_NEED_RESET;
5664 }
5665
5666 /**
5667  * amdgpu_pci_mmio_enabled - Enable MMIO and dump debug registers
5668  * @pdev: pointer to PCI device
5669  */
5670 pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev)
5671 {
5672
5673         DRM_INFO("PCI error: mmio enabled callback!!\n");
5674
5675         /* TODO - dump whatever for debugging purposes */
5676
5677         /* This called only if amdgpu_pci_error_detected returns
5678          * PCI_ERS_RESULT_CAN_RECOVER. Read/write to the device still
5679          * works, no need to reset slot.
5680          */
5681
5682         return PCI_ERS_RESULT_RECOVERED;
5683 }
5684
5685 /**
5686  * amdgpu_pci_slot_reset - Called when PCI slot has been reset.
5687  * @pdev: PCI device struct
5688  *
5689  * Description: This routine is called by the pci error recovery
5690  * code after the PCI slot has been reset, just before we
5691  * should resume normal operations.
5692  */
5693 pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev)
5694 {
5695         struct drm_device *dev = pci_get_drvdata(pdev);
5696         struct amdgpu_device *adev = drm_to_adev(dev);
5697         int r, i;
5698         struct amdgpu_reset_context reset_context;
5699         u32 memsize;
5700         struct list_head device_list;
5701
5702         DRM_INFO("PCI error: slot reset callback!!\n");
5703
5704         memset(&reset_context, 0, sizeof(reset_context));
5705
5706         INIT_LIST_HEAD(&device_list);
5707         list_add_tail(&adev->reset_list, &device_list);
5708
5709         /* wait for asic to come out of reset */
5710         msleep(500);
5711
5712         /* Restore PCI confspace */
5713         amdgpu_device_load_pci_state(pdev);
5714
5715         /* confirm  ASIC came out of reset */
5716         for (i = 0; i < adev->usec_timeout; i++) {
5717                 memsize = amdgpu_asic_get_config_memsize(adev);
5718
5719                 if (memsize != 0xffffffff)
5720                         break;
5721                 udelay(1);
5722         }
5723         if (memsize == 0xffffffff) {
5724                 r = -ETIME;
5725                 goto out;
5726         }
5727
5728         reset_context.method = AMD_RESET_METHOD_NONE;
5729         reset_context.reset_req_dev = adev;
5730         set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
5731         set_bit(AMDGPU_SKIP_HW_RESET, &reset_context.flags);
5732
5733         adev->no_hw_access = true;
5734         r = amdgpu_device_pre_asic_reset(adev, &reset_context);
5735         adev->no_hw_access = false;
5736         if (r)
5737                 goto out;
5738
5739         r = amdgpu_do_asic_reset(&device_list, &reset_context);
5740
5741 out:
5742         if (!r) {
5743                 if (amdgpu_device_cache_pci_state(adev->pdev))
5744                         pci_restore_state(adev->pdev);
5745
5746                 DRM_INFO("PCIe error recovery succeeded\n");
5747         } else {
5748                 DRM_ERROR("PCIe error recovery failed, err:%d", r);
5749                 amdgpu_device_unset_mp1_state(adev);
5750                 amdgpu_device_unlock_reset_domain(adev->reset_domain);
5751         }
5752
5753         return r ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
5754 }
5755
5756 /**
5757  * amdgpu_pci_resume() - resume normal ops after PCI reset
5758  * @pdev: pointer to PCI device
5759  *
5760  * Called when the error recovery driver tells us that its
5761  * OK to resume normal operation.
5762  */
5763 void amdgpu_pci_resume(struct pci_dev *pdev)
5764 {
5765         struct drm_device *dev = pci_get_drvdata(pdev);
5766         struct amdgpu_device *adev = drm_to_adev(dev);
5767         int i;
5768
5769
5770         DRM_INFO("PCI error: resume callback!!\n");
5771
5772         /* Only continue execution for the case of pci_channel_io_frozen */
5773         if (adev->pci_channel_state != pci_channel_io_frozen)
5774                 return;
5775
5776         for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5777                 struct amdgpu_ring *ring = adev->rings[i];
5778
5779                 if (!ring || !ring->sched.thread)
5780                         continue;
5781
5782                 drm_sched_start(&ring->sched, true);
5783         }
5784
5785         amdgpu_device_unset_mp1_state(adev);
5786         amdgpu_device_unlock_reset_domain(adev->reset_domain);
5787 }
5788
5789 bool amdgpu_device_cache_pci_state(struct pci_dev *pdev)
5790 {
5791         struct drm_device *dev = pci_get_drvdata(pdev);
5792         struct amdgpu_device *adev = drm_to_adev(dev);
5793         int r;
5794
5795         r = pci_save_state(pdev);
5796         if (!r) {
5797                 kfree(adev->pci_state);
5798
5799                 adev->pci_state = pci_store_saved_state(pdev);
5800
5801                 if (!adev->pci_state) {
5802                         DRM_ERROR("Failed to store PCI saved state");
5803                         return false;
5804                 }
5805         } else {
5806                 DRM_WARN("Failed to save PCI state, err:%d\n", r);
5807                 return false;
5808         }
5809
5810         return true;
5811 }
5812
5813 bool amdgpu_device_load_pci_state(struct pci_dev *pdev)
5814 {
5815         struct drm_device *dev = pci_get_drvdata(pdev);
5816         struct amdgpu_device *adev = drm_to_adev(dev);
5817         int r;
5818
5819         if (!adev->pci_state)
5820                 return false;
5821
5822         r = pci_load_saved_state(pdev, adev->pci_state);
5823
5824         if (!r) {
5825                 pci_restore_state(pdev);
5826         } else {
5827                 DRM_WARN("Failed to load PCI state, err:%d\n", r);
5828                 return false;
5829         }
5830
5831         return true;
5832 }
5833
5834 void amdgpu_device_flush_hdp(struct amdgpu_device *adev,
5835                 struct amdgpu_ring *ring)
5836 {
5837 #ifdef CONFIG_X86_64
5838         if ((adev->flags & AMD_IS_APU) && !amdgpu_passthrough(adev))
5839                 return;
5840 #endif
5841         if (adev->gmc.xgmi.connected_to_cpu)
5842                 return;
5843
5844         if (ring && ring->funcs->emit_hdp_flush)
5845                 amdgpu_ring_emit_hdp_flush(ring);
5846         else
5847                 amdgpu_asic_flush_hdp(adev, ring);
5848 }
5849
5850 void amdgpu_device_invalidate_hdp(struct amdgpu_device *adev,
5851                 struct amdgpu_ring *ring)
5852 {
5853 #ifdef CONFIG_X86_64
5854         if ((adev->flags & AMD_IS_APU) && !amdgpu_passthrough(adev))
5855                 return;
5856 #endif
5857         if (adev->gmc.xgmi.connected_to_cpu)
5858                 return;
5859
5860         amdgpu_asic_invalidate_hdp(adev, ring);
5861 }
5862
5863 int amdgpu_in_reset(struct amdgpu_device *adev)
5864 {
5865         return atomic_read(&adev->reset_domain->in_gpu_reset);
5866         }
5867         
5868 /**
5869  * amdgpu_device_halt() - bring hardware to some kind of halt state
5870  *
5871  * @adev: amdgpu_device pointer
5872  *
5873  * Bring hardware to some kind of halt state so that no one can touch it
5874  * any more. It will help to maintain error context when error occurred.
5875  * Compare to a simple hang, the system will keep stable at least for SSH
5876  * access. Then it should be trivial to inspect the hardware state and
5877  * see what's going on. Implemented as following:
5878  *
5879  * 1. drm_dev_unplug() makes device inaccessible to user space(IOCTLs, etc),
5880  *    clears all CPU mappings to device, disallows remappings through page faults
5881  * 2. amdgpu_irq_disable_all() disables all interrupts
5882  * 3. amdgpu_fence_driver_hw_fini() signals all HW fences
5883  * 4. set adev->no_hw_access to avoid potential crashes after setp 5
5884  * 5. amdgpu_device_unmap_mmio() clears all MMIO mappings
5885  * 6. pci_disable_device() and pci_wait_for_pending_transaction()
5886  *    flush any in flight DMA operations
5887  */
5888 void amdgpu_device_halt(struct amdgpu_device *adev)
5889 {
5890         struct pci_dev *pdev = adev->pdev;
5891         struct drm_device *ddev = adev_to_drm(adev);
5892
5893         drm_dev_unplug(ddev);
5894
5895         amdgpu_irq_disable_all(adev);
5896
5897         amdgpu_fence_driver_hw_fini(adev);
5898
5899         adev->no_hw_access = true;
5900
5901         amdgpu_device_unmap_mmio(adev);
5902
5903         pci_disable_device(pdev);
5904         pci_wait_for_pending_transaction(pdev);
5905 }
5906
5907 u32 amdgpu_device_pcie_port_rreg(struct amdgpu_device *adev,
5908                                 u32 reg)
5909 {
5910         unsigned long flags, address, data;
5911         u32 r;
5912
5913         address = adev->nbio.funcs->get_pcie_port_index_offset(adev);
5914         data = adev->nbio.funcs->get_pcie_port_data_offset(adev);
5915
5916         spin_lock_irqsave(&adev->pcie_idx_lock, flags);
5917         WREG32(address, reg * 4);
5918         (void)RREG32(address);
5919         r = RREG32(data);
5920         spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
5921         return r;
5922 }
5923
5924 void amdgpu_device_pcie_port_wreg(struct amdgpu_device *adev,
5925                                 u32 reg, u32 v)
5926 {
5927         unsigned long flags, address, data;
5928
5929         address = adev->nbio.funcs->get_pcie_port_index_offset(adev);
5930         data = adev->nbio.funcs->get_pcie_port_data_offset(adev);
5931
5932         spin_lock_irqsave(&adev->pcie_idx_lock, flags);
5933         WREG32(address, reg * 4);
5934         (void)RREG32(address);
5935         WREG32(data, v);
5936         (void)RREG32(data);
5937         spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
5938 }
5939
5940 /**
5941  * amdgpu_device_switch_gang - switch to a new gang
5942  * @adev: amdgpu_device pointer
5943  * @gang: the gang to switch to
5944  *
5945  * Try to switch to a new gang.
5946  * Returns: NULL if we switched to the new gang or a reference to the current
5947  * gang leader.
5948  */
5949 struct dma_fence *amdgpu_device_switch_gang(struct amdgpu_device *adev,
5950                                             struct dma_fence *gang)
5951 {
5952         struct dma_fence *old = NULL;
5953
5954         do {
5955                 dma_fence_put(old);
5956                 rcu_read_lock();
5957                 old = dma_fence_get_rcu_safe(&adev->gang_submit);
5958                 rcu_read_unlock();
5959
5960                 if (old == gang)
5961                         break;
5962
5963                 if (!dma_fence_is_signaled(old))
5964                         return old;
5965
5966         } while (cmpxchg((struct dma_fence __force **)&adev->gang_submit,
5967                          old, gang) != old);
5968
5969         dma_fence_put(old);
5970         return NULL;
5971 }
5972
5973 bool amdgpu_device_has_display_hardware(struct amdgpu_device *adev)
5974 {
5975         switch (adev->asic_type) {
5976 #ifdef CONFIG_DRM_AMDGPU_SI
5977         case CHIP_HAINAN:
5978 #endif
5979         case CHIP_TOPAZ:
5980                 /* chips with no display hardware */
5981                 return false;
5982 #ifdef CONFIG_DRM_AMDGPU_SI
5983         case CHIP_TAHITI:
5984         case CHIP_PITCAIRN:
5985         case CHIP_VERDE:
5986         case CHIP_OLAND:
5987 #endif
5988 #ifdef CONFIG_DRM_AMDGPU_CIK
5989         case CHIP_BONAIRE:
5990         case CHIP_HAWAII:
5991         case CHIP_KAVERI:
5992         case CHIP_KABINI:
5993         case CHIP_MULLINS:
5994 #endif
5995         case CHIP_TONGA:
5996         case CHIP_FIJI:
5997         case CHIP_POLARIS10:
5998         case CHIP_POLARIS11:
5999         case CHIP_POLARIS12:
6000         case CHIP_VEGAM:
6001         case CHIP_CARRIZO:
6002         case CHIP_STONEY:
6003                 /* chips with display hardware */
6004                 return true;
6005         default:
6006                 /* IP discovery */
6007                 if (!adev->ip_versions[DCE_HWIP][0] ||
6008                     (adev->harvest_ip_mask & AMD_HARVEST_IP_DMU_MASK))
6009                         return false;
6010                 return true;
6011         }
6012 }
This page took 0.398489 seconds and 4 git commands to generate.