]>
Commit | Line | Data |
---|---|---|
83d290c5 | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
41d91011 PK |
2 | /* |
3 | * Copyright 2013 Freescale Semiconductor, Inc. | |
41d91011 PK |
4 | */ |
5 | ||
6 | /* | |
7 | * BSC9132 QDS board configuration file | |
8 | */ | |
9 | ||
10 | #ifndef __CONFIG_H | |
11 | #define __CONFIG_H | |
12 | ||
41d91011 PK |
13 | #ifdef CONFIG_SDCARD |
14 | #define CONFIG_RAMBOOT_SDCARD | |
15 | #define CONFIG_SYS_RAMBOOT | |
e222b1f3 | 16 | #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc |
41d91011 | 17 | #endif |
41d91011 PK |
18 | #ifdef CONFIG_SPIFLASH |
19 | #define CONFIG_RAMBOOT_SPIFLASH | |
20 | #define CONFIG_SYS_RAMBOOT | |
e222b1f3 | 21 | #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc |
41d91011 | 22 | #endif |
bea3cbb0 AB |
23 | #ifdef CONFIG_NAND_SECBOOT |
24 | #define CONFIG_RAMBOOT_NAND | |
25 | #define CONFIG_SYS_RAMBOOT | |
bea3cbb0 AB |
26 | #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc |
27 | #endif | |
41d91011 | 28 | |
83e0c2bb | 29 | #ifdef CONFIG_NAND |
83e0c2bb | 30 | #define CONFIG_SPL_INIT_MINIMAL |
fbe76ae4 | 31 | #define CONFIG_SPL_NAND_BOOT |
83e0c2bb PK |
32 | #define CONFIG_SPL_FLUSH_IMAGE |
33 | #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" | |
34 | ||
83e0c2bb PK |
35 | #define CONFIG_SPL_MAX_SIZE 8192 |
36 | #define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000 | |
37 | #define CONFIG_SPL_RELOC_STACK 0x00100000 | |
e222b1f3 | 38 | #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000) |
83e0c2bb PK |
39 | #define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE) |
40 | #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000 | |
41 | #define CONFIG_SYS_NAND_U_BOOT_OFFS 0 | |
42 | #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" | |
43 | #endif | |
44 | ||
41d91011 PK |
45 | #ifndef CONFIG_RESET_VECTOR_ADDRESS |
46 | #define CONFIG_RESET_VECTOR_ADDRESS 0x8ffffffc | |
47 | #endif | |
48 | ||
83e0c2bb PK |
49 | #ifdef CONFIG_SPL_BUILD |
50 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE | |
51 | #else | |
52 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ | |
41d91011 PK |
53 | #endif |
54 | ||
41d91011 | 55 | /* High Level Configuration Options */ |
41d91011 PK |
56 | #define CONFIG_SYS_HAS_SERDES /* common SERDES init code */ |
57 | ||
41d91011 | 58 | #if defined(CONFIG_PCI) |
b38eaec5 | 59 | #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */ |
41d91011 | 60 | #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ |
842033e6 | 61 | #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */ |
41d91011 PK |
62 | #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */ |
63 | #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ | |
64 | ||
41d91011 PK |
65 | /* |
66 | * PCI Windows | |
67 | * Memory space is mapped 1-1, but I/O space must start from 0. | |
68 | */ | |
69 | /* controller 1, Slot 1, tgtid 1, Base address a000 */ | |
70 | #define CONFIG_SYS_PCIE1_NAME "PCIe Slot" | |
71 | #define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000 | |
72 | #define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000 | |
73 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000 | |
74 | #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ | |
75 | #define CONFIG_SYS_PCIE1_IO_VIRT 0xC0010000 | |
76 | #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 | |
77 | #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ | |
78 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xC0010000 | |
79 | ||
41d91011 | 80 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
41d91011 PK |
81 | #endif |
82 | ||
41d91011 | 83 | #define CONFIG_ENV_OVERWRITE |
41d91011 PK |
84 | |
85 | #if defined(CONFIG_SYS_CLK_100_DDR_100) | |
86 | #define CONFIG_SYS_CLK_FREQ 100000000 | |
87 | #define CONFIG_DDR_CLK_FREQ 100000000 | |
88 | #elif defined(CONFIG_SYS_CLK_100_DDR_133) | |
89 | #define CONFIG_SYS_CLK_FREQ 100000000 | |
90 | #define CONFIG_DDR_CLK_FREQ 133000000 | |
91 | #endif | |
92 | ||
41d91011 PK |
93 | #define CONFIG_HWCONFIG |
94 | /* | |
95 | * These can be toggled for performance analysis, otherwise use default. | |
96 | */ | |
97 | #define CONFIG_L2_CACHE /* toggle L2 cache */ | |
98 | #define CONFIG_BTB /* enable branch predition */ | |
99 | ||
100 | #define CONFIG_SYS_MEMTEST_START 0x01000000 /* memtest works on */ | |
101 | #define CONFIG_SYS_MEMTEST_END 0x01ffffff | |
102 | ||
103 | /* DDR Setup */ | |
41d91011 PK |
104 | #define CONFIG_SYS_SPD_BUS_NUM 0 |
105 | #define SPD_EEPROM_ADDRESS1 0x54 /* I2C access */ | |
106 | #define SPD_EEPROM_ADDRESS2 0x56 /* I2C access */ | |
41d91011 PK |
107 | |
108 | #define CONFIG_MEM_INIT_VALUE 0xDeadBeef | |
109 | ||
110 | #define CONFIG_SYS_SDRAM_SIZE (1024) | |
111 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 | |
112 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE | |
113 | ||
114 | #define CONFIG_DIMM_SLOTS_PER_CTLR 1 | |
115 | ||
116 | /* DDR3 Controller Settings */ | |
117 | #define CONFIG_CHIP_SELECTS_PER_CTRL 1 | |
118 | #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F | |
119 | #define CONFIG_SYS_DDR_CS0_CONFIG_1333 0x80004302 | |
120 | #define CONFIG_SYS_DDR_CS0_CONFIG_800 0x80014302 | |
121 | #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000 | |
122 | #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef | |
123 | #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000 | |
124 | #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000 | |
125 | #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000 | |
126 | #define CONFIG_SYS_DDR1_CS0_BNDS 0x0040007F | |
127 | ||
128 | #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600 | |
129 | #define CONFIG_SYS_DDR_SR_CNTR 0x00000000 | |
130 | #define CONFIG_SYS_DDR_RCW_1 0x00000000 | |
131 | #define CONFIG_SYS_DDR_RCW_2 0x00000000 | |
132 | #define CONFIG_SYS_DDR_CONTROL_800 0x470C0000 | |
133 | #define CONFIG_SYS_DDR_CONTROL_2_800 0x04401050 | |
134 | #define CONFIG_SYS_DDR_TIMING_4_800 0x00220001 | |
135 | #define CONFIG_SYS_DDR_TIMING_5_800 0x03402400 | |
136 | ||
137 | #define CONFIG_SYS_DDR_CONTROL_1333 0x470C0008 | |
138 | #define CONFIG_SYS_DDR_CONTROL_2_1333 0x24401010 | |
139 | #define CONFIG_SYS_DDR_TIMING_4_1333 0x00000001 | |
140 | #define CONFIG_SYS_DDR_TIMING_5_1333 0x03401400 | |
141 | ||
142 | #define CONFIG_SYS_DDR_TIMING_3_800 0x00020000 | |
143 | #define CONFIG_SYS_DDR_TIMING_0_800 0x00330004 | |
144 | #define CONFIG_SYS_DDR_TIMING_1_800 0x6f6B4846 | |
145 | #define CONFIG_SYS_DDR_TIMING_2_800 0x0FA8C8CF | |
146 | #define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000 | |
147 | #define CONFIG_SYS_DDR_MODE_1_800 0x40461520 | |
148 | #define CONFIG_SYS_DDR_MODE_2_800 0x8000c000 | |
149 | #define CONFIG_SYS_DDR_INTERVAL_800 0x0C300000 | |
150 | #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8655A608 | |
151 | ||
152 | #define CONFIG_SYS_DDR_TIMING_3_1333 0x01061000 | |
153 | #define CONFIG_SYS_DDR_TIMING_0_1333 0x00440104 | |
154 | #define CONFIG_SYS_DDR_TIMING_1_1333 0x98913A45 | |
155 | #define CONFIG_SYS_DDR_TIMING_2_1333 0x0FB8B114 | |
156 | #define CONFIG_SYS_DDR_CLK_CTRL_1333 0x02800000 | |
157 | #define CONFIG_SYS_DDR_MODE_1_1333 0x00061A50 | |
158 | #define CONFIG_SYS_DDR_MODE_2_1333 0x00100000 | |
159 | #define CONFIG_SYS_DDR_INTERVAL_1333 0x144E0513 | |
160 | #define CONFIG_SYS_DDR_WRLVL_CONTROL_1333 0x8655F607 | |
161 | ||
162 | /*FIXME: the following params are constant w.r.t diff freq | |
163 | combinations. this should be removed later | |
164 | */ | |
165 | #if CONFIG_DDR_CLK_FREQ == 100000000 | |
166 | #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_800 | |
167 | #define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_800 | |
168 | #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_800 | |
169 | #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_800 | |
170 | #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_800 | |
171 | #elif CONFIG_DDR_CLK_FREQ == 133000000 | |
172 | #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_1333 | |
173 | #define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_1333 | |
174 | #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_1333 | |
175 | #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_1333 | |
176 | #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_1333 | |
177 | #else | |
178 | #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_800 | |
179 | #define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_800 | |
180 | #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_800 | |
181 | #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_800 | |
182 | #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_800 | |
183 | #endif | |
184 | ||
41d91011 PK |
185 | /* relocated CCSRBAR */ |
186 | #define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT | |
187 | #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR_DEFAULT | |
188 | ||
189 | #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR | |
190 | ||
64501c66 PJ |
191 | /* DSP CCSRBAR */ |
192 | #define CONFIG_SYS_FSL_DSP_CCSRBAR CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT | |
193 | #define CONFIG_SYS_FSL_DSP_CCSRBAR_PHYS CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT | |
194 | ||
41d91011 PK |
195 | /* |
196 | * IFC Definitions | |
197 | */ | |
198 | /* NOR Flash on IFC */ | |
83e0c2bb | 199 | |
41d91011 PK |
200 | #define CONFIG_SYS_FLASH_BASE 0x88000000 |
201 | #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* Max number of sector: 32M */ | |
202 | ||
203 | #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE | |
204 | ||
205 | #define CONFIG_SYS_NOR_CSPR 0x88000101 | |
206 | #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) | |
207 | #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(5) | |
208 | /* NOR Flash Timing Params */ | |
209 | ||
210 | #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x01) \ | |
211 | | FTIM0_NOR_TEADC(0x03) \ | |
212 | | FTIM0_NOR_TAVDS(0x00) \ | |
213 | | FTIM0_NOR_TEAHC(0x0f)) | |
214 | #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1d) \ | |
215 | | FTIM1_NOR_TRAD_NOR(0x09) \ | |
216 | | FTIM1_NOR_TSEQRAD_NOR(0x09)) | |
217 | #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x1) \ | |
218 | | FTIM2_NOR_TCH(0x4) \ | |
219 | | FTIM2_NOR_TWPH(0x7) \ | |
220 | | FTIM2_NOR_TWP(0x1e)) | |
221 | #define CONFIG_SYS_NOR_FTIM3 0x0 | |
222 | ||
223 | #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} | |
224 | #define CONFIG_SYS_FLASH_QUIET_TEST | |
225 | #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ | |
226 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ | |
227 | ||
228 | #undef CONFIG_SYS_FLASH_CHECKSUM | |
229 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ | |
230 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ | |
231 | ||
232 | /* CFI for NOR Flash */ | |
41d91011 | 233 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
41d91011 PK |
234 | |
235 | /* NAND Flash on IFC */ | |
236 | #define CONFIG_SYS_NAND_BASE 0xff800000 | |
237 | #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE | |
238 | ||
239 | #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ | |
240 | | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ | |
241 | | CSPR_MSEL_NAND /* MSEL = NAND */ \ | |
242 | | CSPR_V) | |
243 | #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) | |
244 | ||
245 | #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ | |
246 | | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ | |
247 | | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ | |
248 | | CSOR_NAND_RAL_2 /* RAL = 2Byes */ \ | |
249 | | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ | |
250 | | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \ | |
251 | | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ | |
252 | ||
253 | /* NAND Flash Timing Params */ | |
254 | #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x03) \ | |
255 | | FTIM0_NAND_TWP(0x05) \ | |
256 | | FTIM0_NAND_TWCHT(0x02) \ | |
257 | | FTIM0_NAND_TWH(0x04)) | |
258 | #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x1c) \ | |
259 | | FTIM1_NAND_TWBE(0x1e) \ | |
260 | | FTIM1_NAND_TRR(0x07) \ | |
261 | | FTIM1_NAND_TRP(0x05)) | |
262 | #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x08) \ | |
263 | | FTIM2_NAND_TREH(0x04) \ | |
264 | | FTIM2_NAND_TWHRE(0x11)) | |
265 | #define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04) | |
266 | ||
267 | #define CONFIG_SYS_NAND_DDR_LAW 11 | |
268 | ||
269 | /* NAND */ | |
270 | #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } | |
271 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 | |
41d91011 PK |
272 | |
273 | #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) | |
274 | ||
83e0c2bb | 275 | #ifndef CONFIG_SPL_BUILD |
41d91011 | 276 | #define CONFIG_FSL_QIXIS |
83e0c2bb | 277 | #endif |
41d91011 PK |
278 | #ifdef CONFIG_FSL_QIXIS |
279 | #define CONFIG_SYS_FPGA_BASE 0xffb00000 | |
280 | #define CONFIG_SYS_I2C_FPGA_ADDR 0x66 | |
281 | #define QIXIS_BASE CONFIG_SYS_FPGA_BASE | |
282 | #define QIXIS_LBMAP_SWITCH 9 | |
283 | #define QIXIS_LBMAP_MASK 0x07 | |
284 | #define QIXIS_LBMAP_SHIFT 0 | |
285 | #define QIXIS_LBMAP_DFLTBANK 0x00 | |
286 | #define QIXIS_LBMAP_ALTBANK 0x04 | |
287 | #define QIXIS_RST_CTL_RESET 0x83 | |
288 | #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 | |
289 | #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 | |
290 | #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 | |
291 | ||
292 | #define CONFIG_SYS_FPGA_BASE_PHYS CONFIG_SYS_FPGA_BASE | |
293 | ||
294 | #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_FPGA_BASE) \ | |
295 | | CSPR_PORT_SIZE_8 \ | |
296 | | CSPR_MSEL_GPCM \ | |
297 | | CSPR_V) | |
298 | #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024) | |
299 | #define CONFIG_SYS_CSOR2 0x0 | |
300 | /* CPLD Timing parameters for IFC CS3 */ | |
301 | #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ | |
302 | FTIM0_GPCM_TEADC(0x0e) | \ | |
303 | FTIM0_GPCM_TEAHC(0x0e)) | |
304 | #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ | |
305 | FTIM1_GPCM_TRAD(0x1f)) | |
306 | #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ | |
de519163 | 307 | FTIM2_GPCM_TCH(0x8) | \ |
41d91011 PK |
308 | FTIM2_GPCM_TWP(0x1f)) |
309 | #define CONFIG_SYS_CS2_FTIM3 0x0 | |
310 | #endif | |
311 | ||
312 | /* Set up IFC registers for boot location NOR/NAND */ | |
3051f3f9 | 313 | #if defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT) |
83e0c2bb PK |
314 | #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR |
315 | #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK | |
316 | #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR | |
317 | #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 | |
318 | #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 | |
319 | #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 | |
320 | #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 | |
321 | #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR | |
322 | #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK | |
323 | #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR | |
324 | #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 | |
325 | #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 | |
326 | #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 | |
327 | #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 | |
328 | #else | |
41d91011 PK |
329 | #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR |
330 | #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK | |
331 | #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR | |
332 | #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 | |
333 | #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 | |
334 | #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 | |
335 | #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 | |
336 | #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR | |
337 | #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK | |
338 | #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR | |
339 | #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 | |
340 | #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 | |
341 | #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 | |
342 | #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 | |
83e0c2bb | 343 | #endif |
41d91011 | 344 | |
41d91011 PK |
345 | #define CONFIG_SYS_INIT_RAM_LOCK |
346 | #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */ | |
b39d1213 | 347 | #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* End of used area in RAM */ |
41d91011 | 348 | |
b39d1213 | 349 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \ |
41d91011 PK |
350 | - GENERATED_GBL_DATA_SIZE) |
351 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET | |
352 | ||
9307cbab | 353 | #define CONFIG_SYS_MONITOR_LEN (768 * 1024) |
41d91011 PK |
354 | #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/ |
355 | ||
356 | /* Serial Port */ | |
41d91011 | 357 | #undef CONFIG_SERIAL_SOFTWARE_FIFO |
41d91011 PK |
358 | #define CONFIG_SYS_NS16550_SERIAL |
359 | #define CONFIG_SYS_NS16550_REG_SIZE 1 | |
360 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) | |
83e0c2bb PK |
361 | #ifdef CONFIG_SPL_BUILD |
362 | #define CONFIG_NS16550_MIN_FUNCTIONS | |
363 | #endif | |
41d91011 | 364 | |
41d91011 PK |
365 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
366 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} | |
367 | ||
368 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500) | |
369 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600) | |
370 | #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR + 0x4700) | |
371 | #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR + 0x4800) | |
372 | ||
00f792e0 HS |
373 | #define CONFIG_SYS_I2C |
374 | #define CONFIG_SYS_I2C_FSL | |
375 | #define CONFIG_SYS_FSL_I2C_SPEED 400800 /* I2C speed and slave address*/ | |
376 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F | |
377 | #define CONFIG_SYS_FSL_I2C2_SPEED 400800 /* I2C speed and slave address*/ | |
378 | #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F | |
379 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 | |
380 | #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 | |
41d91011 PK |
381 | |
382 | /* I2C EEPROM */ | |
383 | #define CONFIG_ID_EEPROM | |
384 | #ifdef CONFIG_ID_EEPROM | |
385 | #define CONFIG_SYS_I2C_EEPROM_NXID | |
386 | #endif | |
387 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 | |
388 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 | |
389 | #define CONFIG_SYS_EEPROM_BUS_NUM 0 | |
390 | ||
391 | /* enable read and write access to EEPROM */ | |
41d91011 PK |
392 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 |
393 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 | |
394 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 | |
395 | ||
396 | /* I2C FPGA */ | |
397 | #define CONFIG_I2C_FPGA | |
398 | #define CONFIG_SYS_I2C_FPGA_ADDR 0x66 | |
399 | ||
400 | #define CONFIG_RTC_DS3231 | |
401 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 | |
402 | ||
403 | /* | |
404 | * SPI interface will not be available in case of NAND boot SPI CS0 will be | |
405 | * used for SLIC | |
406 | */ | |
407 | /* eSPI - Enhanced SPI */ | |
41d91011 PK |
408 | |
409 | #if defined(CONFIG_TSEC_ENET) | |
410 | ||
41d91011 PK |
411 | #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ |
412 | #define CONFIG_TSEC1 1 | |
413 | #define CONFIG_TSEC1_NAME "eTSEC1" | |
414 | #define CONFIG_TSEC2 1 | |
415 | #define CONFIG_TSEC2_NAME "eTSEC2" | |
416 | ||
417 | #define TSEC1_PHY_ADDR 0 | |
418 | #define TSEC2_PHY_ADDR 1 | |
419 | ||
420 | #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) | |
421 | #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) | |
422 | ||
423 | #define TSEC1_PHYIDX 0 | |
424 | #define TSEC2_PHYIDX 0 | |
425 | ||
426 | #define CONFIG_ETHPRIME "eTSEC1" | |
427 | ||
41d91011 PK |
428 | /* TBI PHY configuration for SGMII mode */ |
429 | #define CONFIG_TSEC_TBICR_SETTINGS ( \ | |
430 | TBICR_PHY_RESET \ | |
431 | | TBICR_ANEG_ENABLE \ | |
432 | | TBICR_FULL_DUPLEX \ | |
433 | | TBICR_SPEED1_SET \ | |
434 | ) | |
435 | ||
436 | #endif /* CONFIG_TSEC_ENET */ | |
437 | ||
41d91011 | 438 | #ifdef CONFIG_MMC |
41d91011 PK |
439 | #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR |
440 | #endif | |
441 | ||
8850c5d5 | 442 | #ifdef CONFIG_USB_EHCI_HCD |
41d91011 PK |
443 | #define CONFIG_EHCI_HCD_INIT_AFTER_RESET |
444 | #define CONFIG_USB_EHCI_FSL | |
41d91011 PK |
445 | #define CONFIG_HAS_FSL_DR_USB |
446 | #endif | |
447 | ||
448 | /* | |
449 | * Environment | |
450 | */ | |
41d91011 | 451 | #if defined(CONFIG_RAMBOOT_SDCARD) |
e222b1f3 | 452 | #define CONFIG_FSL_FIXED_MMC_LOCATION |
41d91011 PK |
453 | #define CONFIG_SYS_MMC_ENV_DEV 0 |
454 | #define CONFIG_ENV_SIZE 0x2000 | |
455 | #elif defined(CONFIG_RAMBOOT_SPIFLASH) | |
41d91011 PK |
456 | #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ |
457 | #define CONFIG_ENV_SECT_SIZE 0x10000 | |
458 | #define CONFIG_ENV_SIZE 0x2000 | |
bea3cbb0 | 459 | #elif defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT) |
83e0c2bb | 460 | #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE |
e222b1f3 | 461 | #define CONFIG_ENV_OFFSET ((768 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE) |
83e0c2bb PK |
462 | #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE) |
463 | #elif defined(CONFIG_SYS_RAMBOOT) | |
41d91011 PK |
464 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) |
465 | #define CONFIG_ENV_SIZE 0x2000 | |
41d91011 | 466 | #else |
41d91011 | 467 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) |
41d91011 | 468 | #define CONFIG_ENV_SIZE 0x2000 |
e222b1f3 | 469 | #define CONFIG_ENV_SECT_SIZE 0x20000 |
41d91011 PK |
470 | #endif |
471 | ||
472 | #define CONFIG_LOADS_ECHO /* echo on for serial download */ | |
473 | #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ | |
474 | ||
41d91011 PK |
475 | /* |
476 | * Miscellaneous configurable options | |
477 | */ | |
41d91011 | 478 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
41d91011 | 479 | |
41d91011 PK |
480 | /* |
481 | * For booting Linux, the board info and command line data | |
482 | * have to be in the first 64 MB of memory, since this is | |
483 | * the maximum mapped by the Linux kernel during initialization. | |
484 | */ | |
485 | #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */ | |
486 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ | |
487 | ||
488 | #if defined(CONFIG_CMD_KGDB) | |
489 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ | |
41d91011 PK |
490 | #endif |
491 | ||
42a9e2fe AK |
492 | /* |
493 | * Dynamic MTD Partition support with mtdparts | |
494 | */ | |
41d91011 PK |
495 | /* |
496 | * Environment Configuration | |
497 | */ | |
498 | ||
499 | #if defined(CONFIG_TSEC_ENET) | |
500 | #define CONFIG_HAS_ETH0 | |
501 | #define CONFIG_HAS_ETH1 | |
502 | #endif | |
503 | ||
5bc0543d | 504 | #define CONFIG_HOSTNAME "BSC9132qds" |
41d91011 PK |
505 | #define CONFIG_ROOTPATH "/opt/nfsroot" |
506 | #define CONFIG_BOOTFILE "uImage" | |
507 | #define CONFIG_UBOOTPATH "u-boot.bin" | |
508 | ||
41d91011 PK |
509 | #ifdef CONFIG_SDCARD |
510 | #define CONFIG_DEF_HWCONFIG "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" | |
511 | #else | |
512 | #define CONFIG_DEF_HWCONFIG "hwconfig=sim;usb1:dr_mode=host,phy_type=ulpi\0" | |
513 | #endif | |
514 | ||
515 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
516 | "netdev=eth0\0" \ | |
517 | "uboot=" CONFIG_UBOOTPATH "\0" \ | |
518 | "loadaddr=1000000\0" \ | |
519 | "bootfile=uImage\0" \ | |
520 | "consoledev=ttyS0\0" \ | |
521 | "ramdiskaddr=2000000\0" \ | |
522 | "ramdiskfile=rootfs.ext2.gz.uboot\0" \ | |
b24a4f62 | 523 | "fdtaddr=1e00000\0" \ |
41d91011 PK |
524 | "fdtfile=bsc9132qds.dtb\0" \ |
525 | "bdev=sda1\0" \ | |
526 | CONFIG_DEF_HWCONFIG\ | |
527 | "othbootargs=mem=880M ramdisk_size=600000 " \ | |
528 | "default_hugepagesz=256m hugepagesz=256m hugepages=1 " \ | |
529 | "isolcpus=0\0" \ | |
530 | "usbext2boot=setenv bootargs root=/dev/ram rw " \ | |
531 | "console=$consoledev,$baudrate $othbootargs; " \ | |
532 | "usb start;" \ | |
533 | "ext2load usb 0:4 $loadaddr $bootfile;" \ | |
534 | "ext2load usb 0:4 $fdtaddr $fdtfile;" \ | |
535 | "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \ | |
536 | "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \ | |
537 | "debug_halt_off=mw ff7e0e30 0xf0000000;" | |
538 | ||
539 | #define CONFIG_NFSBOOTCOMMAND \ | |
540 | "setenv bootargs root=/dev/nfs rw " \ | |
541 | "nfsroot=$serverip:$rootpath " \ | |
542 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ | |
543 | "console=$consoledev,$baudrate $othbootargs;" \ | |
544 | "tftp $loadaddr $bootfile;" \ | |
545 | "tftp $fdtaddr $fdtfile;" \ | |
546 | "bootm $loadaddr - $fdtaddr" | |
547 | ||
548 | #define CONFIG_HDBOOT \ | |
549 | "setenv bootargs root=/dev/$bdev rw rootdelay=30 " \ | |
550 | "console=$consoledev,$baudrate $othbootargs;" \ | |
551 | "usb start;" \ | |
552 | "ext2load usb 0:1 $loadaddr /boot/$bootfile;" \ | |
553 | "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \ | |
554 | "bootm $loadaddr - $fdtaddr" | |
555 | ||
556 | #define CONFIG_RAMBOOTCOMMAND \ | |
557 | "setenv bootargs root=/dev/ram rw " \ | |
558 | "console=$consoledev,$baudrate $othbootargs; " \ | |
559 | "tftp $ramdiskaddr $ramdiskfile;" \ | |
560 | "tftp $loadaddr $bootfile;" \ | |
561 | "tftp $fdtaddr $fdtfile;" \ | |
562 | "bootm $loadaddr $ramdiskaddr $fdtaddr" | |
563 | ||
564 | #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND | |
565 | ||
f978f7c2 AB |
566 | #include <asm/fsl_secure_boot.h> |
567 | ||
41d91011 | 568 | #endif /* __CONFIG_H */ |