]> Git Repo - u-boot.git/blame - include/configs/T104xRDB.h
Convert CONFIG_CONS_INDEX et al to Kconfig
[u-boot.git] / include / configs / T104xRDB.h
CommitLineData
83d290c5 1/* SPDX-License-Identifier: GPL-2.0+ */
062ef1a6 2/*
83d290c5 3 * Copyright 2014 Freescale Semiconductor, Inc.
a97a071d 4 * Copyright 2020-2021 NXP
83d290c5 5 */
062ef1a6
PJ
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
1af3c7f4
SG
10#include <linux/stringify.h>
11
062ef1a6 12/*
f4c3917a 13 * T104x RDB board configuration file
062ef1a6 14 */
9f074e67
PK
15#include <asm/config_mpc85xx.h>
16
062ef1a6 17#ifdef CONFIG_RAMBOOT_PBL
18c01445 18#define CONFIG_SPL_FLUSH_IMAGE
18c01445
PK
19#define CONFIG_SPL_PAD_TO 0x40000
20#define CONFIG_SPL_MAX_SIZE 0x28000
21#ifdef CONFIG_SPL_BUILD
22#define CONFIG_SPL_SKIP_RELOCATE
23#define CONFIG_SPL_COMMON_INIT_DDR
24#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
18c01445
PK
25#endif
26#define RESET_VECTOR_OFFSET 0x27FFC
27#define BOOT_PAGE_OFFSET 0x27000
28
88718be3 29#ifdef CONFIG_MTD_RAW_NAND
bef18454 30#ifdef CONFIG_NXP_ESBC
aa36c84e
SG
31#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
32/*
33 * HDR would be appended at end of image and copied to DDR along
34 * with U-Boot image.
35 */
36#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \
37 CONFIG_U_BOOT_HDR_SIZE)
38#else
18c01445 39#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
aa36c84e 40#endif
ce249d95
TY
41#define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
42#define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
18c01445 43#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
18c01445
PK
44#endif
45
46#ifdef CONFIG_SPIFLASH
ce249d95 47#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
18c01445
PK
48#define CONFIG_SPL_SPI_FLASH_MINIMAL
49#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
ce249d95
TY
50#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
51#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
18c01445 52#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
18c01445
PK
53#ifndef CONFIG_SPL_BUILD
54#define CONFIG_SYS_MPC85XX_NO_RESETVEC
55#endif
18c01445
PK
56#endif
57
58#ifdef CONFIG_SDCARD
ce249d95 59#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
18c01445 60#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
ce249d95
TY
61#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
62#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
18c01445 63#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
18c01445
PK
64#ifndef CONFIG_SPL_BUILD
65#define CONFIG_SYS_MPC85XX_NO_RESETVEC
66#endif
18c01445
PK
67#endif
68
062ef1a6
PJ
69#endif
70
71/* High Level Configuration Options */
062ef1a6 72#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
062ef1a6 73
5303a3de
TY
74/* support deep sleep */
75#define CONFIG_DEEP_SLEEP
5303a3de 76
062ef1a6
PJ
77#ifndef CONFIG_RESET_VECTOR_ADDRESS
78#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
79#endif
80
81#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
51370d56 82#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
b38eaec5
RD
83#define CONFIG_PCIE1 /* PCIE controller 1 */
84#define CONFIG_PCIE2 /* PCIE controller 2 */
85#define CONFIG_PCIE3 /* PCIE controller 3 */
86#define CONFIG_PCIE4 /* PCIE controller 4 */
062ef1a6 87
062ef1a6
PJ
88#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
89
062ef1a6 90#if defined(CONFIG_SPIFLASH)
88718be3 91#elif defined(CONFIG_MTD_RAW_NAND)
bef18454 92#ifdef CONFIG_NXP_ESBC
aa36c84e
SG
93#define CONFIG_RAMBOOT_NAND
94#define CONFIG_BOOTSCRIPT_COPY_RAM
95#endif
062ef1a6 96#endif
062ef1a6
PJ
97
98#define CONFIG_SYS_CLK_FREQ 100000000
062ef1a6
PJ
99
100/*
101 * These can be toggled for performance analysis, otherwise use default.
102 */
103#define CONFIG_SYS_CACHE_STASHING
104#define CONFIG_BACKSIDE_L2_CACHE
105#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
106#define CONFIG_BTB /* toggle branch predition */
062ef1a6 107#ifdef CONFIG_DDR_ECC
062ef1a6
PJ
108#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
109#endif
110
111#define CONFIG_ENABLE_36BIT_PHYS
112
062ef1a6
PJ
113/*
114 * Config the L3 Cache as L3 SRAM
115 */
116#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
aa36c84e
SG
117/*
118 * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
119 * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
120 * (CONFIG_SYS_INIT_L3_VADDR) will be different.
121 */
122#define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000
18c01445 123#define CONFIG_SYS_L3_SIZE 256 << 10
aa36c84e 124#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024)
a09fea1d 125#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
18c01445
PK
126#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
127#define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
128#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
062ef1a6
PJ
129
130#define CONFIG_SYS_DCSRBAR 0xf0000000
131#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
132
133/*
134 * DDR Setup
135 */
136#define CONFIG_VERY_BIG_RAM
137#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
138#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
139
062ef1a6 140#define CONFIG_DIMM_SLOTS_PER_CTLR 1
96ac18c9 141#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
062ef1a6 142
062ef1a6
PJ
143#define CONFIG_SYS_SPD_BUS_NUM 0
144#define SPD_EEPROM_ADDRESS 0x51
145
146#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
147
148/*
149 * IFC Definitions
150 */
151#define CONFIG_SYS_FLASH_BASE 0xe8000000
152#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
153
154#define CONFIG_SYS_NOR_CSPR_EXT (0xf)
155#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
156 CSPR_PORT_SIZE_16 | \
157 CSPR_MSEL_NOR | \
158 CSPR_V)
159#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
377ffcfa
SS
160
161/*
162 * TDM Definition
163 */
164#define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
165
062ef1a6
PJ
166/* NOR Flash Timing Params */
167#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
168#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
169 FTIM0_NOR_TEADC(0x5) | \
170 FTIM0_NOR_TEAHC(0x5))
171#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
172 FTIM1_NOR_TRAD_NOR(0x1A) |\
173 FTIM1_NOR_TSEQRAD_NOR(0x13))
174#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
175 FTIM2_NOR_TCH(0x4) | \
176 FTIM2_NOR_TWPH(0x0E) | \
177 FTIM2_NOR_TWP(0x1c))
178#define CONFIG_SYS_NOR_FTIM3 0x0
179
180#define CONFIG_SYS_FLASH_QUIET_TEST
181#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
182
183#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
184#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
185#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
186#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
187
188#define CONFIG_SYS_FLASH_EMPTY_INFO
189#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
190
191/* CPLD on IFC */
55153d6c
PK
192#define CPLD_LBMAP_MASK 0x3F
193#define CPLD_BANK_SEL_MASK 0x07
194#define CPLD_BANK_OVERRIDE 0x40
195#define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */
196#define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */
197#define CPLD_LBMAP_RESET 0xFF
198#define CPLD_LBMAP_SHIFT 0x03
4b6067ae 199
55ed8ae3 200#if defined(CONFIG_TARGET_T1042RDB_PI)
cf8ddacf 201#define CPLD_DIU_SEL_DFP 0x80
319ed24a 202#elif defined(CONFIG_TARGET_T1042D4RDB)
4b6067ae
PJ
203#define CPLD_DIU_SEL_DFP 0xc0
204#endif
205
a016735c 206#if defined(CONFIG_TARGET_T1040D4RDB)
4b6067ae
PJ
207#define CPLD_INT_MASK_ALL 0xFF
208#define CPLD_INT_MASK_THERM 0x80
209#define CPLD_INT_MASK_DVI_DFP 0x40
210#define CPLD_INT_MASK_QSGMII1 0x20
211#define CPLD_INT_MASK_QSGMII2 0x10
212#define CPLD_INT_MASK_SGMI1 0x08
213#define CPLD_INT_MASK_SGMI2 0x04
214#define CPLD_INT_MASK_TDMR1 0x02
215#define CPLD_INT_MASK_TDMR2 0x01
cf8ddacf 216#endif
55153d6c 217
062ef1a6
PJ
218#define CONFIG_SYS_CPLD_BASE 0xffdf0000
219#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
9b444be3 220#define CONFIG_SYS_CSPR2_EXT (0xf)
062ef1a6
PJ
221#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
222 | CSPR_PORT_SIZE_8 \
223 | CSPR_MSEL_GPCM \
224 | CSPR_V)
225#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
226#define CONFIG_SYS_CSOR2 0x0
227/* CPLD Timing parameters for IFC CS2 */
228#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
229 FTIM0_GPCM_TEADC(0x0e) | \
230 FTIM0_GPCM_TEAHC(0x0e))
231#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
232 FTIM1_GPCM_TRAD(0x1f))
233#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
de519163 234 FTIM2_GPCM_TCH(0x8) | \
062ef1a6
PJ
235 FTIM2_GPCM_TWP(0x1f))
236#define CONFIG_SYS_CS2_FTIM3 0x0
237
238/* NAND Flash on IFC */
062ef1a6
PJ
239#define CONFIG_SYS_NAND_BASE 0xff800000
240#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
241
242#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
243#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
244 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
245 | CSPR_MSEL_NAND /* MSEL = NAND */ \
246 | CSPR_V)
247#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
248
249#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
250 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
251 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
252 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
253 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
254 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
255 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
256
062ef1a6
PJ
257/* ONFI NAND Flash mode0 Timing Params */
258#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
259 FTIM0_NAND_TWP(0x18) | \
260 FTIM0_NAND_TWCHT(0x07) | \
261 FTIM0_NAND_TWH(0x0a))
262#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
263 FTIM1_NAND_TWBE(0x39) | \
264 FTIM1_NAND_TRR(0x0e) | \
265 FTIM1_NAND_TRP(0x18))
266#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
267 FTIM2_NAND_TREH(0x0a) | \
268 FTIM2_NAND_TWHRE(0x1e))
269#define CONFIG_SYS_NAND_FTIM3 0x0
270
271#define CONFIG_SYS_NAND_DDR_LAW 11
272#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
273#define CONFIG_SYS_MAX_NAND_DEVICE 1
062ef1a6 274
88718be3 275#if defined(CONFIG_MTD_RAW_NAND)
062ef1a6
PJ
276#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
277#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
278#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
279#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
280#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
281#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
282#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
283#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
284#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT
285#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
286#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
287#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
288#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
289#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
290#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
291#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
292#else
293#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
294#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
295#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
296#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
297#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
298#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
299#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
300#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
301#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
302#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
303#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
304#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
305#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
306#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
307#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
308#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
309#endif
310
18c01445
PK
311#ifdef CONFIG_SPL_BUILD
312#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
313#else
314#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
315#endif
062ef1a6
PJ
316
317#if defined(CONFIG_RAMBOOT_PBL)
318#define CONFIG_SYS_RAMBOOT
319#endif
320
9f074e67 321#ifdef CONFIG_SYS_FSL_ERRATUM_A008044
88718be3 322#if defined(CONFIG_MTD_RAW_NAND)
9f074e67
PK
323#define CONFIG_A008044_WORKAROUND
324#endif
325#endif
326
062ef1a6
PJ
327#define CONFIG_HWCONFIG
328
329/* define to use L1 as initial stack */
330#define CONFIG_L1_INIT_RAM
331#define CONFIG_SYS_INIT_RAM_LOCK
332#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
333#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
b3142e2c 334#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
062ef1a6
PJ
335/* The assembler doesn't like typecast */
336#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
337 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
338 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
339#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
340
341#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
342 GENERATED_GBL_DATA_SIZE)
343#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
344
9307cbab 345#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
062ef1a6
PJ
346
347/* Serial Port - controlled on board with jumper J8
348 * open - index 2
349 * shorted - index 1
350 */
062ef1a6
PJ
351#define CONFIG_SYS_NS16550_SERIAL
352#define CONFIG_SYS_NS16550_REG_SIZE 1
353#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
354
355#define CONFIG_SYS_BAUDRATE_TABLE \
356 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
357
358#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
359#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
360#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
361#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
062ef1a6 362
319ed24a 363#if defined(CONFIG_TARGET_T1042RDB_PI) || defined(CONFIG_TARGET_T1042D4RDB)
cf8ddacf
JJ
364/* Video */
365#define CONFIG_FSL_DIU_FB
366
367#ifdef CONFIG_FSL_DIU_FB
368#define CONFIG_FSL_DIU_CH7301
369#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
cf8ddacf
JJ
370#define CONFIG_VIDEO_LOGO
371#define CONFIG_VIDEO_BMP_LOGO
372#endif
373#endif
374
062ef1a6 375/* I2C */
062ef1a6
PJ
376
377/* I2C bus multiplexer */
378#define I2C_MUX_PCA_ADDR 0x70
379#define I2C_MUX_CH_DEFAULT 0x8
f4c3917a 380
78e56995
YS
381#if defined(CONFIG_TARGET_T1042RDB_PI) || \
382 defined(CONFIG_TARGET_T1040D4RDB) || \
383 defined(CONFIG_TARGET_T1042D4RDB)
cf8ddacf
JJ
384/* LDI/DVI Encoder for display */
385#define CONFIG_SYS_I2C_LDI_ADDR 0x38
386#define CONFIG_SYS_I2C_DVI_ADDR 0x75
d2e3f7c6 387#define CONFIG_SYS_I2C_DVI_BUS_NUM 0
cf8ddacf 388
f4c3917a 389/*
390 * RTC configuration
391 */
392#define RTC
393#define CONFIG_RTC_DS1337 1
394#define CONFIG_SYS_I2C_RTC_ADDR 0x68
062ef1a6 395
f4c3917a 396/*DVI encoder*/
397#define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75
398#endif
062ef1a6
PJ
399
400/*
401 * eSPI - Enhanced SPI
402 */
062ef1a6
PJ
403
404/*
405 * General PCI
406 * Memory space is mapped 1-1, but I/O space must start from 0.
407 */
408
409#ifdef CONFIG_PCI
410/* controller 1, direct to uli, tgtid 3, Base address 20000 */
411#ifdef CONFIG_PCIE1
412#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
062ef1a6 413#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
062ef1a6 414#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
062ef1a6 415#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
062ef1a6
PJ
416#endif
417
418/* controller 2, Slot 2, tgtid 2, Base address 201000 */
419#ifdef CONFIG_PCIE2
420#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
062ef1a6 421#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
062ef1a6 422#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
062ef1a6 423#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
062ef1a6
PJ
424#endif
425
426/* controller 3, Slot 1, tgtid 1, Base address 202000 */
427#ifdef CONFIG_PCIE3
428#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
062ef1a6 429#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
062ef1a6 430#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
062ef1a6 431#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
062ef1a6
PJ
432#endif
433
434/* controller 4, Base address 203000 */
435#ifdef CONFIG_PCIE4
436#define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
062ef1a6 437#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
062ef1a6 438#define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
062ef1a6 439#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
062ef1a6
PJ
440#endif
441
062ef1a6 442#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
062ef1a6
PJ
443#endif /* CONFIG_PCI */
444
445/* SATA */
446#define CONFIG_FSL_SATA_V2
447#ifdef CONFIG_FSL_SATA_V2
062ef1a6
PJ
448#define CONFIG_SYS_SATA_MAX_DEVICE 1
449#define CONFIG_SATA1
450#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
451#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
452
453#define CONFIG_LBA48
062ef1a6
PJ
454#endif
455
456/*
457* USB
458*/
459#define CONFIG_HAS_FSL_DR_USB
460
461#ifdef CONFIG_HAS_FSL_DR_USB
8850c5d5 462#ifdef CONFIG_USB_EHCI_HCD
062ef1a6 463#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
062ef1a6
PJ
464#endif
465#endif
466
062ef1a6 467#ifdef CONFIG_MMC
062ef1a6 468#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
062ef1a6
PJ
469#endif
470
471/* Qman/Bman */
472#ifndef CONFIG_NOBQFMAN
2a8b3422 473#define CONFIG_SYS_BMAN_NUM_PORTALS 10
062ef1a6
PJ
474#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
475#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
476#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
3fa66db4
JL
477#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
478#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
479#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
480#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
481#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
482 CONFIG_SYS_BMAN_CENA_SIZE)
483#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
484#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
2a8b3422 485#define CONFIG_SYS_QMAN_NUM_PORTALS 10
062ef1a6
PJ
486#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
487#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
488#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
3fa66db4
JL
489#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
490#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
491#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
492#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
493#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
494 CONFIG_SYS_QMAN_CENA_SIZE)
495#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
496#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
062ef1a6
PJ
497
498#define CONFIG_SYS_DPAA_FMAN
499#define CONFIG_SYS_DPAA_PME
500
062ef1a6
PJ
501#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
502#endif /* CONFIG_NOBQFMAN */
503
062ef1a6 504#ifdef CONFIG_FMAN_ENET
0167369c 505#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
4b6067ae 506#define CONFIG_SYS_SGMII1_PHY_ADDR 0x03
a016735c 507#elif defined(CONFIG_TARGET_T1040D4RDB)
94af6842 508#define CONFIG_SYS_SGMII1_PHY_ADDR 0x01
319ed24a 509#elif defined(CONFIG_TARGET_T1042D4RDB)
4b6067ae
PJ
510#define CONFIG_SYS_SGMII1_PHY_ADDR 0x02
511#define CONFIG_SYS_SGMII2_PHY_ADDR 0x03
512#define CONFIG_SYS_SGMII3_PHY_ADDR 0x01
513#endif
514
78e56995 515#if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
4b6067ae
PJ
516#define CONFIG_SYS_RGMII1_PHY_ADDR 0x04
517#define CONFIG_SYS_RGMII2_PHY_ADDR 0x05
518#else
519#define CONFIG_SYS_RGMII1_PHY_ADDR 0x01
520#define CONFIG_SYS_RGMII2_PHY_ADDR 0x02
f4c3917a 521#endif
062ef1a6 522
db4a1767 523/* Enable VSC9953 L2 Switch driver on T1040 SoC */
6fcddd09 524#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
db4a1767 525#define CONFIG_VSC9953
6fcddd09 526#ifdef CONFIG_TARGET_T1040RDB
db4a1767
CC
527#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x04
528#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x08
4b6067ae
PJ
529#else
530#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x08
531#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c
532#endif
db4a1767
CC
533#endif
534
714fd406 535#define CONFIG_ETHPRIME "FM1@DTSEC4"
062ef1a6
PJ
536#endif
537
538/*
539 * Environment
540 */
541#define CONFIG_LOADS_ECHO /* echo on for serial download */
542#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
543
062ef1a6
PJ
544/*
545 * Miscellaneous configurable options
546 */
062ef1a6
PJ
547
548/*
549 * For booting Linux, the board info and command line data
550 * have to be in the first 64 MB of memory, since this is
551 * the maximum mapped by the Linux kernel during initialization.
552 */
553#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
554#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
555
68b74739
PK
556/*
557 * Dynamic MTD Partition support with mtdparts
558 */
68b74739 559
062ef1a6
PJ
560/*
561 * Environment Configuration
562 */
563#define CONFIG_ROOTPATH "/opt/nfsroot"
564#define CONFIG_BOOTFILE "uImage"
565#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
566
062ef1a6 567#define __USB_PHY_TYPE utmi
363fb32a 568#define RAMDISKFILE "t104xrdb/ramdisk.uboot"
062ef1a6 569
6fcddd09 570#ifdef CONFIG_TARGET_T1040RDB
f4c3917a 571#define FDTFILE "t1040rdb/t1040rdb.dtb"
55ed8ae3 572#elif defined(CONFIG_TARGET_T1042RDB_PI)
363fb32a 573#define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb"
0167369c 574#elif defined(CONFIG_TARGET_T1042RDB)
363fb32a 575#define FDTFILE "t1042rdb/t1042rdb.dtb"
a016735c 576#elif defined(CONFIG_TARGET_T1040D4RDB)
4b6067ae 577#define FDTFILE "t1042rdb/t1040d4rdb.dtb"
319ed24a 578#elif defined(CONFIG_TARGET_T1042D4RDB)
4b6067ae 579#define FDTFILE "t1042rdb/t1042d4rdb.dtb"
f4c3917a 580#endif
581
cf8ddacf
JJ
582#ifdef CONFIG_FSL_DIU_FB
583#define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi"
584#else
585#define DIU_ENVIRONMENT
586#endif
587
062ef1a6 588#define CONFIG_EXTRA_ENV_SETTINGS \
9b444be3
PJ
589 "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \
590 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
591 "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
062ef1a6 592 "netdev=eth0\0" \
cf8ddacf 593 "video-mode=" __stringify(DIU_ENVIRONMENT) "\0" \
062ef1a6
PJ
594 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
595 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
596 "tftpflash=tftpboot $loadaddr $uboot && " \
597 "protect off $ubootaddr +$filesize && " \
598 "erase $ubootaddr +$filesize && " \
599 "cp.b $loadaddr $ubootaddr $filesize && " \
600 "protect on $ubootaddr +$filesize && " \
601 "cmp.b $loadaddr $ubootaddr $filesize\0" \
602 "consoledev=ttyS0\0" \
603 "ramdiskaddr=2000000\0" \
f4c3917a 604 "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \
b24a4f62 605 "fdtaddr=1e00000\0" \
f4c3917a 606 "fdtfile=" __stringify(FDTFILE) "\0" \
3246584d 607 "bdev=sda3\0"
062ef1a6 608
062ef1a6 609#include <asm/fsl_secure_boot.h>
ef6c55a2 610
062ef1a6 611#endif /* __CONFIG_H */
This page took 0.594128 seconds and 4 git commands to generate.