]>
Commit | Line | Data |
---|---|---|
938080dc JL |
1 | /* |
2 | * Copyright (C) 2011 Freescale Semiconductor, Inc. | |
3 | * Jason Liu <[email protected]> | |
4 | * | |
5 | * Configuration settings for Freescale MX53 low cost board. | |
6 | * | |
3765b3e7 | 7 | * SPDX-License-Identifier: GPL-2.0+ |
938080dc JL |
8 | */ |
9 | ||
10 | #ifndef __CONFIG_H | |
11 | #define __CONFIG_H | |
12 | ||
9df82896 FE |
13 | #define CONFIG_MACH_TYPE MACH_TYPE_MX53_LOCO |
14 | ||
938080dc JL |
15 | #include <asm/arch/imx-regs.h> |
16 | ||
17 | #define CONFIG_CMDLINE_TAG | |
938080dc JL |
18 | #define CONFIG_SETUP_MEMORY_TAGS |
19 | #define CONFIG_INITRD_TAG | |
20 | ||
18fb0e3c | 21 | #define CONFIG_SYS_FSL_CLK |
6ca896f9 | 22 | |
938080dc | 23 | /* Size of malloc() pool */ |
f714b0a9 | 24 | #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024) |
938080dc | 25 | |
938080dc | 26 | #define CONFIG_MXC_GPIO |
54cd1dee | 27 | #define CONFIG_REVISION_TAG |
938080dc JL |
28 | |
29 | #define CONFIG_MXC_UART | |
40f6fffe | 30 | #define CONFIG_MXC_UART_BASE UART1_BASE |
938080dc JL |
31 | |
32 | /* MMC Configs */ | |
33 | #define CONFIG_FSL_ESDHC | |
34 | #define CONFIG_SYS_FSL_ESDHC_ADDR 0 | |
35 | #define CONFIG_SYS_FSL_ESDHC_NUM 2 | |
36 | ||
938080dc | 37 | /* Eth Configs */ |
938080dc | 38 | #define CONFIG_MII |
938080dc JL |
39 | |
40 | #define CONFIG_FEC_MXC | |
41 | #define IMX_FEC_BASE FEC_BASE_ADDR | |
42 | #define CONFIG_FEC_MXC_PHYADDR 0x1F | |
43 | ||
45cf6ada | 44 | /* USB Configs */ |
45cf6ada | 45 | #define CONFIG_USB_EHCI_MX5 |
45cf6ada | 46 | #define CONFIG_USB_ETHER_ASIX |
a743415f | 47 | #define CONFIG_USB_ETHER_MCS7830 |
45cf6ada WG |
48 | #define CONFIG_USB_ETHER_SMSC95XX |
49 | #define CONFIG_MXC_USB_PORT 1 | |
50 | #define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW) | |
51 | #define CONFIG_MXC_USB_FLAGS 0 | |
52 | ||
e7e33722 | 53 | /* I2C Configs */ |
b089d039 | 54 | #define CONFIG_SYS_I2C |
55 | #define CONFIG_SYS_I2C_MXC | |
03544c66 AA |
56 | #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ |
57 | #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ | |
f8cb101e | 58 | #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ |
e7e33722 FE |
59 | |
60 | /* PMIC Controller */ | |
be3b51aa ŁM |
61 | #define CONFIG_POWER |
62 | #define CONFIG_POWER_I2C | |
2988e866 | 63 | #define CONFIG_DIALOG_POWER |
be3b51aa | 64 | #define CONFIG_POWER_FSL |
913702ca | 65 | #define CONFIG_POWER_FSL_MC13892 |
e7e33722 | 66 | #define CONFIG_SYS_DIALOG_PMIC_I2C_ADDR 0x48 |
5b547f3c | 67 | #define CONFIG_SYS_FSL_PMIC_I2C_ADDR 0x8 |
e7e33722 | 68 | |
938080dc JL |
69 | /* allow to overwrite serial and ethaddr */ |
70 | #define CONFIG_ENV_OVERWRITE | |
71 | #define CONFIG_CONS_INDEX 1 | |
938080dc JL |
72 | |
73 | /* Command definition */ | |
ec62c07a | 74 | #define CONFIG_SUPPORT_RAW_INITRD |
938080dc | 75 | |
938080dc | 76 | |
28b119e9 | 77 | #define CONFIG_ETHPRIME "FEC0" |
938080dc | 78 | |
fe51f787 | 79 | #define CONFIG_LOADADDR 0x72000000 /* loadaddr env var */ |
938080dc JL |
80 | #define CONFIG_SYS_TEXT_BASE 0x77800000 |
81 | ||
82 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
83 | "script=boot.scr\0" \ | |
f28154b5 | 84 | "image=zImage\0" \ |
e0df5353 OS |
85 | "fdt_addr=0x71000000\0" \ |
86 | "boot_fdt=try\0" \ | |
87 | "ip_dyn=yes\0" \ | |
938080dc | 88 | "mmcdev=0\0" \ |
254fd8da OS |
89 | "mmcpart=1\0" \ |
90 | "mmcroot=/dev/mmcblk0p2 rw rootwait\0" \ | |
e0df5353 | 91 | "mmcargs=setenv bootargs console=ttymxc0,${baudrate} root=${mmcroot}\0" \ |
938080dc | 92 | "loadbootscript=" \ |
54e0f96f | 93 | "load mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \ |
938080dc JL |
94 | "bootscript=echo Running bootscript from mmc ...; " \ |
95 | "source\0" \ | |
54e0f96f GG |
96 | "loadimage=load mmc ${mmcdev}:${mmcpart} ${loadaddr} ${image}\0" \ |
97 | "loadfdt=load mmc ${mmcdev}:${mmcpart} ${fdt_addr} ${fdt_file}\0" \ | |
938080dc JL |
98 | "mmcboot=echo Booting from mmc ...; " \ |
99 | "run mmcargs; " \ | |
e0df5353 OS |
100 | "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \ |
101 | "if run loadfdt; then " \ | |
f28154b5 | 102 | "bootz ${loadaddr} - ${fdt_addr}; " \ |
e0df5353 OS |
103 | "else " \ |
104 | "if test ${boot_fdt} = try; then " \ | |
f28154b5 | 105 | "bootz; " \ |
e0df5353 OS |
106 | "else " \ |
107 | "echo WARN: Cannot load the DT; " \ | |
108 | "fi; " \ | |
109 | "fi; " \ | |
110 | "else " \ | |
f28154b5 | 111 | "bootz; " \ |
e0df5353 | 112 | "fi;\0" \ |
938080dc JL |
113 | "netargs=setenv bootargs console=ttymxc0,${baudrate} " \ |
114 | "root=/dev/nfs " \ | |
115 | "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \ | |
116 | "netboot=echo Booting from net ...; " \ | |
117 | "run netargs; " \ | |
e0df5353 OS |
118 | "if test ${ip_dyn} = yes; then " \ |
119 | "setenv get_cmd dhcp; " \ | |
120 | "else " \ | |
121 | "setenv get_cmd tftp; " \ | |
122 | "fi; " \ | |
f28154b5 | 123 | "${get_cmd} ${image}; " \ |
e0df5353 OS |
124 | "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \ |
125 | "if ${get_cmd} ${fdt_addr} ${fdt_file}; then " \ | |
f28154b5 | 126 | "bootz ${loadaddr} - ${fdt_addr}; " \ |
e0df5353 OS |
127 | "else " \ |
128 | "if test ${boot_fdt} = try; then " \ | |
f28154b5 | 129 | "bootz; " \ |
e0df5353 OS |
130 | "else " \ |
131 | "echo ERROR: Cannot load the DT; " \ | |
132 | "exit; " \ | |
133 | "fi; " \ | |
134 | "fi; " \ | |
135 | "else " \ | |
f28154b5 | 136 | "bootz; " \ |
e0df5353 | 137 | "fi;\0" |
938080dc JL |
138 | |
139 | #define CONFIG_BOOTCOMMAND \ | |
66968110 | 140 | "mmc dev ${mmcdev}; if mmc rescan; then " \ |
938080dc JL |
141 | "if run loadbootscript; then " \ |
142 | "run bootscript; " \ | |
143 | "else " \ | |
f28154b5 | 144 | "if run loadimage; then " \ |
938080dc JL |
145 | "run mmcboot; " \ |
146 | "else run netboot; " \ | |
147 | "fi; " \ | |
148 | "fi; " \ | |
149 | "else run netboot; fi" | |
150 | ||
151 | #define CONFIG_ARP_TIMEOUT 200UL | |
152 | ||
153 | /* Miscellaneous configurable options */ | |
154 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ | |
938080dc | 155 | #define CONFIG_AUTO_COMPLETE |
e0df5353 | 156 | #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ |
938080dc | 157 | |
938080dc JL |
158 | #define CONFIG_SYS_MEMTEST_START 0x70000000 |
159 | #define CONFIG_SYS_MEMTEST_END 0x70010000 | |
160 | ||
161 | #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR | |
162 | ||
938080dc JL |
163 | #define CONFIG_CMDLINE_EDITING |
164 | ||
938080dc JL |
165 | /* Physical Memory Map */ |
166 | #define CONFIG_NR_DRAM_BANKS 2 | |
31c832f9 MV |
167 | #define PHYS_SDRAM_1 CSD0_BASE_ADDR |
168 | #define PHYS_SDRAM_1_SIZE (gd->bd->bi_dram[0].size) | |
169 | #define PHYS_SDRAM_2 CSD1_BASE_ADDR | |
170 | #define PHYS_SDRAM_2_SIZE (gd->bd->bi_dram[1].size) | |
171 | #define PHYS_SDRAM_SIZE (gd->ram_size) | |
938080dc JL |
172 | |
173 | #define CONFIG_SYS_SDRAM_BASE (PHYS_SDRAM_1) | |
174 | #define CONFIG_SYS_INIT_RAM_ADDR (IRAM_BASE_ADDR) | |
175 | #define CONFIG_SYS_INIT_RAM_SIZE (IRAM_SIZE) | |
176 | ||
177 | #define CONFIG_SYS_INIT_SP_OFFSET \ | |
178 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) | |
179 | #define CONFIG_SYS_INIT_SP_ADDR \ | |
180 | (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) | |
181 | ||
e856bdcf | 182 | /* environment organization */ |
938080dc JL |
183 | #define CONFIG_ENV_OFFSET (6 * 64 * 1024) |
184 | #define CONFIG_ENV_SIZE (8 * 1024) | |
938080dc JL |
185 | #define CONFIG_SYS_MMC_ENV_DEV 0 |
186 | ||
f92e4e6c SB |
187 | #ifdef CONFIG_CMD_SATA |
188 | #define CONFIG_DWC_AHSATA | |
189 | #define CONFIG_SYS_SATA_MAX_DEVICE 1 | |
190 | #define CONFIG_DWC_AHSATA_PORT_ID 0 | |
191 | #define CONFIG_DWC_AHSATA_BASE_ADDR SATA_BASE_ADDR | |
192 | #define CONFIG_LBA48 | |
193 | #define CONFIG_LIBATA | |
194 | #endif | |
195 | ||
f714b0a9 FE |
196 | /* Framebuffer and LCD */ |
197 | #define CONFIG_PREBOOT | |
695af9ab | 198 | #define CONFIG_VIDEO_IPUV3 |
f714b0a9 FE |
199 | #define CONFIG_VIDEO_BMP_RLE8 |
200 | #define CONFIG_SPLASH_SCREEN | |
201 | #define CONFIG_BMP_16BPP | |
202 | #define CONFIG_VIDEO_LOGO | |
c606608a | 203 | #define CONFIG_IPUV3_CLK 200000000 |
f714b0a9 | 204 | |
938080dc | 205 | #endif /* __CONFIG_H */ |