]>
Commit | Line | Data |
---|---|---|
887e2ec9 | 1 | /* |
fc84a849 | 2 | * (C) Copyright 2006-2008 |
887e2ec9 SR |
3 | * Stefan Roese, DENX Software Engineering, [email protected]. |
4 | * | |
5 | * (C) Copyright 2006 | |
6 | * Jacqueline Pira-Ferriol, AMCC/IBM, [email protected] | |
7 | * Alain Saurel, AMCC/IBM, [email protected] | |
8 | * | |
1a459660 | 9 | * SPDX-License-Identifier: GPL-2.0+ |
887e2ec9 SR |
10 | */ |
11 | ||
214398d9 | 12 | /* |
e802594b | 13 | * sequoia.h - configuration for Sequoia & Rainier boards |
214398d9 | 14 | */ |
887e2ec9 SR |
15 | #ifndef __CONFIG_H |
16 | #define __CONFIG_H | |
17 | ||
214398d9 | 18 | /* |
887e2ec9 | 19 | * High Level Configuration Options |
214398d9 | 20 | */ |
e802594b | 21 | /* This config file is used for Sequoia (440EPx) and Rainier (440GRx) */ |
854bc8da | 22 | #ifndef CONFIG_RAINIER |
214398d9 | 23 | #define CONFIG_440EPX 1 /* Specific PPC440EPx */ |
72675dc6 | 24 | #define CONFIG_HOSTNAME sequoia |
854bc8da | 25 | #else |
214398d9 | 26 | #define CONFIG_440GRX 1 /* Specific PPC440GRx */ |
72675dc6 | 27 | #define CONFIG_HOSTNAME rainier |
854bc8da | 28 | #endif |
214398d9 | 29 | #define CONFIG_440 1 /* ... PPC440 family */ |
72675dc6 | 30 | |
2ae18241 WD |
31 | #ifndef CONFIG_SYS_TEXT_BASE |
32 | #define CONFIG_SYS_TEXT_BASE 0xFFF80000 | |
33 | #endif | |
34 | ||
72675dc6 SR |
35 | /* |
36 | * Include common defines/options for all AMCC eval boards | |
37 | */ | |
38 | #include "amcc-common.h" | |
39 | ||
e3b8c78b | 40 | /* Detect Sequoia PLL input clock automatically via CPLD bit */ |
6d0f6bcf | 41 | #define CONFIG_SYS_CLK_FREQ ((in8(CONFIG_SYS_BCSR_BASE + 3) & 0x80) ? \ |
193b4a3b | 42 | 33333333 : 33000000) |
887e2ec9 | 43 | |
bc778812 AG |
44 | /* |
45 | * Define this if you want support for video console with radeon 9200 pci card | |
14d0a02a | 46 | * Also set CONFIG_SYS_TEXT_BASE to 0xFFF80000 in board/amcc/sequoia/config.mk in this case |
bc778812 | 47 | */ |
bc778812 AG |
48 | |
49 | #ifdef CONFIG_VIDEO | |
d25dfe08 SR |
50 | /* |
51 | * 44x dcache supported is working now on sequoia, but we don't enable | |
52 | * it yet since it needs further testing | |
53 | */ | |
214398d9 | 54 | #define CONFIG_4xx_DCACHE /* enable dcache */ |
d25dfe08 SR |
55 | #endif |
56 | ||
214398d9 | 57 | #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */ |
887e2ec9 | 58 | |
214398d9 LJ |
59 | /* |
60 | * Base addresses -- Note these are effective addresses where the actual | |
61 | * resources get mapped (not physical addresses). | |
62 | */ | |
6d0f6bcf JCPV |
63 | #define CONFIG_SYS_TLB_FOR_BOOT_FLASH 0x0003 |
64 | #define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000 | |
65 | #define CONFIG_SYS_FLASH_BASE 0xfc000000 /* start of FLASH */ | |
66 | #define CONFIG_SYS_NAND_ADDR 0xd0000000 /* NAND Flash */ | |
67 | #define CONFIG_SYS_OCM_BASE 0xe0010000 /* ocm */ | |
68 | #define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_OCM_BASE | |
69 | #define CONFIG_SYS_PCI_BASE 0xe0000000 /* Internal PCI regs */ | |
70 | #define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */ | |
71 | #define CONFIG_SYS_PCI_MEMBASE1 CONFIG_SYS_PCI_MEMBASE + 0x10000000 | |
72 | #define CONFIG_SYS_PCI_MEMBASE2 CONFIG_SYS_PCI_MEMBASE1 + 0x10000000 | |
73 | #define CONFIG_SYS_PCI_MEMBASE3 CONFIG_SYS_PCI_MEMBASE2 + 0x10000000 | |
887e2ec9 | 74 | |
6d0f6bcf JCPV |
75 | #define CONFIG_SYS_USB2D0_BASE 0xe0000100 |
76 | #define CONFIG_SYS_USB_DEVICE 0xe0000000 | |
77 | #define CONFIG_SYS_USB_HOST 0xe0000400 | |
78 | #define CONFIG_SYS_BCSR_BASE 0xc0000000 | |
887e2ec9 | 79 | |
214398d9 | 80 | /* |
887e2ec9 | 81 | * Initial RAM & stack pointer |
214398d9 | 82 | */ |
887e2ec9 | 83 | /* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */ |
6d0f6bcf | 84 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_BASE /* OCM */ |
553f0982 | 85 | #define CONFIG_SYS_INIT_RAM_SIZE (4 << 10) |
25ddd1fb | 86 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
800eb096 | 87 | #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 0x4) |
887e2ec9 | 88 | |
214398d9 | 89 | /* |
887e2ec9 | 90 | * Serial Port |
214398d9 | 91 | */ |
550650dd | 92 | #define CONFIG_CONS_INDEX 1 /* Use UART0 */ |
6d0f6bcf | 93 | #define CONFIG_SYS_EXT_SERIAL_CLOCK 11059200 /* ext. 11.059MHz clk */ |
887e2ec9 | 94 | |
214398d9 | 95 | /* |
887e2ec9 | 96 | * Environment |
214398d9 | 97 | */ |
345b77ba | 98 | #if defined(CONFIG_SYS_RAMBOOT) |
d873133f SR |
99 | #define CONFIG_ENV_IS_NOWHERE /* Store env in memory only */ |
100 | #define CONFIG_ENV_SIZE (8 << 10) | |
887e2ec9 | 101 | #else |
d873133f | 102 | #define CONFIG_ENV_IS_IN_FLASH /* use FLASH for environ vars */ |
887e2ec9 | 103 | #endif |
887e2ec9 | 104 | |
d873133f | 105 | #if defined(CONFIG_CMD_FLASH) |
214398d9 | 106 | /* |
887e2ec9 | 107 | * FLASH related |
214398d9 | 108 | */ |
6d0f6bcf | 109 | #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */ |
00b1883a | 110 | #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */ |
887e2ec9 | 111 | |
6d0f6bcf | 112 | #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } |
887e2ec9 | 113 | |
6d0f6bcf JCPV |
114 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
115 | #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */ | |
887e2ec9 | 116 | |
6d0f6bcf JCPV |
117 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
118 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ | |
887e2ec9 | 119 | |
6d0f6bcf JCPV |
120 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */ |
121 | #define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware flash protection */ | |
887e2ec9 | 122 | |
6d0f6bcf JCPV |
123 | #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ |
124 | #define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */ | |
ef0f2f57 | 125 | #endif /* CONFIG_CMD_FLASH */ |
887e2ec9 | 126 | |
5a1aceb0 | 127 | #ifdef CONFIG_ENV_IS_IN_FLASH |
0e8d1586 | 128 | #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */ |
6d0f6bcf | 129 | #define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE) |
0e8d1586 | 130 | #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */ |
887e2ec9 SR |
131 | |
132 | /* Address and size of Redundant Environment Sector */ | |
0e8d1586 JCPV |
133 | #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE) |
134 | #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) | |
887e2ec9 SR |
135 | #endif |
136 | ||
214398d9 | 137 | /* |
887e2ec9 | 138 | * DDR SDRAM |
214398d9 | 139 | */ |
6d0f6bcf | 140 | #define CONFIG_SYS_MBYTES_SDRAM (256) /* 256MB */ |
345b77ba | 141 | #if !defined(CONFIG_SYS_RAMBOOT) |
214398d9 | 142 | #define CONFIG_DDR_DATA_EYE /* use DDR2 optimization */ |
02388983 | 143 | #endif |
6d0f6bcf | 144 | #define CONFIG_SYS_MEM_TOP_HIDE (4 << 10) /* don't use last 4kbytes */ |
14f73ca6 | 145 | /* 440EPx errata CHIP 11 */ |
887e2ec9 | 146 | |
214398d9 | 147 | /* |
887e2ec9 | 148 | * I2C |
214398d9 | 149 | */ |
880540de | 150 | #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000 |
887e2ec9 | 151 | |
6d0f6bcf JCPV |
152 | #define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1) |
153 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 | |
154 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 | |
155 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 | |
887e2ec9 | 156 | |
cfc25874 SR |
157 | /* I2C bootstrap EEPROM */ |
158 | #define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x52 | |
159 | #define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0 | |
160 | #define CONFIG_4xx_CONFIG_BLOCKSIZE 16 | |
161 | ||
887e2ec9 | 162 | /* I2C SYSMON (LM75, AD7414 is almost compatible) */ |
214398d9 LJ |
163 | #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */ |
164 | #define CONFIG_DTT_AD7414 1 /* use AD7414 */ | |
165 | #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */ | |
6d0f6bcf JCPV |
166 | #define CONFIG_SYS_DTT_MAX_TEMP 70 |
167 | #define CONFIG_SYS_DTT_LOW_TEMP -30 | |
168 | #define CONFIG_SYS_DTT_HYSTERESIS 3 | |
887e2ec9 | 169 | |
72675dc6 SR |
170 | /* |
171 | * Default environment variables | |
172 | */ | |
887e2ec9 | 173 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
72675dc6 SR |
174 | CONFIG_AMCC_DEF_ENV \ |
175 | CONFIG_AMCC_DEF_ENV_POWERPC \ | |
176 | CONFIG_AMCC_DEF_ENV_PPC_OLD \ | |
177 | CONFIG_AMCC_DEF_ENV_NOR_UPD \ | |
4ef62514 SR |
178 | "kernel_addr=FC000000\0" \ |
179 | "ramdisk_addr=FC180000\0" \ | |
887e2ec9 | 180 | "" |
887e2ec9 SR |
181 | |
182 | #define CONFIG_M88E1111_PHY 1 | |
183 | #define CONFIG_IBM_EMAC4_V4 1 | |
887e2ec9 SR |
184 | #define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */ |
185 | ||
214398d9 | 186 | #define CONFIG_PHY_RESET 1 /* reset phy upon startup */ |
887e2ec9 SR |
187 | #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ |
188 | ||
189 | #define CONFIG_HAS_ETH0 | |
887e2ec9 SR |
190 | #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */ |
191 | #define CONFIG_PHY1_ADDR 1 | |
192 | ||
193 | /* USB */ | |
854bc8da | 194 | #ifdef CONFIG_440EPX |
559e2c87 CZ |
195 | |
196 | #undef CONFIG_USB_EHCI /* OHCI by default */ | |
197 | ||
198 | #ifdef CONFIG_USB_EHCI | |
199 | #define CONFIG_USB_EHCI_PPC4XX | |
200 | #define CONFIG_SYS_PPC4XX_USB_ADDR 0xe0000300 | |
201 | #define CONFIG_EHCI_HCD_INIT_AFTER_RESET | |
202 | #define CONFIG_EHCI_MMIO_BIG_ENDIAN | |
203 | #define CONFIG_EHCI_DESC_BIG_ENDIAN | |
559e2c87 | 204 | #else /* CONFIG_USB_EHCI */ |
2d146843 | 205 | #define CONFIG_USB_OHCI_NEW |
6d0f6bcf | 206 | #define CONFIG_SYS_OHCI_BE_CONTROLLER |
2d146843 | 207 | |
6d0f6bcf JCPV |
208 | #undef CONFIG_SYS_USB_OHCI_BOARD_INIT |
209 | #define CONFIG_SYS_USB_OHCI_CPU_INIT 1 | |
210 | #define CONFIG_SYS_USB_OHCI_REGS_BASE CONFIG_SYS_USB_HOST | |
211 | #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ppc440" | |
212 | #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 | |
559e2c87 | 213 | #endif |
887e2ec9 SR |
214 | |
215 | /* Comment this out to enable USB 1.1 device */ | |
216 | #define USB_2_0_DEVICE | |
217 | ||
854bc8da SR |
218 | #endif /* CONFIG_440EPX */ |
219 | ||
887e2ec9 SR |
220 | /* Partitions */ |
221 | #define CONFIG_MAC_PARTITION | |
222 | #define CONFIG_DOS_PARTITION | |
223 | #define CONFIG_ISO_PARTITION | |
224 | ||
079a136c | 225 | /* |
72675dc6 | 226 | * Commands additional to the ones defined in amcc-common.h |
079a136c | 227 | */ |
cfc25874 | 228 | #define CONFIG_CMD_CHIP_CONFIG |
46da1e96 | 229 | #define CONFIG_CMD_DTT |
46da1e96 | 230 | #define CONFIG_CMD_NAND |
46da1e96 | 231 | #define CONFIG_CMD_PCI |
46da1e96 JL |
232 | #define CONFIG_CMD_SDRAM |
233 | ||
234 | #ifdef CONFIG_440EPX | |
46da1e96 JL |
235 | #endif |
236 | ||
9de469bd | 237 | #ifndef CONFIG_RAINIER |
6d0f6bcf | 238 | #define CONFIG_SYS_POST_FPU_ON CONFIG_SYS_POST_FPU |
9de469bd | 239 | #else |
6d0f6bcf | 240 | #define CONFIG_SYS_POST_FPU_ON 0 |
9de469bd | 241 | #endif |
887e2ec9 | 242 | |
9a929170 SR |
243 | /* |
244 | * Don't run the memory POST on the NAND-booting version. It will | |
245 | * overwrite part of the U-Boot image which is already loaded from NAND | |
246 | * to SDRAM. | |
247 | */ | |
345b77ba | 248 | #if defined(CONFIG_SYS_RAMBOOT) |
9a929170 SR |
249 | #define CONFIG_SYS_POST_MEMORY_ON 0 |
250 | #else | |
251 | #define CONFIG_SYS_POST_MEMORY_ON CONFIG_SYS_POST_MEMORY | |
252 | #endif | |
253 | ||
a11e0696 | 254 | /* POST support */ |
6d0f6bcf JCPV |
255 | #define CONFIG_POST (CONFIG_SYS_POST_CACHE | \ |
256 | CONFIG_SYS_POST_CPU | \ | |
257 | CONFIG_SYS_POST_ETHER | \ | |
9a929170 | 258 | CONFIG_SYS_POST_FPU_ON | \ |
6d0f6bcf | 259 | CONFIG_SYS_POST_I2C | \ |
9a929170 | 260 | CONFIG_SYS_POST_MEMORY_ON | \ |
6d0f6bcf JCPV |
261 | CONFIG_SYS_POST_SPR | \ |
262 | CONFIG_SYS_POST_UART) | |
263 | ||
a11e0696 | 264 | #define CONFIG_LOGBUFFER |
6d0f6bcf | 265 | #define CONFIG_SYS_POST_CACHE_ADDR 0x7fff0000 /* free virtual address */ |
a11e0696 | 266 | |
887e2ec9 SR |
267 | #define CONFIG_SUPPORT_VFAT |
268 | ||
214398d9 | 269 | /* |
887e2ec9 | 270 | * PCI stuff |
214398d9 | 271 | */ |
887e2ec9 | 272 | /* General PCI */ |
842033e6 | 273 | #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */ |
6d0f6bcf | 274 | #define CONFIG_SYS_PCI_CACHE_LINE_SIZE 0 /* to avoid problems with PNP */ |
214398d9 | 275 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
6d0f6bcf JCPV |
276 | #define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to */ |
277 | /* CONFIG_SYS_PCI_MEMBASE */ | |
887e2ec9 | 278 | /* Board-specific PCI */ |
6d0f6bcf JCPV |
279 | #define CONFIG_SYS_PCI_TARGET_INIT |
280 | #define CONFIG_SYS_PCI_MASTER_INIT | |
a760b020 | 281 | #define CONFIG_SYS_PCI_BOARD_FIXUP_IRQ |
887e2ec9 | 282 | |
6d0f6bcf JCPV |
283 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */ |
284 | #define CONFIG_SYS_PCI_SUBSYS_ID 0xcafe /* Whatever */ | |
887e2ec9 | 285 | |
214398d9 | 286 | /* |
887e2ec9 | 287 | * External Bus Controller (EBC) Setup |
214398d9 | 288 | */ |
887e2ec9 SR |
289 | |
290 | /* | |
291 | * On Sequoia CS0 and CS3 are switched when configuring for NAND booting | |
292 | */ | |
345b77ba | 293 | #if !defined(CONFIG_SYS_RAMBOOT) |
6d0f6bcf | 294 | #define CONFIG_SYS_NAND_CS 3 /* NAND chip connected to CSx */ |
214398d9 | 295 | /* Memory Bank 0 (NOR-FLASH) initialization */ |
6d0f6bcf JCPV |
296 | #define CONFIG_SYS_EBC_PB0AP 0x03017200 |
297 | #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH_BASE | 0xda000) | |
887e2ec9 | 298 | |
214398d9 | 299 | /* Memory Bank 3 (NAND-FLASH) initialization */ |
6d0f6bcf JCPV |
300 | #define CONFIG_SYS_EBC_PB3AP 0x018003c0 |
301 | #define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_NAND_ADDR | 0x1c000) | |
887e2ec9 | 302 | #else |
6d0f6bcf | 303 | #define CONFIG_SYS_NAND_CS 0 /* NAND chip connected to CSx */ |
214398d9 | 304 | /* Memory Bank 3 (NOR-FLASH) initialization */ |
6d0f6bcf JCPV |
305 | #define CONFIG_SYS_EBC_PB3AP 0x03017200 |
306 | #define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_FLASH_BASE | 0xda000) | |
887e2ec9 | 307 | |
214398d9 | 308 | /* Memory Bank 0 (NAND-FLASH) initialization */ |
6d0f6bcf JCPV |
309 | #define CONFIG_SYS_EBC_PB0AP 0x018003c0 |
310 | #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_NAND_ADDR | 0x1c000) | |
887e2ec9 SR |
311 | #endif |
312 | ||
214398d9 | 313 | /* Memory Bank 2 (CPLD) initialization */ |
6d0f6bcf JCPV |
314 | #define CONFIG_SYS_EBC_PB2AP 0x24814580 |
315 | #define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_BCSR_BASE | 0x38000) | |
887e2ec9 | 316 | |
6d0f6bcf | 317 | #define CONFIG_SYS_BCSR5_PCI66EN 0x80 |
5a5958b7 | 318 | |
214398d9 | 319 | /* |
43a2b0e7 | 320 | * NAND FLASH |
214398d9 | 321 | */ |
6d0f6bcf | 322 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
6d0f6bcf JCPV |
323 | #define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS) |
324 | #define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */ | |
43a2b0e7 | 325 | |
214398d9 | 326 | /* |
b05e8bf5 LJ |
327 | * PPC440 GPIO Configuration |
328 | */ | |
329 | /* test-only: take GPIO init from pcs440ep ???? in config file */ | |
6d0f6bcf | 330 | #define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \ |
b05e8bf5 LJ |
331 | { \ |
332 | /* GPIO Core 0 */ \ | |
333 | {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 EBC_ADDR(7) DMA_REQ(2) */ \ | |
334 | {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 EBC_ADDR(6) DMA_ACK(2) */ \ | |
335 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO2 EBC_ADDR(5) DMA_EOT/TC(2) */ \ | |
336 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO3 EBC_ADDR(4) DMA_REQ(3) */ \ | |
337 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO4 EBC_ADDR(3) DMA_ACK(3) */ \ | |
338 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO5 EBC_ADDR(2) DMA_EOT/TC(3) */ \ | |
339 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO6 EBC_CS_N(1) */ \ | |
340 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 EBC_CS_N(2) */ \ | |
341 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 EBC_CS_N(3) */ \ | |
342 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 EBC_CS_N(4) */ \ | |
343 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 EBC_CS_N(5) */ \ | |
344 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 EBC_BUS_ERR */ \ | |
345 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO12 */ \ | |
346 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO13 */ \ | |
347 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO14 */ \ | |
348 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO15 */ \ | |
349 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO16 GMCTxD(4) */ \ | |
350 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO17 GMCTxD(5) */ \ | |
351 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO18 GMCTxD(6) */ \ | |
352 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO19 GMCTxD(7) */ \ | |
353 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO20 RejectPkt0 */ \ | |
354 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO21 RejectPkt1 */ \ | |
355 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO22 */ \ | |
356 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO23 SCPD0 */ \ | |
357 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO24 GMCTxD(2) */ \ | |
358 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO25 GMCTxD(3) */ \ | |
359 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO26 */ \ | |
360 | {GPIO0_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO27 EXT_EBC_REQ USB2D_RXERROR */ \ | |
361 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO28 USB2D_TXVALID */ \ | |
362 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO29 EBC_EXT_HDLA USB2D_PAD_SUSPNDM */ \ | |
363 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO30 EBC_EXT_ACK USB2D_XCVRSELECT*/ \ | |
364 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO31 EBC_EXR_BUSREQ USB2D_TERMSELECT*/ \ | |
365 | }, \ | |
366 | { \ | |
367 | /* GPIO Core 1 */ \ | |
368 | {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO32 USB2D_OPMODE0 EBC_DATA(2) */ \ | |
369 | {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO33 USB2D_OPMODE1 EBC_DATA(3) */ \ | |
eab10073 SF |
370 | {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO34 UART0_8PIN_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \ |
371 | {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \ | |
372 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO36 UART0_CTS_N EBC_DATA(0) UART3_SIN*/ \ | |
373 | {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO37 UART0_RTS_N EBC_DATA(1) UART3_SOUT*/ \ | |
374 | {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_8PIN_DTR_N UART1_SOUT */ \ | |
375 | {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_8PIN_RI_N UART1_SIN */ \ | |
b05e8bf5 LJ |
376 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 UIC_IRQ(0) */ \ |
377 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 UIC_IRQ(1) */ \ | |
378 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 UIC_IRQ(2) */ \ | |
379 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 UIC_IRQ(3) */ \ | |
380 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO44 UIC_IRQ(4) DMA_ACK(1) */ \ | |
381 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO45 UIC_IRQ(6) DMA_EOT/TC(1) */ \ | |
382 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO46 UIC_IRQ(7) DMA_REQ(0) */ \ | |
383 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO47 UIC_IRQ(8) DMA_ACK(0) */ \ | |
384 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO48 UIC_IRQ(9) DMA_EOT/TC(0) */ \ | |
385 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \ | |
386 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \ | |
387 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \ | |
388 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \ | |
389 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \ | |
390 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \ | |
391 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO55 Unselect via TraceSelect Bit */ \ | |
392 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \ | |
393 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \ | |
394 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \ | |
395 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \ | |
396 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \ | |
397 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \ | |
398 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \ | |
399 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \ | |
400 | } \ | |
401 | } | |
402 | ||
bc778812 AG |
403 | #ifdef CONFIG_VIDEO |
404 | #define CONFIG_BIOSEMU /* x86 bios emulator for vga bios */ | |
405 | #define CONFIG_ATI_RADEON_FB /* use radeon framebuffer driver */ | |
406 | #define VIDEO_IO_OFFSET 0xe8000000 | |
6d0f6bcf | 407 | #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET |
bc778812 | 408 | #define CONFIG_VIDEO_LOGO |
bc778812 | 409 | #define CONFIG_SPLASH_SCREEN |
bc778812 AG |
410 | #define CONFIG_CMD_BMP |
411 | #endif | |
412 | ||
214398d9 | 413 | #endif /* __CONFIG_H */ |