]>
Commit | Line | Data |
---|---|---|
1938f4a5 SG |
1 | /* |
2 | * Copyright (c) 2011 The Chromium OS Authors. | |
3 | * (C) Copyright 2002-2006 | |
4 | * Wolfgang Denk, DENX Software Engineering, [email protected]. | |
5 | * | |
6 | * (C) Copyright 2002 | |
7 | * Sysgo Real-Time Solutions, GmbH <www.elinos.com> | |
8 | * Marius Groeger <[email protected]> | |
9 | * | |
1a459660 | 10 | * SPDX-License-Identifier: GPL-2.0+ |
1938f4a5 SG |
11 | */ |
12 | ||
13 | #include <common.h> | |
14 | #include <linux/compiler.h> | |
15 | #include <version.h> | |
16 | #include <environment.h> | |
ab7cd627 | 17 | #include <dm.h> |
1938f4a5 | 18 | #include <fdtdec.h> |
f828bf25 | 19 | #include <fs.h> |
e4fef6cf SG |
20 | #if defined(CONFIG_CMD_IDE) |
21 | #include <ide.h> | |
22 | #endif | |
23 | #include <i2c.h> | |
1938f4a5 SG |
24 | #include <initcall.h> |
25 | #include <logbuff.h> | |
e4fef6cf SG |
26 | |
27 | /* TODO: Can we move these into arch/ headers? */ | |
28 | #ifdef CONFIG_8xx | |
29 | #include <mpc8xx.h> | |
30 | #endif | |
31 | #ifdef CONFIG_5xx | |
32 | #include <mpc5xx.h> | |
33 | #endif | |
34 | #ifdef CONFIG_MPC5xxx | |
35 | #include <mpc5xxx.h> | |
36 | #endif | |
ec3b4820 | 37 | #if defined(CONFIG_MP) && (defined(CONFIG_MPC86xx) || defined(CONFIG_E500)) |
a76df709 GH |
38 | #include <asm/mp.h> |
39 | #endif | |
e4fef6cf | 40 | |
a733b06b | 41 | #include <os.h> |
1938f4a5 | 42 | #include <post.h> |
e4fef6cf | 43 | #include <spi.h> |
c5d4001a | 44 | #include <status_led.h> |
71c52dba | 45 | #include <trace.h> |
e4fef6cf | 46 | #include <watchdog.h> |
a733b06b | 47 | #include <asm/errno.h> |
1938f4a5 SG |
48 | #include <asm/io.h> |
49 | #include <asm/sections.h> | |
48a33806 SG |
50 | #ifdef CONFIG_X86 |
51 | #include <asm/init_helpers.h> | |
52 | #include <asm/relocate.h> | |
53 | #endif | |
a733b06b SG |
54 | #ifdef CONFIG_SANDBOX |
55 | #include <asm/state.h> | |
56 | #endif | |
ab7cd627 | 57 | #include <dm/root.h> |
1938f4a5 SG |
58 | #include <linux/compiler.h> |
59 | ||
60 | /* | |
61 | * Pointer to initial global data area | |
62 | * | |
63 | * Here we initialize it if needed. | |
64 | */ | |
65 | #ifdef XTRN_DECLARE_GLOBAL_DATA_PTR | |
66 | #undef XTRN_DECLARE_GLOBAL_DATA_PTR | |
67 | #define XTRN_DECLARE_GLOBAL_DATA_PTR /* empty = allocate here */ | |
68 | DECLARE_GLOBAL_DATA_PTR = (gd_t *) (CONFIG_SYS_INIT_GD_ADDR); | |
69 | #else | |
70 | DECLARE_GLOBAL_DATA_PTR; | |
71 | #endif | |
72 | ||
73 | /* | |
74 | * sjg: IMO this code should be | |
75 | * refactored to a single function, something like: | |
76 | * | |
77 | * void led_set_state(enum led_colour_t colour, int on); | |
78 | */ | |
79 | /************************************************************************ | |
80 | * Coloured LED functionality | |
81 | ************************************************************************ | |
82 | * May be supplied by boards if desired | |
83 | */ | |
c5d4001a JH |
84 | __weak void coloured_LED_init(void) {} |
85 | __weak void red_led_on(void) {} | |
86 | __weak void red_led_off(void) {} | |
87 | __weak void green_led_on(void) {} | |
88 | __weak void green_led_off(void) {} | |
89 | __weak void yellow_led_on(void) {} | |
90 | __weak void yellow_led_off(void) {} | |
91 | __weak void blue_led_on(void) {} | |
92 | __weak void blue_led_off(void) {} | |
1938f4a5 SG |
93 | |
94 | /* | |
95 | * Why is gd allocated a register? Prior to reloc it might be better to | |
96 | * just pass it around to each function in this file? | |
97 | * | |
98 | * After reloc one could argue that it is hardly used and doesn't need | |
99 | * to be in a register. Or if it is it should perhaps hold pointers to all | |
100 | * global data for all modules, so that post-reloc we can avoid the massive | |
101 | * literal pool we get on ARM. Or perhaps just encourage each module to use | |
102 | * a structure... | |
103 | */ | |
104 | ||
105 | /* | |
106 | * Could the CONFIG_SPL_BUILD infection become a flag in gd? | |
107 | */ | |
108 | ||
d54d7eb9 | 109 | #if defined(CONFIG_WATCHDOG) || defined(CONFIG_HW_WATCHDOG) |
e4fef6cf SG |
110 | static int init_func_watchdog_init(void) |
111 | { | |
d54d7eb9 SZ |
112 | # if defined(CONFIG_HW_WATCHDOG) && (defined(CONFIG_BLACKFIN) || \ |
113 | defined(CONFIG_M68K) || defined(CONFIG_MICROBLAZE) || \ | |
114 | defined(CONFIG_SH)) | |
115 | hw_watchdog_init(); | |
116 | # endif | |
e4fef6cf SG |
117 | puts(" Watchdog enabled\n"); |
118 | WATCHDOG_RESET(); | |
119 | ||
120 | return 0; | |
121 | } | |
122 | ||
123 | int init_func_watchdog_reset(void) | |
124 | { | |
125 | WATCHDOG_RESET(); | |
126 | ||
127 | return 0; | |
128 | } | |
129 | #endif /* CONFIG_WATCHDOG */ | |
130 | ||
dd2a6cd0 | 131 | __weak void board_add_ram_info(int use_default) |
e4fef6cf SG |
132 | { |
133 | /* please define platform specific board_add_ram_info() */ | |
134 | } | |
135 | ||
1938f4a5 SG |
136 | static int init_baud_rate(void) |
137 | { | |
138 | gd->baudrate = getenv_ulong("baudrate", 10, CONFIG_BAUDRATE); | |
139 | return 0; | |
140 | } | |
141 | ||
142 | static int display_text_info(void) | |
143 | { | |
a733b06b | 144 | #ifndef CONFIG_SANDBOX |
9fdee7d7 | 145 | ulong bss_start, bss_end, text_base; |
1938f4a5 | 146 | |
632efa74 SG |
147 | bss_start = (ulong)&__bss_start; |
148 | bss_end = (ulong)&__bss_end; | |
b60eff31 | 149 | |
d54d7eb9 | 150 | #ifdef CONFIG_SYS_TEXT_BASE |
9fdee7d7 | 151 | text_base = CONFIG_SYS_TEXT_BASE; |
d54d7eb9 | 152 | #else |
9fdee7d7 | 153 | text_base = CONFIG_SYS_MONITOR_BASE; |
d54d7eb9 | 154 | #endif |
9fdee7d7 DS |
155 | |
156 | debug("U-Boot code: %08lX -> %08lX BSS: -> %08lX\n", | |
157 | text_base, bss_start, bss_end); | |
a733b06b | 158 | #endif |
1938f4a5 SG |
159 | |
160 | #ifdef CONFIG_MODEM_SUPPORT | |
161 | debug("Modem Support enabled\n"); | |
162 | #endif | |
163 | #ifdef CONFIG_USE_IRQ | |
164 | debug("IRQ Stack: %08lx\n", IRQ_STACK_START); | |
165 | debug("FIQ Stack: %08lx\n", FIQ_STACK_START); | |
166 | #endif | |
167 | ||
168 | return 0; | |
169 | } | |
170 | ||
171 | static int announce_dram_init(void) | |
172 | { | |
173 | puts("DRAM: "); | |
174 | return 0; | |
175 | } | |
176 | ||
3da7e5a5 | 177 | #if defined(CONFIG_MIPS) || defined(CONFIG_PPC) |
e4fef6cf SG |
178 | static int init_func_ram(void) |
179 | { | |
180 | #ifdef CONFIG_BOARD_TYPES | |
181 | int board_type = gd->board_type; | |
182 | #else | |
183 | int board_type = 0; /* use dummy arg */ | |
184 | #endif | |
185 | ||
186 | gd->ram_size = initdram(board_type); | |
187 | ||
188 | if (gd->ram_size > 0) | |
189 | return 0; | |
190 | ||
191 | puts("*** failed ***\n"); | |
192 | return 1; | |
193 | } | |
194 | #endif | |
195 | ||
1938f4a5 SG |
196 | static int show_dram_config(void) |
197 | { | |
fa39ffe5 | 198 | unsigned long long size; |
1938f4a5 SG |
199 | |
200 | #ifdef CONFIG_NR_DRAM_BANKS | |
201 | int i; | |
202 | ||
203 | debug("\nRAM Configuration:\n"); | |
204 | for (i = size = 0; i < CONFIG_NR_DRAM_BANKS; i++) { | |
205 | size += gd->bd->bi_dram[i].size; | |
206 | debug("Bank #%d: %08lx ", i, gd->bd->bi_dram[i].start); | |
207 | #ifdef DEBUG | |
208 | print_size(gd->bd->bi_dram[i].size, "\n"); | |
209 | #endif | |
210 | } | |
211 | debug("\nDRAM: "); | |
212 | #else | |
213 | size = gd->ram_size; | |
214 | #endif | |
215 | ||
e4fef6cf SG |
216 | print_size(size, ""); |
217 | board_add_ram_info(0); | |
218 | putc('\n'); | |
1938f4a5 SG |
219 | |
220 | return 0; | |
221 | } | |
222 | ||
dd2a6cd0 | 223 | __weak void dram_init_banksize(void) |
1938f4a5 SG |
224 | { |
225 | #if defined(CONFIG_NR_DRAM_BANKS) && defined(CONFIG_SYS_SDRAM_BASE) | |
226 | gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE; | |
227 | gd->bd->bi_dram[0].size = get_effective_memsize(); | |
228 | #endif | |
229 | } | |
230 | ||
ea818dbb | 231 | #if defined(CONFIG_HARD_I2C) || defined(CONFIG_SYS_I2C) |
e4fef6cf SG |
232 | static int init_func_i2c(void) |
233 | { | |
234 | puts("I2C: "); | |
815a76f2 | 235 | #ifdef CONFIG_SYS_I2C |
236 | i2c_init_all(); | |
237 | #else | |
e4fef6cf | 238 | i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE); |
815a76f2 | 239 | #endif |
e4fef6cf SG |
240 | puts("ready\n"); |
241 | return 0; | |
242 | } | |
243 | #endif | |
244 | ||
245 | #if defined(CONFIG_HARD_SPI) | |
246 | static int init_func_spi(void) | |
247 | { | |
248 | puts("SPI: "); | |
249 | spi_init(); | |
250 | puts("ready\n"); | |
251 | return 0; | |
252 | } | |
253 | #endif | |
254 | ||
255 | __maybe_unused | |
1938f4a5 SG |
256 | static int zero_global_data(void) |
257 | { | |
258 | memset((void *)gd, '\0', sizeof(gd_t)); | |
259 | ||
260 | return 0; | |
261 | } | |
262 | ||
263 | static int setup_mon_len(void) | |
264 | { | |
b60eff31 AA |
265 | #ifdef __ARM__ |
266 | gd->mon_len = (ulong)&__bss_end - (ulong)_start; | |
a733b06b SG |
267 | #elif defined(CONFIG_SANDBOX) |
268 | gd->mon_len = (ulong)&_end - (ulong)_init; | |
5ff10aa7 | 269 | #elif defined(CONFIG_BLACKFIN) || defined(CONFIG_NIOS2) |
d54d7eb9 | 270 | gd->mon_len = CONFIG_SYS_MONITOR_LEN; |
632efa74 | 271 | #else |
e4fef6cf SG |
272 | /* TODO: use (ulong)&__bss_end - (ulong)&__text_start; ? */ |
273 | gd->mon_len = (ulong)&__bss_end - CONFIG_SYS_MONITOR_BASE; | |
632efa74 | 274 | #endif |
1938f4a5 SG |
275 | return 0; |
276 | } | |
277 | ||
278 | __weak int arch_cpu_init(void) | |
279 | { | |
280 | return 0; | |
281 | } | |
282 | ||
f828bf25 SG |
283 | #ifdef CONFIG_OF_HOSTFILE |
284 | ||
f828bf25 SG |
285 | static int read_fdt_from_file(void) |
286 | { | |
287 | struct sandbox_state *state = state_get_current(); | |
95fac6ab | 288 | const char *fname = state->fdt_fname; |
f828bf25 | 289 | void *blob; |
96b1046d | 290 | loff_t size; |
f828bf25 | 291 | int err; |
95fac6ab | 292 | int fd; |
f828bf25 SG |
293 | |
294 | blob = map_sysmem(CONFIG_SYS_FDT_LOAD_ADDR, 0); | |
295 | if (!state->fdt_fname) { | |
95fac6ab | 296 | err = fdt_create_empty_tree(blob, 256); |
f828bf25 SG |
297 | if (!err) |
298 | goto done; | |
95fac6ab SG |
299 | printf("Unable to create empty FDT: %s\n", fdt_strerror(err)); |
300 | return -EINVAL; | |
301 | } | |
302 | ||
96b1046d SR |
303 | err = os_get_filesize(fname, &size); |
304 | if (err < 0) { | |
95fac6ab | 305 | printf("Failed to file FDT file '%s'\n", fname); |
96b1046d | 306 | return err; |
95fac6ab SG |
307 | } |
308 | fd = os_open(fname, OS_O_RDONLY); | |
309 | if (fd < 0) { | |
310 | printf("Failed to open FDT file '%s'\n", fname); | |
311 | return -EACCES; | |
f828bf25 | 312 | } |
95fac6ab SG |
313 | if (os_read(fd, blob, size) != size) { |
314 | os_close(fd); | |
f828bf25 | 315 | return -EIO; |
95fac6ab SG |
316 | } |
317 | os_close(fd); | |
f828bf25 SG |
318 | |
319 | done: | |
320 | gd->fdt_blob = blob; | |
321 | ||
322 | return 0; | |
323 | } | |
324 | #endif | |
325 | ||
a733b06b SG |
326 | #ifdef CONFIG_SANDBOX |
327 | static int setup_ram_buf(void) | |
328 | { | |
5c2859cd SG |
329 | struct sandbox_state *state = state_get_current(); |
330 | ||
331 | gd->arch.ram_buf = state->ram_buf; | |
332 | gd->ram_size = state->ram_size; | |
a733b06b SG |
333 | |
334 | return 0; | |
335 | } | |
336 | #endif | |
337 | ||
1938f4a5 SG |
338 | static int setup_fdt(void) |
339 | { | |
c970dffe MY |
340 | #ifdef CONFIG_OF_CONTROL |
341 | # ifdef CONFIG_OF_EMBED | |
1938f4a5 | 342 | /* Get a pointer to the FDT */ |
6ab6b2af | 343 | gd->fdt_blob = __dtb_dt_begin; |
c970dffe | 344 | # elif defined CONFIG_OF_SEPARATE |
1938f4a5 | 345 | /* FDT is at end of image */ |
632efa74 | 346 | gd->fdt_blob = (ulong *)&_end; |
c970dffe | 347 | # elif defined(CONFIG_OF_HOSTFILE) |
f828bf25 SG |
348 | if (read_fdt_from_file()) { |
349 | puts("Failed to read control FDT\n"); | |
350 | return -1; | |
351 | } | |
c970dffe | 352 | # endif |
1938f4a5 SG |
353 | /* Allow the early environment to override the fdt address */ |
354 | gd->fdt_blob = (void *)getenv_ulong("fdtcontroladdr", 16, | |
355 | (uintptr_t)gd->fdt_blob); | |
c970dffe | 356 | #endif |
1938f4a5 SG |
357 | return 0; |
358 | } | |
359 | ||
360 | /* Get the top of usable RAM */ | |
361 | __weak ulong board_get_usable_ram_top(ulong total_size) | |
362 | { | |
363 | return gd->ram_top; | |
364 | } | |
365 | ||
366 | static int setup_dest_addr(void) | |
367 | { | |
368 | debug("Monitor len: %08lX\n", gd->mon_len); | |
369 | /* | |
370 | * Ram is setup, size stored in gd !! | |
371 | */ | |
372 | debug("Ram size: %08lX\n", (ulong)gd->ram_size); | |
373 | #if defined(CONFIG_SYS_MEM_TOP_HIDE) | |
374 | /* | |
375 | * Subtract specified amount of memory to hide so that it won't | |
376 | * get "touched" at all by U-Boot. By fixing up gd->ram_size | |
377 | * the Linux kernel should now get passed the now "corrected" | |
378 | * memory size and won't touch it either. This should work | |
379 | * for arch/ppc and arch/powerpc. Only Linux board ports in | |
380 | * arch/powerpc with bootwrapper support, that recalculate the | |
381 | * memory size from the SDRAM controller setup will have to | |
382 | * get fixed. | |
383 | */ | |
384 | gd->ram_size -= CONFIG_SYS_MEM_TOP_HIDE; | |
385 | #endif | |
386 | #ifdef CONFIG_SYS_SDRAM_BASE | |
387 | gd->ram_top = CONFIG_SYS_SDRAM_BASE; | |
388 | #endif | |
e4fef6cf | 389 | gd->ram_top += get_effective_memsize(); |
1938f4a5 | 390 | gd->ram_top = board_get_usable_ram_top(gd->mon_len); |
a0ba279a | 391 | gd->relocaddr = gd->ram_top; |
1938f4a5 | 392 | debug("Ram top: %08lX\n", (ulong)gd->ram_top); |
ec3b4820 | 393 | #if defined(CONFIG_MP) && (defined(CONFIG_MPC86xx) || defined(CONFIG_E500)) |
e4fef6cf SG |
394 | /* |
395 | * We need to make sure the location we intend to put secondary core | |
396 | * boot code is reserved and not used by any part of u-boot | |
397 | */ | |
a0ba279a MY |
398 | if (gd->relocaddr > determine_mp_bootpg(NULL)) { |
399 | gd->relocaddr = determine_mp_bootpg(NULL); | |
400 | debug("Reserving MP boot page to %08lx\n", gd->relocaddr); | |
e4fef6cf SG |
401 | } |
402 | #endif | |
1938f4a5 SG |
403 | return 0; |
404 | } | |
405 | ||
406 | #if defined(CONFIG_LOGBUFFER) && !defined(CONFIG_ALT_LB_ADDR) | |
407 | static int reserve_logbuffer(void) | |
408 | { | |
409 | /* reserve kernel log buffer */ | |
a0ba279a | 410 | gd->relocaddr -= LOGBUFF_RESERVE; |
1938f4a5 | 411 | debug("Reserving %dk for kernel logbuffer at %08lx\n", LOGBUFF_LEN, |
a0ba279a | 412 | gd->relocaddr); |
1938f4a5 SG |
413 | return 0; |
414 | } | |
415 | #endif | |
416 | ||
417 | #ifdef CONFIG_PRAM | |
418 | /* reserve protected RAM */ | |
419 | static int reserve_pram(void) | |
420 | { | |
421 | ulong reg; | |
422 | ||
423 | reg = getenv_ulong("pram", 10, CONFIG_PRAM); | |
a0ba279a | 424 | gd->relocaddr -= (reg << 10); /* size is in kB */ |
1938f4a5 | 425 | debug("Reserving %ldk for protected RAM at %08lx\n", reg, |
a0ba279a | 426 | gd->relocaddr); |
1938f4a5 SG |
427 | return 0; |
428 | } | |
429 | #endif /* CONFIG_PRAM */ | |
430 | ||
431 | /* Round memory pointer down to next 4 kB limit */ | |
432 | static int reserve_round_4k(void) | |
433 | { | |
a0ba279a | 434 | gd->relocaddr &= ~(4096 - 1); |
1938f4a5 SG |
435 | return 0; |
436 | } | |
437 | ||
438 | #if !(defined(CONFIG_SYS_ICACHE_OFF) && defined(CONFIG_SYS_DCACHE_OFF)) && \ | |
439 | defined(CONFIG_ARM) | |
440 | static int reserve_mmu(void) | |
441 | { | |
442 | /* reserve TLB table */ | |
cce6be7f | 443 | gd->arch.tlb_size = PGTABLE_SIZE; |
a0ba279a | 444 | gd->relocaddr -= gd->arch.tlb_size; |
1938f4a5 SG |
445 | |
446 | /* round down to next 64 kB limit */ | |
a0ba279a | 447 | gd->relocaddr &= ~(0x10000 - 1); |
1938f4a5 | 448 | |
a0ba279a | 449 | gd->arch.tlb_addr = gd->relocaddr; |
1938f4a5 SG |
450 | debug("TLB table from %08lx to %08lx\n", gd->arch.tlb_addr, |
451 | gd->arch.tlb_addr + gd->arch.tlb_size); | |
452 | return 0; | |
453 | } | |
454 | #endif | |
455 | ||
456 | #ifdef CONFIG_LCD | |
457 | static int reserve_lcd(void) | |
458 | { | |
459 | #ifdef CONFIG_FB_ADDR | |
460 | gd->fb_base = CONFIG_FB_ADDR; | |
461 | #else | |
462 | /* reserve memory for LCD display (always full pages) */ | |
a0ba279a MY |
463 | gd->relocaddr = lcd_setmem(gd->relocaddr); |
464 | gd->fb_base = gd->relocaddr; | |
1938f4a5 SG |
465 | #endif /* CONFIG_FB_ADDR */ |
466 | return 0; | |
467 | } | |
468 | #endif /* CONFIG_LCD */ | |
469 | ||
71c52dba SG |
470 | static int reserve_trace(void) |
471 | { | |
472 | #ifdef CONFIG_TRACE | |
473 | gd->relocaddr -= CONFIG_TRACE_BUFFER_SIZE; | |
474 | gd->trace_buff = map_sysmem(gd->relocaddr, CONFIG_TRACE_BUFFER_SIZE); | |
475 | debug("Reserving %dk for trace data at: %08lx\n", | |
476 | CONFIG_TRACE_BUFFER_SIZE >> 10, gd->relocaddr); | |
477 | #endif | |
478 | ||
479 | return 0; | |
480 | } | |
481 | ||
d54d7eb9 SZ |
482 | #if defined(CONFIG_VIDEO) && (!defined(CONFIG_PPC) || defined(CONFIG_8xx)) && \ |
483 | !defined(CONFIG_ARM) && !defined(CONFIG_X86) && \ | |
484 | !defined(CONFIG_BLACKFIN) | |
e4fef6cf SG |
485 | static int reserve_video(void) |
486 | { | |
487 | /* reserve memory for video display (always full pages) */ | |
a0ba279a MY |
488 | gd->relocaddr = video_setmem(gd->relocaddr); |
489 | gd->fb_base = gd->relocaddr; | |
e4fef6cf SG |
490 | |
491 | return 0; | |
492 | } | |
493 | #endif | |
494 | ||
1938f4a5 SG |
495 | static int reserve_uboot(void) |
496 | { | |
497 | /* | |
498 | * reserve memory for U-Boot code, data & bss | |
499 | * round down to next 4 kB limit | |
500 | */ | |
a0ba279a MY |
501 | gd->relocaddr -= gd->mon_len; |
502 | gd->relocaddr &= ~(4096 - 1); | |
e4fef6cf SG |
503 | #ifdef CONFIG_E500 |
504 | /* round down to next 64 kB limit so that IVPR stays aligned */ | |
a0ba279a | 505 | gd->relocaddr &= ~(65536 - 1); |
e4fef6cf | 506 | #endif |
1938f4a5 SG |
507 | |
508 | debug("Reserving %ldk for U-Boot at: %08lx\n", gd->mon_len >> 10, | |
a0ba279a MY |
509 | gd->relocaddr); |
510 | ||
511 | gd->start_addr_sp = gd->relocaddr; | |
512 | ||
1938f4a5 SG |
513 | return 0; |
514 | } | |
515 | ||
8cae8a68 | 516 | #ifndef CONFIG_SPL_BUILD |
1938f4a5 SG |
517 | /* reserve memory for malloc() area */ |
518 | static int reserve_malloc(void) | |
519 | { | |
a0ba279a | 520 | gd->start_addr_sp = gd->start_addr_sp - TOTAL_MALLOC_LEN; |
1938f4a5 | 521 | debug("Reserving %dk for malloc() at: %08lx\n", |
a0ba279a | 522 | TOTAL_MALLOC_LEN >> 10, gd->start_addr_sp); |
1938f4a5 SG |
523 | return 0; |
524 | } | |
525 | ||
526 | /* (permanently) allocate a Board Info struct */ | |
527 | static int reserve_board(void) | |
528 | { | |
d54d7eb9 SZ |
529 | if (!gd->bd) { |
530 | gd->start_addr_sp -= sizeof(bd_t); | |
531 | gd->bd = (bd_t *)map_sysmem(gd->start_addr_sp, sizeof(bd_t)); | |
532 | memset(gd->bd, '\0', sizeof(bd_t)); | |
533 | debug("Reserving %zu Bytes for Board Info at: %08lx\n", | |
534 | sizeof(bd_t), gd->start_addr_sp); | |
535 | } | |
1938f4a5 SG |
536 | return 0; |
537 | } | |
8cae8a68 | 538 | #endif |
1938f4a5 SG |
539 | |
540 | static int setup_machine(void) | |
541 | { | |
542 | #ifdef CONFIG_MACH_TYPE | |
543 | gd->bd->bi_arch_number = CONFIG_MACH_TYPE; /* board id for Linux */ | |
544 | #endif | |
545 | return 0; | |
546 | } | |
547 | ||
548 | static int reserve_global_data(void) | |
549 | { | |
a0ba279a MY |
550 | gd->start_addr_sp -= sizeof(gd_t); |
551 | gd->new_gd = (gd_t *)map_sysmem(gd->start_addr_sp, sizeof(gd_t)); | |
1938f4a5 | 552 | debug("Reserving %zu Bytes for Global Data at: %08lx\n", |
a0ba279a | 553 | sizeof(gd_t), gd->start_addr_sp); |
1938f4a5 SG |
554 | return 0; |
555 | } | |
556 | ||
557 | static int reserve_fdt(void) | |
558 | { | |
559 | /* | |
560 | * If the device tree is sitting immediate above our image then we | |
561 | * must relocate it. If it is embedded in the data section, then it | |
562 | * will be relocated with other data. | |
563 | */ | |
564 | if (gd->fdt_blob) { | |
565 | gd->fdt_size = ALIGN(fdt_totalsize(gd->fdt_blob) + 0x1000, 32); | |
566 | ||
a0ba279a MY |
567 | gd->start_addr_sp -= gd->fdt_size; |
568 | gd->new_fdt = map_sysmem(gd->start_addr_sp, gd->fdt_size); | |
a733b06b | 569 | debug("Reserving %lu Bytes for FDT at: %08lx\n", |
a0ba279a | 570 | gd->fdt_size, gd->start_addr_sp); |
1938f4a5 SG |
571 | } |
572 | ||
573 | return 0; | |
574 | } | |
575 | ||
576 | static int reserve_stacks(void) | |
577 | { | |
8cae8a68 SG |
578 | #ifdef CONFIG_SPL_BUILD |
579 | # ifdef CONFIG_ARM | |
a0ba279a MY |
580 | gd->start_addr_sp -= 128; /* leave 32 words for abort-stack */ |
581 | gd->irq_sp = gd->start_addr_sp; | |
8cae8a68 SG |
582 | # endif |
583 | #else | |
94092e36 | 584 | # ifdef CONFIG_PPC |
e4fef6cf SG |
585 | ulong *s; |
586 | # endif | |
8cae8a68 | 587 | |
1938f4a5 | 588 | /* setup stack pointer for exceptions */ |
a0ba279a MY |
589 | gd->start_addr_sp -= 16; |
590 | gd->start_addr_sp &= ~0xf; | |
591 | gd->irq_sp = gd->start_addr_sp; | |
1938f4a5 SG |
592 | |
593 | /* | |
594 | * Handle architecture-specific things here | |
595 | * TODO([email protected]): Perhaps create arch_reserve_stack() | |
596 | * to handle this and put in arch/xxx/lib/stack.c | |
597 | */ | |
cce6be7f | 598 | # if defined(CONFIG_ARM) && !defined(CONFIG_ARM64) |
1938f4a5 | 599 | # ifdef CONFIG_USE_IRQ |
a0ba279a | 600 | gd->start_addr_sp -= (CONFIG_STACKSIZE_IRQ + CONFIG_STACKSIZE_FIQ); |
1938f4a5 | 601 | debug("Reserving %zu Bytes for IRQ stack at: %08lx\n", |
a0ba279a | 602 | CONFIG_STACKSIZE_IRQ + CONFIG_STACKSIZE_FIQ, gd->start_addr_sp); |
1938f4a5 SG |
603 | |
604 | /* 8-byte alignment for ARM ABI compliance */ | |
a0ba279a | 605 | gd->start_addr_sp &= ~0x07; |
1938f4a5 SG |
606 | # endif |
607 | /* leave 3 words for abort-stack, plus 1 for alignment */ | |
a0ba279a | 608 | gd->start_addr_sp -= 16; |
e4fef6cf SG |
609 | # elif defined(CONFIG_PPC) |
610 | /* Clear initial stack frame */ | |
a0ba279a | 611 | s = (ulong *) gd->start_addr_sp; |
e4fef6cf SG |
612 | *s = 0; /* Terminate back chain */ |
613 | *++s = 0; /* NULL return address */ | |
8cae8a68 | 614 | # endif /* Architecture specific code */ |
1938f4a5 SG |
615 | |
616 | return 0; | |
8cae8a68 | 617 | #endif |
1938f4a5 SG |
618 | } |
619 | ||
620 | static int display_new_sp(void) | |
621 | { | |
a0ba279a | 622 | debug("New Stack Pointer is: %08lx\n", gd->start_addr_sp); |
1938f4a5 SG |
623 | |
624 | return 0; | |
625 | } | |
626 | ||
e4fef6cf SG |
627 | #ifdef CONFIG_PPC |
628 | static int setup_board_part1(void) | |
629 | { | |
630 | bd_t *bd = gd->bd; | |
631 | ||
632 | /* | |
633 | * Save local variables to board info struct | |
634 | */ | |
635 | ||
636 | bd->bi_memstart = CONFIG_SYS_SDRAM_BASE; /* start of memory */ | |
637 | bd->bi_memsize = gd->ram_size; /* size in bytes */ | |
638 | ||
639 | #ifdef CONFIG_SYS_SRAM_BASE | |
640 | bd->bi_sramstart = CONFIG_SYS_SRAM_BASE; /* start of SRAM */ | |
641 | bd->bi_sramsize = CONFIG_SYS_SRAM_SIZE; /* size of SRAM */ | |
642 | #endif | |
643 | ||
58dac327 | 644 | #if defined(CONFIG_8xx) || defined(CONFIG_MPC8260) || defined(CONFIG_5xx) || \ |
e4fef6cf SG |
645 | defined(CONFIG_E500) || defined(CONFIG_MPC86xx) |
646 | bd->bi_immr_base = CONFIG_SYS_IMMR; /* base of IMMR register */ | |
647 | #endif | |
648 | #if defined(CONFIG_MPC5xxx) | |
649 | bd->bi_mbar_base = CONFIG_SYS_MBAR; /* base of internal registers */ | |
650 | #endif | |
651 | #if defined(CONFIG_MPC83xx) | |
652 | bd->bi_immrbar = CONFIG_SYS_IMMR; | |
653 | #endif | |
e4fef6cf SG |
654 | |
655 | return 0; | |
656 | } | |
657 | ||
658 | static int setup_board_part2(void) | |
659 | { | |
660 | bd_t *bd = gd->bd; | |
661 | ||
662 | bd->bi_intfreq = gd->cpu_clk; /* Internal Freq, in Hz */ | |
663 | bd->bi_busfreq = gd->bus_clk; /* Bus Freq, in Hz */ | |
664 | #if defined(CONFIG_CPM2) | |
665 | bd->bi_cpmfreq = gd->arch.cpm_clk; | |
666 | bd->bi_brgfreq = gd->arch.brg_clk; | |
667 | bd->bi_sccfreq = gd->arch.scc_clk; | |
668 | bd->bi_vco = gd->arch.vco_out; | |
669 | #endif /* CONFIG_CPM2 */ | |
670 | #if defined(CONFIG_MPC512X) | |
671 | bd->bi_ipsfreq = gd->arch.ips_clk; | |
672 | #endif /* CONFIG_MPC512X */ | |
673 | #if defined(CONFIG_MPC5xxx) | |
674 | bd->bi_ipbfreq = gd->arch.ipb_clk; | |
675 | bd->bi_pcifreq = gd->pci_clk; | |
676 | #endif /* CONFIG_MPC5xxx */ | |
677 | ||
678 | return 0; | |
679 | } | |
680 | #endif | |
681 | ||
682 | #ifdef CONFIG_SYS_EXTBDINFO | |
683 | static int setup_board_extra(void) | |
684 | { | |
685 | bd_t *bd = gd->bd; | |
686 | ||
687 | strncpy((char *) bd->bi_s_version, "1.2", sizeof(bd->bi_s_version)); | |
688 | strncpy((char *) bd->bi_r_version, U_BOOT_VERSION, | |
689 | sizeof(bd->bi_r_version)); | |
690 | ||
691 | bd->bi_procfreq = gd->cpu_clk; /* Processor Speed, In Hz */ | |
692 | bd->bi_plb_busfreq = gd->bus_clk; | |
693 | #if defined(CONFIG_405GP) || defined(CONFIG_405EP) || \ | |
694 | defined(CONFIG_440EP) || defined(CONFIG_440GR) || \ | |
695 | defined(CONFIG_440EPX) || defined(CONFIG_440GRX) | |
696 | bd->bi_pci_busfreq = get_PCI_freq(); | |
697 | bd->bi_opbfreq = get_OPB_freq(); | |
698 | #elif defined(CONFIG_XILINX_405) | |
699 | bd->bi_pci_busfreq = get_PCI_freq(); | |
700 | #endif | |
701 | ||
702 | return 0; | |
703 | } | |
704 | #endif | |
705 | ||
1938f4a5 SG |
706 | #ifdef CONFIG_POST |
707 | static int init_post(void) | |
708 | { | |
709 | post_bootmode_init(); | |
710 | post_run(NULL, POST_ROM | post_bootmode_get(0)); | |
711 | ||
712 | return 0; | |
713 | } | |
714 | #endif | |
715 | ||
1938f4a5 SG |
716 | static int setup_dram_config(void) |
717 | { | |
718 | /* Ram is board specific, so move it to board code ... */ | |
719 | dram_init_banksize(); | |
720 | ||
721 | return 0; | |
722 | } | |
723 | ||
724 | static int reloc_fdt(void) | |
725 | { | |
726 | if (gd->new_fdt) { | |
727 | memcpy(gd->new_fdt, gd->fdt_blob, gd->fdt_size); | |
728 | gd->fdt_blob = gd->new_fdt; | |
729 | } | |
730 | ||
731 | return 0; | |
732 | } | |
733 | ||
734 | static int setup_reloc(void) | |
735 | { | |
d54d7eb9 | 736 | #ifdef CONFIG_SYS_TEXT_BASE |
a0ba279a | 737 | gd->reloc_off = gd->relocaddr - CONFIG_SYS_TEXT_BASE; |
d54d7eb9 | 738 | #endif |
1938f4a5 SG |
739 | memcpy(gd->new_gd, (char *)gd, sizeof(gd_t)); |
740 | ||
741 | debug("Relocation Offset is: %08lx\n", gd->reloc_off); | |
a733b06b | 742 | debug("Relocating to %08lx, new gd at %08lx, sp at %08lx\n", |
a0ba279a MY |
743 | gd->relocaddr, (ulong)map_to_sysmem(gd->new_gd), |
744 | gd->start_addr_sp); | |
1938f4a5 SG |
745 | |
746 | return 0; | |
747 | } | |
748 | ||
749 | /* ARM calls relocate_code from its crt0.S */ | |
808434cd | 750 | #if !defined(CONFIG_ARM) && !defined(CONFIG_SANDBOX) |
1938f4a5 SG |
751 | |
752 | static int jump_to_copy(void) | |
753 | { | |
48a33806 SG |
754 | /* |
755 | * x86 is special, but in a nice way. It uses a trampoline which | |
756 | * enables the dcache if possible. | |
757 | * | |
758 | * For now, other archs use relocate_code(), which is implemented | |
759 | * similarly for all archs. When we do generic relocation, hopefully | |
760 | * we can make all archs enable the dcache prior to relocation. | |
761 | */ | |
762 | #ifdef CONFIG_X86 | |
763 | /* | |
764 | * SDRAM and console are now initialised. The final stack can now | |
765 | * be setup in SDRAM. Code execution will continue in Flash, but | |
766 | * with the stack in SDRAM and Global Data in temporary memory | |
767 | * (CPU cache) | |
768 | */ | |
769 | board_init_f_r_trampoline(gd->start_addr_sp); | |
770 | #else | |
a0ba279a | 771 | relocate_code(gd->start_addr_sp, gd->new_gd, gd->relocaddr); |
48a33806 | 772 | #endif |
1938f4a5 SG |
773 | |
774 | return 0; | |
775 | } | |
776 | #endif | |
777 | ||
778 | /* Record the board_init_f() bootstage (after arch_cpu_init()) */ | |
779 | static int mark_bootstage(void) | |
780 | { | |
781 | bootstage_mark_name(BOOTSTAGE_ID_START_UBOOT_F, "board_init_f"); | |
782 | ||
783 | return 0; | |
784 | } | |
785 | ||
d59476b6 SG |
786 | static int initf_malloc(void) |
787 | { | |
788 | #ifdef CONFIG_SYS_MALLOC_F_LEN | |
789 | assert(gd->malloc_base); /* Set up by crt0.S */ | |
790 | gd->malloc_limit = gd->malloc_base + CONFIG_SYS_MALLOC_F_LEN; | |
791 | gd->malloc_ptr = 0; | |
792 | #endif | |
793 | ||
794 | return 0; | |
795 | } | |
796 | ||
ab7cd627 SG |
797 | static int initf_dm(void) |
798 | { | |
799 | #if defined(CONFIG_DM) && defined(CONFIG_SYS_MALLOC_F_LEN) | |
800 | int ret; | |
801 | ||
802 | ret = dm_init_and_scan(true); | |
803 | if (ret) | |
804 | return ret; | |
805 | #endif | |
806 | ||
807 | return 0; | |
808 | } | |
809 | ||
1938f4a5 | 810 | static init_fnc_t init_sequence_f[] = { |
a733b06b SG |
811 | #ifdef CONFIG_SANDBOX |
812 | setup_ram_buf, | |
e4fef6cf | 813 | #endif |
1938f4a5 | 814 | setup_mon_len, |
71c52dba | 815 | setup_fdt, |
d210718d | 816 | #ifdef CONFIG_TRACE |
71c52dba | 817 | trace_early_init, |
d210718d | 818 | #endif |
768e0f52 | 819 | initf_malloc, |
e4fef6cf SG |
820 | #if defined(CONFIG_MPC85xx) || defined(CONFIG_MPC86xx) |
821 | /* TODO: can this go into arch_cpu_init()? */ | |
822 | probecpu, | |
823 | #endif | |
1938f4a5 SG |
824 | arch_cpu_init, /* basic arch cpu dependent setup */ |
825 | mark_bootstage, | |
826 | #ifdef CONFIG_OF_CONTROL | |
827 | fdtdec_check_fdt, | |
828 | #endif | |
3ea0953d | 829 | initf_dm, |
1938f4a5 SG |
830 | #if defined(CONFIG_BOARD_EARLY_INIT_F) |
831 | board_early_init_f, | |
832 | #endif | |
e4fef6cf SG |
833 | /* TODO: can any of this go into arch_cpu_init()? */ |
834 | #if defined(CONFIG_PPC) && !defined(CONFIG_8xx_CPUCLK_DEFAULT) | |
835 | get_clocks, /* get CPU and bus clocks (etc.) */ | |
836 | #if defined(CONFIG_TQM8xxL) && !defined(CONFIG_TQM866M) \ | |
837 | && !defined(CONFIG_TQM885D) | |
838 | adjust_sdram_tbs_8xx, | |
839 | #endif | |
840 | /* TODO: can we rename this to timer_init()? */ | |
841 | init_timebase, | |
842 | #endif | |
d54d7eb9 | 843 | #if defined(CONFIG_ARM) || defined(CONFIG_MIPS) || defined(CONFIG_BLACKFIN) |
1938f4a5 | 844 | timer_init, /* initialize timer */ |
e4fef6cf | 845 | #endif |
e4fef6cf SG |
846 | #ifdef CONFIG_SYS_ALLOC_DPRAM |
847 | #if !defined(CONFIG_CPM2) | |
848 | dpram_init, | |
849 | #endif | |
850 | #endif | |
851 | #if defined(CONFIG_BOARD_POSTCLK_INIT) | |
852 | board_postclk_init, | |
b8521b74 MY |
853 | #endif |
854 | #ifdef CONFIG_FSL_ESDHC | |
855 | get_clocks, | |
1938f4a5 SG |
856 | #endif |
857 | env_init, /* initialize environment */ | |
e4fef6cf SG |
858 | #if defined(CONFIG_8xx_CPUCLK_DEFAULT) |
859 | /* get CPU and bus clocks according to the environment variable */ | |
860 | get_clocks_866, | |
861 | /* adjust sdram refresh rate according to the new clock */ | |
862 | sdram_adjust_866, | |
863 | init_timebase, | |
864 | #endif | |
1938f4a5 SG |
865 | init_baud_rate, /* initialze baudrate settings */ |
866 | serial_init, /* serial communications setup */ | |
867 | console_init_f, /* stage 1 init of console */ | |
a733b06b SG |
868 | #ifdef CONFIG_SANDBOX |
869 | sandbox_early_getopt_check, | |
870 | #endif | |
871 | #ifdef CONFIG_OF_CONTROL | |
872 | fdtdec_prepare_fdt, | |
48a33806 | 873 | #endif |
1938f4a5 SG |
874 | display_options, /* say that we are here */ |
875 | display_text_info, /* show debugging info if required */ | |
58dac327 | 876 | #if defined(CONFIG_MPC8260) |
e4fef6cf SG |
877 | prt_8260_rsr, |
878 | prt_8260_clks, | |
58dac327 | 879 | #endif /* CONFIG_MPC8260 */ |
e4fef6cf SG |
880 | #if defined(CONFIG_MPC83xx) |
881 | prt_83xx_rsr, | |
882 | #endif | |
883 | #ifdef CONFIG_PPC | |
884 | checkcpu, | |
885 | #endif | |
1938f4a5 | 886 | print_cpuinfo, /* display cpu info (and speed) */ |
e4fef6cf SG |
887 | #if defined(CONFIG_MPC5xxx) |
888 | prt_mpc5xxx_clks, | |
889 | #endif /* CONFIG_MPC5xxx */ | |
1938f4a5 SG |
890 | #if defined(CONFIG_DISPLAY_BOARDINFO) |
891 | checkboard, /* display board info */ | |
e4fef6cf SG |
892 | #endif |
893 | INIT_FUNC_WATCHDOG_INIT | |
894 | #if defined(CONFIG_MISC_INIT_F) | |
895 | misc_init_f, | |
896 | #endif | |
897 | INIT_FUNC_WATCHDOG_RESET | |
ea818dbb | 898 | #if defined(CONFIG_HARD_I2C) || defined(CONFIG_SYS_I2C) |
e4fef6cf SG |
899 | init_func_i2c, |
900 | #endif | |
901 | #if defined(CONFIG_HARD_SPI) | |
902 | init_func_spi, | |
1938f4a5 SG |
903 | #endif |
904 | announce_dram_init, | |
905 | /* TODO: unify all these dram functions? */ | |
07387d17 | 906 | #if defined(CONFIG_ARM) || defined(CONFIG_X86) |
1938f4a5 SG |
907 | dram_init, /* configure available RAM banks */ |
908 | #endif | |
3da7e5a5 | 909 | #if defined(CONFIG_MIPS) || defined(CONFIG_PPC) |
e4fef6cf SG |
910 | init_func_ram, |
911 | #endif | |
912 | #ifdef CONFIG_POST | |
913 | post_init_f, | |
914 | #endif | |
915 | INIT_FUNC_WATCHDOG_RESET | |
916 | #if defined(CONFIG_SYS_DRAM_TEST) | |
917 | testdram, | |
918 | #endif /* CONFIG_SYS_DRAM_TEST */ | |
919 | INIT_FUNC_WATCHDOG_RESET | |
920 | ||
1938f4a5 SG |
921 | #ifdef CONFIG_POST |
922 | init_post, | |
923 | #endif | |
e4fef6cf | 924 | INIT_FUNC_WATCHDOG_RESET |
1938f4a5 SG |
925 | /* |
926 | * Now that we have DRAM mapped and working, we can | |
927 | * relocate the code and continue running from DRAM. | |
928 | * | |
929 | * Reserve memory at end of RAM for (top down in that order): | |
930 | * - area that won't get touched by U-Boot and Linux (optional) | |
931 | * - kernel log buffer | |
932 | * - protected RAM | |
933 | * - LCD framebuffer | |
934 | * - monitor code | |
935 | * - board info struct | |
936 | */ | |
937 | setup_dest_addr, | |
5ff10aa7 | 938 | #if defined(CONFIG_BLACKFIN) || defined(CONFIG_NIOS2) |
d54d7eb9 SZ |
939 | /* Blackfin u-boot monitor should be on top of the ram */ |
940 | reserve_uboot, | |
941 | #endif | |
1938f4a5 SG |
942 | #if defined(CONFIG_LOGBUFFER) && !defined(CONFIG_ALT_LB_ADDR) |
943 | reserve_logbuffer, | |
944 | #endif | |
945 | #ifdef CONFIG_PRAM | |
946 | reserve_pram, | |
947 | #endif | |
948 | reserve_round_4k, | |
949 | #if !(defined(CONFIG_SYS_ICACHE_OFF) && defined(CONFIG_SYS_DCACHE_OFF)) && \ | |
950 | defined(CONFIG_ARM) | |
951 | reserve_mmu, | |
952 | #endif | |
953 | #ifdef CONFIG_LCD | |
954 | reserve_lcd, | |
e4fef6cf | 955 | #endif |
71c52dba | 956 | reserve_trace, |
e4fef6cf | 957 | /* TODO: Why the dependency on CONFIG_8xx? */ |
d54d7eb9 SZ |
958 | #if defined(CONFIG_VIDEO) && (!defined(CONFIG_PPC) || defined(CONFIG_8xx)) && \ |
959 | !defined(CONFIG_ARM) && !defined(CONFIG_X86) && \ | |
960 | !defined(CONFIG_BLACKFIN) | |
e4fef6cf | 961 | reserve_video, |
1938f4a5 | 962 | #endif |
5ff10aa7 | 963 | #if !defined(CONFIG_BLACKFIN) && !defined(CONFIG_NIOS2) |
1938f4a5 | 964 | reserve_uboot, |
d54d7eb9 | 965 | #endif |
8cae8a68 | 966 | #ifndef CONFIG_SPL_BUILD |
1938f4a5 SG |
967 | reserve_malloc, |
968 | reserve_board, | |
8cae8a68 | 969 | #endif |
1938f4a5 SG |
970 | setup_machine, |
971 | reserve_global_data, | |
972 | reserve_fdt, | |
973 | reserve_stacks, | |
974 | setup_dram_config, | |
975 | show_dram_config, | |
e4fef6cf SG |
976 | #ifdef CONFIG_PPC |
977 | setup_board_part1, | |
978 | INIT_FUNC_WATCHDOG_RESET | |
979 | setup_board_part2, | |
980 | #endif | |
1938f4a5 | 981 | display_new_sp, |
e4fef6cf SG |
982 | #ifdef CONFIG_SYS_EXTBDINFO |
983 | setup_board_extra, | |
984 | #endif | |
985 | INIT_FUNC_WATCHDOG_RESET | |
1938f4a5 SG |
986 | reloc_fdt, |
987 | setup_reloc, | |
808434cd | 988 | #if !defined(CONFIG_ARM) && !defined(CONFIG_SANDBOX) |
1938f4a5 SG |
989 | jump_to_copy, |
990 | #endif | |
991 | NULL, | |
992 | }; | |
993 | ||
994 | void board_init_f(ulong boot_flags) | |
995 | { | |
2a1680e3 YS |
996 | #ifdef CONFIG_SYS_GENERIC_GLOBAL_DATA |
997 | /* | |
998 | * For some archtectures, global data is initialized and used before | |
999 | * calling this function. The data should be preserved. For others, | |
1000 | * CONFIG_SYS_GENERIC_GLOBAL_DATA should be defined and use the stack | |
1001 | * here to host global data until relocation. | |
1002 | */ | |
1938f4a5 SG |
1003 | gd_t data; |
1004 | ||
1005 | gd = &data; | |
1006 | ||
cce6be7f DF |
1007 | /* |
1008 | * Clear global data before it is accessed at debug print | |
1009 | * in initcall_run_list. Otherwise the debug print probably | |
1010 | * get the wrong vaule of gd->have_console. | |
1011 | */ | |
cce6be7f DF |
1012 | zero_global_data(); |
1013 | #endif | |
1014 | ||
1938f4a5 | 1015 | gd->flags = boot_flags; |
9aed5a27 | 1016 | gd->have_console = 0; |
1938f4a5 SG |
1017 | |
1018 | if (initcall_run_list(init_sequence_f)) | |
1019 | hang(); | |
1020 | ||
808434cd | 1021 | #if !defined(CONFIG_ARM) && !defined(CONFIG_SANDBOX) |
1938f4a5 SG |
1022 | /* NOTREACHED - jump_to_copy() does not return */ |
1023 | hang(); | |
1024 | #endif | |
1025 | } | |
1026 | ||
48a33806 SG |
1027 | #ifdef CONFIG_X86 |
1028 | /* | |
1029 | * For now this code is only used on x86. | |
1030 | * | |
1031 | * init_sequence_f_r is the list of init functions which are run when | |
1032 | * U-Boot is executing from Flash with a semi-limited 'C' environment. | |
1033 | * The following limitations must be considered when implementing an | |
1034 | * '_f_r' function: | |
1035 | * - 'static' variables are read-only | |
1036 | * - Global Data (gd->xxx) is read/write | |
1037 | * | |
1038 | * The '_f_r' sequence must, as a minimum, copy U-Boot to RAM (if | |
1039 | * supported). It _should_, if possible, copy global data to RAM and | |
1040 | * initialise the CPU caches (to speed up the relocation process) | |
1041 | * | |
1042 | * NOTE: At present only x86 uses this route, but it is intended that | |
1043 | * all archs will move to this when generic relocation is implemented. | |
1044 | */ | |
1045 | static init_fnc_t init_sequence_f_r[] = { | |
1046 | init_cache_f_r, | |
1047 | copy_uboot_to_ram, | |
1048 | clear_bss, | |
1049 | do_elf_reloc_fixups, | |
1050 | ||
1051 | NULL, | |
1052 | }; | |
1053 | ||
1054 | void board_init_f_r(void) | |
1055 | { | |
1056 | if (initcall_run_list(init_sequence_f_r)) | |
1057 | hang(); | |
1058 | ||
1059 | /* | |
1060 | * U-Boot has been copied into SDRAM, the BSS has been cleared etc. | |
1061 | * Transfer execution from Flash to RAM by calculating the address | |
1062 | * of the in-RAM copy of board_init_r() and calling it | |
1063 | */ | |
1064 | (board_init_r + gd->reloc_off)(gd, gd->relocaddr); | |
1065 | ||
1066 | /* NOTREACHED - board_init_r() does not return */ | |
1067 | hang(); | |
1068 | } | |
1069 | #endif /* CONFIG_X86 */ |