]>
Commit | Line | Data |
---|---|---|
71f95118 | 1 | /* |
4a6ee172 | 2 | * Copyright 2008,2010 Freescale Semiconductor, Inc |
272cc70b AF |
3 | * Andy Fleming |
4 | * | |
5 | * Based (loosely) on the Linux code | |
71f95118 | 6 | * |
1a459660 | 7 | * SPDX-License-Identifier: GPL-2.0+ |
71f95118 WD |
8 | */ |
9 | ||
10 | #ifndef _MMC_H_ | |
11 | #define _MMC_H_ | |
71f95118 | 12 | |
272cc70b | 13 | #include <linux/list.h> |
3697e599 | 14 | #include <linux/sizes.h> |
0d986e61 | 15 | #include <linux/compiler.h> |
07a2d42c | 16 | #include <part.h> |
272cc70b | 17 | |
4b7cee53 PA |
18 | /* SD/MMC version bits; 8 flags, 8 major, 8 minor, 8 change */ |
19 | #define SD_VERSION_SD (1U << 31) | |
20 | #define MMC_VERSION_MMC (1U << 30) | |
21 | ||
22 | #define MAKE_SDMMC_VERSION(a, b, c) \ | |
23 | ((((u32)(a)) << 16) | ((u32)(b) << 8) | (u32)(c)) | |
24 | #define MAKE_SD_VERSION(a, b, c) \ | |
25 | (SD_VERSION_SD | MAKE_SDMMC_VERSION(a, b, c)) | |
26 | #define MAKE_MMC_VERSION(a, b, c) \ | |
27 | (MMC_VERSION_MMC | MAKE_SDMMC_VERSION(a, b, c)) | |
28 | ||
29 | #define EXTRACT_SDMMC_MAJOR_VERSION(x) \ | |
30 | (((u32)(x) >> 16) & 0xff) | |
31 | #define EXTRACT_SDMMC_MINOR_VERSION(x) \ | |
32 | (((u32)(x) >> 8) & 0xff) | |
33 | #define EXTRACT_SDMMC_CHANGE_VERSION(x) \ | |
34 | ((u32)(x) & 0xff) | |
35 | ||
36 | #define SD_VERSION_3 MAKE_SD_VERSION(3, 0, 0) | |
37 | #define SD_VERSION_2 MAKE_SD_VERSION(2, 0, 0) | |
38 | #define SD_VERSION_1_0 MAKE_SD_VERSION(1, 0, 0) | |
39 | #define SD_VERSION_1_10 MAKE_SD_VERSION(1, 10, 0) | |
40 | ||
41 | #define MMC_VERSION_UNKNOWN MAKE_MMC_VERSION(0, 0, 0) | |
42 | #define MMC_VERSION_1_2 MAKE_MMC_VERSION(1, 2, 0) | |
43 | #define MMC_VERSION_1_4 MAKE_MMC_VERSION(1, 4, 0) | |
44 | #define MMC_VERSION_2_2 MAKE_MMC_VERSION(2, 2, 0) | |
45 | #define MMC_VERSION_3 MAKE_MMC_VERSION(3, 0, 0) | |
46 | #define MMC_VERSION_4 MAKE_MMC_VERSION(4, 0, 0) | |
47 | #define MMC_VERSION_4_1 MAKE_MMC_VERSION(4, 1, 0) | |
48 | #define MMC_VERSION_4_2 MAKE_MMC_VERSION(4, 2, 0) | |
49 | #define MMC_VERSION_4_3 MAKE_MMC_VERSION(4, 3, 0) | |
50 | #define MMC_VERSION_4_41 MAKE_MMC_VERSION(4, 4, 1) | |
51 | #define MMC_VERSION_4_5 MAKE_MMC_VERSION(4, 5, 0) | |
52 | #define MMC_VERSION_5_0 MAKE_MMC_VERSION(5, 0, 0) | |
1a3619cf | 53 | #define MMC_VERSION_5_1 MAKE_MMC_VERSION(5, 1, 0) |
272cc70b | 54 | |
35f9e196 JJH |
55 | #define MMC_CAP(mode) (1 << mode) |
56 | #define MMC_MODE_HS (MMC_CAP(MMC_HS) | MMC_CAP(SD_HS)) | |
57 | #define MMC_MODE_HS_52MHz MMC_CAP(MMC_HS_52) | |
58 | #define MMC_MODE_DDR_52MHz MMC_CAP(MMC_DDR_52) | |
634d4849 | 59 | #define MMC_MODE_HS200 MMC_CAP(MMC_HS_200) |
35f9e196 JJH |
60 | |
61 | #define MMC_MODE_8BIT BIT(30) | |
62 | #define MMC_MODE_4BIT BIT(29) | |
d0c221fe | 63 | #define MMC_MODE_1BIT BIT(28) |
35f9e196 JJH |
64 | #define MMC_MODE_SPI BIT(27) |
65 | ||
62722036 | 66 | |
272cc70b AF |
67 | #define SD_DATA_4BIT 0x00040000 |
68 | ||
4b7cee53 | 69 | #define IS_SD(x) ((x)->version & SD_VERSION_SD) |
3f2da751 | 70 | #define IS_MMC(x) ((x)->version & MMC_VERSION_MMC) |
272cc70b AF |
71 | |
72 | #define MMC_DATA_READ 1 | |
73 | #define MMC_DATA_WRITE 2 | |
74 | ||
341188b9 HS |
75 | #define MMC_CMD_GO_IDLE_STATE 0 |
76 | #define MMC_CMD_SEND_OP_COND 1 | |
77 | #define MMC_CMD_ALL_SEND_CID 2 | |
78 | #define MMC_CMD_SET_RELATIVE_ADDR 3 | |
79 | #define MMC_CMD_SET_DSR 4 | |
272cc70b | 80 | #define MMC_CMD_SWITCH 6 |
341188b9 | 81 | #define MMC_CMD_SELECT_CARD 7 |
272cc70b | 82 | #define MMC_CMD_SEND_EXT_CSD 8 |
341188b9 HS |
83 | #define MMC_CMD_SEND_CSD 9 |
84 | #define MMC_CMD_SEND_CID 10 | |
272cc70b | 85 | #define MMC_CMD_STOP_TRANSMISSION 12 |
341188b9 HS |
86 | #define MMC_CMD_SEND_STATUS 13 |
87 | #define MMC_CMD_SET_BLOCKLEN 16 | |
88 | #define MMC_CMD_READ_SINGLE_BLOCK 17 | |
89 | #define MMC_CMD_READ_MULTIPLE_BLOCK 18 | |
c10b85d6 | 90 | #define MMC_CMD_SEND_TUNING_BLOCK 19 |
634d4849 | 91 | #define MMC_CMD_SEND_TUNING_BLOCK_HS200 21 |
91fdabc6 | 92 | #define MMC_CMD_SET_BLOCK_COUNT 23 |
272cc70b AF |
93 | #define MMC_CMD_WRITE_SINGLE_BLOCK 24 |
94 | #define MMC_CMD_WRITE_MULTIPLE_BLOCK 25 | |
e6f99a56 LW |
95 | #define MMC_CMD_ERASE_GROUP_START 35 |
96 | #define MMC_CMD_ERASE_GROUP_END 36 | |
97 | #define MMC_CMD_ERASE 38 | |
341188b9 | 98 | #define MMC_CMD_APP_CMD 55 |
d52ebf10 TC |
99 | #define MMC_CMD_SPI_READ_OCR 58 |
100 | #define MMC_CMD_SPI_CRC_ON_OFF 59 | |
3690d6d6 A |
101 | #define MMC_CMD_RES_MAN 62 |
102 | ||
103 | #define MMC_CMD62_ARG1 0xefac62ec | |
104 | #define MMC_CMD62_ARG2 0xcbaea7 | |
105 | ||
341188b9 | 106 | |
341188b9 | 107 | #define SD_CMD_SEND_RELATIVE_ADDR 3 |
272cc70b | 108 | #define SD_CMD_SWITCH_FUNC 6 |
341188b9 | 109 | #define SD_CMD_SEND_IF_COND 8 |
f022d36e | 110 | #define SD_CMD_SWITCH_UHS18V 11 |
341188b9 HS |
111 | |
112 | #define SD_CMD_APP_SET_BUS_WIDTH 6 | |
3697e599 | 113 | #define SD_CMD_APP_SD_STATUS 13 |
e6f99a56 LW |
114 | #define SD_CMD_ERASE_WR_BLK_START 32 |
115 | #define SD_CMD_ERASE_WR_BLK_END 33 | |
341188b9 | 116 | #define SD_CMD_APP_SEND_OP_COND 41 |
272cc70b AF |
117 | #define SD_CMD_APP_SEND_SCR 51 |
118 | ||
634d4849 KVA |
119 | static inline bool mmc_is_tuning_cmd(uint cmdidx) |
120 | { | |
c10b85d6 JJH |
121 | if ((cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200) || |
122 | (cmdidx == MMC_CMD_SEND_TUNING_BLOCK)) | |
634d4849 KVA |
123 | return true; |
124 | return false; | |
125 | } | |
126 | ||
272cc70b AF |
127 | /* SCR definitions in different words */ |
128 | #define SD_HIGHSPEED_BUSY 0x00020000 | |
129 | #define SD_HIGHSPEED_SUPPORTED 0x00020000 | |
130 | ||
c10b85d6 JJH |
131 | #define UHS_SDR12_BUS_SPEED 0 |
132 | #define HIGH_SPEED_BUS_SPEED 1 | |
133 | #define UHS_SDR25_BUS_SPEED 1 | |
134 | #define UHS_SDR50_BUS_SPEED 2 | |
135 | #define UHS_SDR104_BUS_SPEED 3 | |
136 | #define UHS_DDR50_BUS_SPEED 4 | |
137 | ||
138 | #define SD_MODE_UHS_SDR12 BIT(UHS_SDR12_BUS_SPEED) | |
139 | #define SD_MODE_UHS_SDR25 BIT(UHS_SDR25_BUS_SPEED) | |
140 | #define SD_MODE_UHS_SDR50 BIT(UHS_SDR50_BUS_SPEED) | |
141 | #define SD_MODE_UHS_SDR104 BIT(UHS_SDR104_BUS_SPEED) | |
142 | #define SD_MODE_UHS_DDR50 BIT(UHS_DDR50_BUS_SPEED) | |
143 | ||
abe2c93f TC |
144 | #define OCR_BUSY 0x80000000 |
145 | #define OCR_HCS 0x40000000 | |
c10b85d6 | 146 | #define OCR_S18R 0x1000000 |
31cacbab RR |
147 | #define OCR_VOLTAGE_MASK 0x007FFF80 |
148 | #define OCR_ACCESS_MODE 0x60000000 | |
272cc70b | 149 | |
1aa2d074 EN |
150 | #define MMC_ERASE_ARG 0x00000000 |
151 | #define MMC_SECURE_ERASE_ARG 0x80000000 | |
152 | #define MMC_TRIM_ARG 0x00000001 | |
153 | #define MMC_DISCARD_ARG 0x00000003 | |
154 | #define MMC_SECURE_TRIM1_ARG 0x80000001 | |
155 | #define MMC_SECURE_TRIM2_ARG 0x80008000 | |
e6f99a56 | 156 | |
5d4fc8d9 | 157 | #define MMC_STATUS_MASK (~0x0206BF7F) |
6b2221b0 | 158 | #define MMC_STATUS_SWITCH_ERROR (1 << 7) |
abe2c93f TC |
159 | #define MMC_STATUS_RDY_FOR_DATA (1 << 8) |
160 | #define MMC_STATUS_CURR_STATE (0xf << 9) | |
ed018b21 | 161 | #define MMC_STATUS_ERROR (1 << 19) |
5d4fc8d9 | 162 | |
d617c426 JK |
163 | #define MMC_STATE_PRG (7 << 9) |
164 | ||
272cc70b AF |
165 | #define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */ |
166 | #define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */ | |
167 | #define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */ | |
168 | #define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */ | |
169 | #define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */ | |
170 | #define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */ | |
171 | #define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */ | |
172 | #define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */ | |
173 | #define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */ | |
174 | #define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */ | |
175 | #define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */ | |
176 | #define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */ | |
177 | #define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */ | |
178 | #define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */ | |
179 | #define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */ | |
180 | #define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */ | |
181 | #define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */ | |
182 | ||
183 | #define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */ | |
184 | #define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte | |
185 | addressed by index which are | |
186 | 1 in value field */ | |
187 | #define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte | |
188 | addressed by index, which are | |
189 | 1 in value field */ | |
190 | #define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */ | |
191 | ||
192 | #define SD_SWITCH_CHECK 0 | |
193 | #define SD_SWITCH_SWITCH 1 | |
194 | ||
195 | /* | |
196 | * EXT_CSD fields | |
197 | */ | |
a7f852b6 DSC |
198 | #define EXT_CSD_ENH_START_ADDR 136 /* R/W */ |
199 | #define EXT_CSD_ENH_SIZE_MULT 140 /* R/W */ | |
f866a46d | 200 | #define EXT_CSD_GP_SIZE_MULT 143 /* R/W */ |
d7b29129 | 201 | #define EXT_CSD_PARTITION_SETTING 155 /* R/W */ |
1937e5aa | 202 | #define EXT_CSD_PARTITIONS_ATTRIBUTE 156 /* R/W */ |
ac9da0e0 | 203 | #define EXT_CSD_MAX_ENH_SIZE_MULT 157 /* R */ |
0560db18 | 204 | #define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */ |
33ace362 | 205 | #define EXT_CSD_RST_N_FUNCTION 162 /* R/W */ |
cd3d4880 | 206 | #define EXT_CSD_BKOPS_EN 163 /* R/W & R/W/E */ |
8dda5b0e DSC |
207 | #define EXT_CSD_WR_REL_PARAM 166 /* R */ |
208 | #define EXT_CSD_WR_REL_SET 167 /* R/W */ | |
f866a46d | 209 | #define EXT_CSD_RPMB_MULT 168 /* RO */ |
0560db18 | 210 | #define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */ |
3690d6d6 | 211 | #define EXT_CSD_BOOT_BUS_WIDTH 177 |
0560db18 LW |
212 | #define EXT_CSD_PART_CONF 179 /* R/W */ |
213 | #define EXT_CSD_BUS_WIDTH 183 /* R/W */ | |
214 | #define EXT_CSD_HS_TIMING 185 /* R/W */ | |
215 | #define EXT_CSD_REV 192 /* RO */ | |
216 | #define EXT_CSD_CARD_TYPE 196 /* RO */ | |
217 | #define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */ | |
f866a46d | 218 | #define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */ |
0560db18 | 219 | #define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */ |
8948ea83 | 220 | #define EXT_CSD_BOOT_MULT 226 /* RO */ |
cd3d4880 | 221 | #define EXT_CSD_BKOPS_SUPPORT 502 /* RO */ |
272cc70b AF |
222 | |
223 | /* | |
224 | * EXT_CSD field definitions | |
225 | */ | |
226 | ||
abe2c93f TC |
227 | #define EXT_CSD_CMD_SET_NORMAL (1 << 0) |
228 | #define EXT_CSD_CMD_SET_SECURE (1 << 1) | |
229 | #define EXT_CSD_CMD_SET_CPSECURE (1 << 2) | |
272cc70b | 230 | |
abe2c93f TC |
231 | #define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */ |
232 | #define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */ | |
d22e3d46 JC |
233 | #define EXT_CSD_CARD_TYPE_DDR_1_8V (1 << 2) |
234 | #define EXT_CSD_CARD_TYPE_DDR_1_2V (1 << 3) | |
235 | #define EXT_CSD_CARD_TYPE_DDR_52 (EXT_CSD_CARD_TYPE_DDR_1_8V \ | |
236 | | EXT_CSD_CARD_TYPE_DDR_1_2V) | |
272cc70b | 237 | |
634d4849 KVA |
238 | #define EXT_CSD_CARD_TYPE_HS200_1_8V BIT(4) /* Card can run at 200MHz */ |
239 | /* SDR mode @1.8V I/O */ | |
240 | #define EXT_CSD_CARD_TYPE_HS200_1_2V BIT(5) /* Card can run at 200MHz */ | |
241 | /* SDR mode @1.2V I/O */ | |
242 | #define EXT_CSD_CARD_TYPE_HS200 (EXT_CSD_CARD_TYPE_HS200_1_8V | \ | |
243 | EXT_CSD_CARD_TYPE_HS200_1_2V) | |
244 | ||
272cc70b AF |
245 | #define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */ |
246 | #define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */ | |
247 | #define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */ | |
d22e3d46 JC |
248 | #define EXT_CSD_DDR_BUS_WIDTH_4 5 /* Card is in 4 bit DDR mode */ |
249 | #define EXT_CSD_DDR_BUS_WIDTH_8 6 /* Card is in 8 bit DDR mode */ | |
3862b854 | 250 | #define EXT_CSD_DDR_FLAG BIT(2) /* Flag for DDR mode */ |
341188b9 | 251 | |
3862b854 JJH |
252 | #define EXT_CSD_TIMING_LEGACY 0 /* no high speed */ |
253 | #define EXT_CSD_TIMING_HS 1 /* HS */ | |
634d4849 KVA |
254 | #define EXT_CSD_TIMING_HS200 2 /* HS200 */ |
255 | ||
3690d6d6 A |
256 | #define EXT_CSD_BOOT_ACK_ENABLE (1 << 6) |
257 | #define EXT_CSD_BOOT_PARTITION_ENABLE (1 << 3) | |
258 | #define EXT_CSD_PARTITION_ACCESS_ENABLE (1 << 0) | |
259 | #define EXT_CSD_PARTITION_ACCESS_DISABLE (0 << 0) | |
260 | ||
261 | #define EXT_CSD_BOOT_ACK(x) (x << 6) | |
262 | #define EXT_CSD_BOOT_PART_NUM(x) (x << 3) | |
263 | #define EXT_CSD_PARTITION_ACCESS(x) (x << 0) | |
264 | ||
bdb60996 AD |
265 | #define EXT_CSD_EXTRACT_BOOT_ACK(x) (((x) >> 6) & 0x1) |
266 | #define EXT_CSD_EXTRACT_BOOT_PART(x) (((x) >> 3) & 0x7) | |
267 | #define EXT_CSD_EXTRACT_PARTITION_ACCESS(x) ((x) & 0x7) | |
268 | ||
5a99b9de TR |
269 | #define EXT_CSD_BOOT_BUS_WIDTH_MODE(x) (x << 3) |
270 | #define EXT_CSD_BOOT_BUS_WIDTH_RESET(x) (x << 2) | |
271 | #define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x) (x) | |
3690d6d6 | 272 | |
d7b29129 MN |
273 | #define EXT_CSD_PARTITION_SETTING_COMPLETED (1 << 0) |
274 | ||
c3dbb4f9 DSC |
275 | #define EXT_CSD_ENH_USR (1 << 0) /* user data area is enhanced */ |
276 | #define EXT_CSD_ENH_GP(x) (1 << ((x)+1)) /* GP part (x+1) is enhanced */ | |
277 | ||
8dda5b0e DSC |
278 | #define EXT_CSD_HS_CTRL_REL (1 << 0) /* host controlled WR_REL_SET */ |
279 | ||
280 | #define EXT_CSD_WR_DATA_REL_USR (1 << 0) /* user data area WR_REL */ | |
281 | #define EXT_CSD_WR_DATA_REL_GP(x) (1 << ((x)+1)) /* GP part (x+1) WR_REL */ | |
282 | ||
1de97f98 AF |
283 | #define R1_ILLEGAL_COMMAND (1 << 22) |
284 | #define R1_APP_CMD (1 << 5) | |
285 | ||
272cc70b | 286 | #define MMC_RSP_PRESENT (1 << 0) |
abe2c93f TC |
287 | #define MMC_RSP_136 (1 << 1) /* 136 bit response */ |
288 | #define MMC_RSP_CRC (1 << 2) /* expect valid crc */ | |
289 | #define MMC_RSP_BUSY (1 << 3) /* card may send busy */ | |
290 | #define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */ | |
272cc70b | 291 | |
abe2c93f TC |
292 | #define MMC_RSP_NONE (0) |
293 | #define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) | |
272cc70b AF |
294 | #define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \ |
295 | MMC_RSP_BUSY) | |
abe2c93f TC |
296 | #define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC) |
297 | #define MMC_RSP_R3 (MMC_RSP_PRESENT) | |
298 | #define MMC_RSP_R4 (MMC_RSP_PRESENT) | |
299 | #define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) | |
300 | #define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) | |
301 | #define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) | |
272cc70b | 302 | |
bc897b1d LW |
303 | #define MMCPART_NOAVAILABLE (0xff) |
304 | #define PART_ACCESS_MASK (0x7) | |
305 | #define PART_SUPPORT (0x1) | |
c3dbb4f9 | 306 | #define ENHNCD_SUPPORT (0x2) |
1937e5aa | 307 | #define PART_ENH_ATTRIB (0x1f) |
71f95118 | 308 | |
83dc4227 KVA |
309 | #define MMC_QUIRK_RETRY_SEND_CID BIT(0) |
310 | #define MMC_QUIRK_RETRY_SET_BLOCKLEN BIT(1) | |
311 | ||
aff5d3c8 KVA |
312 | enum mmc_voltage { |
313 | MMC_SIGNAL_VOLTAGE_000 = 0, | |
bc1e3272 JJH |
314 | MMC_SIGNAL_VOLTAGE_120 = 1, |
315 | MMC_SIGNAL_VOLTAGE_180 = 2, | |
316 | MMC_SIGNAL_VOLTAGE_330 = 4, | |
aff5d3c8 KVA |
317 | }; |
318 | ||
bc1e3272 JJH |
319 | #define MMC_ALL_SIGNAL_VOLTAGE (MMC_SIGNAL_VOLTAGE_120 |\ |
320 | MMC_SIGNAL_VOLTAGE_180 |\ | |
321 | MMC_SIGNAL_VOLTAGE_330) | |
322 | ||
8bfa195e SG |
323 | /* Maximum block size for MMC */ |
324 | #define MMC_MAX_BLOCK_LEN 512 | |
325 | ||
3690d6d6 A |
326 | /* The number of MMC physical partitions. These consist of: |
327 | * boot partitions (2), general purpose partitions (4) in MMC v4.4. | |
328 | */ | |
329 | #define MMC_NUM_BOOT_PARTITION 2 | |
91fdabc6 | 330 | #define MMC_PART_RPMB 3 /* RPMB partition number */ |
3690d6d6 | 331 | |
e7ecf7cb SG |
332 | /* Driver model support */ |
333 | ||
334 | /** | |
335 | * struct mmc_uclass_priv - Holds information about a device used by the uclass | |
336 | */ | |
337 | struct mmc_uclass_priv { | |
338 | struct mmc *mmc; | |
339 | }; | |
340 | ||
341 | /** | |
342 | * mmc_get_mmc_dev() - get the MMC struct pointer for a device | |
343 | * | |
344 | * Provided that the device is already probed and ready for use, this value | |
345 | * will be available. | |
346 | * | |
347 | * @dev: Device | |
348 | * @return associated mmc struct pointer if available, else NULL | |
349 | */ | |
350 | struct mmc *mmc_get_mmc_dev(struct udevice *dev); | |
351 | ||
352 | /* End of driver model support */ | |
353 | ||
1de97f98 AF |
354 | struct mmc_cid { |
355 | unsigned long psn; | |
356 | unsigned short oid; | |
357 | unsigned char mid; | |
358 | unsigned char prv; | |
359 | unsigned char mdt; | |
360 | char pnm[7]; | |
361 | }; | |
362 | ||
272cc70b AF |
363 | struct mmc_cmd { |
364 | ushort cmdidx; | |
365 | uint resp_type; | |
366 | uint cmdarg; | |
0b453ffe | 367 | uint response[4]; |
272cc70b AF |
368 | }; |
369 | ||
370 | struct mmc_data { | |
371 | union { | |
372 | char *dest; | |
373 | const char *src; /* src buffers don't get written to */ | |
374 | }; | |
375 | uint flags; | |
376 | uint blocks; | |
377 | uint blocksize; | |
378 | }; | |
379 | ||
ab769f22 PA |
380 | /* forward decl. */ |
381 | struct mmc; | |
382 | ||
e7881d85 | 383 | #if CONFIG_IS_ENABLED(DM_MMC) |
8ca51e51 SG |
384 | struct dm_mmc_ops { |
385 | /** | |
386 | * send_cmd() - Send a command to the MMC device | |
387 | * | |
388 | * @dev: Device to receive the command | |
389 | * @cmd: Command to send | |
390 | * @data: Additional data to send/receive | |
391 | * @return 0 if OK, -ve on error | |
392 | */ | |
393 | int (*send_cmd)(struct udevice *dev, struct mmc_cmd *cmd, | |
394 | struct mmc_data *data); | |
395 | ||
396 | /** | |
397 | * set_ios() - Set the I/O speed/width for an MMC device | |
398 | * | |
399 | * @dev: Device to update | |
400 | * @return 0 if OK, -ve on error | |
401 | */ | |
402 | int (*set_ios)(struct udevice *dev); | |
403 | ||
318a7a57 JJH |
404 | /** |
405 | * send_init_stream() - send the initialization stream: 74 clock cycles | |
406 | * This is used after power up before sending the first command | |
407 | * | |
408 | * @dev: Device to update | |
409 | */ | |
410 | void (*send_init_stream)(struct udevice *dev); | |
411 | ||
8ca51e51 SG |
412 | /** |
413 | * get_cd() - See whether a card is present | |
414 | * | |
415 | * @dev: Device to check | |
416 | * @return 0 if not present, 1 if present, -ve on error | |
417 | */ | |
418 | int (*get_cd)(struct udevice *dev); | |
419 | ||
420 | /** | |
421 | * get_wp() - See whether a card has write-protect enabled | |
422 | * | |
423 | * @dev: Device to check | |
424 | * @return 0 if write-enabled, 1 if write-protected, -ve on error | |
425 | */ | |
426 | int (*get_wp)(struct udevice *dev); | |
ec841209 KVA |
427 | |
428 | /** | |
429 | * execute_tuning() - Start the tuning process | |
430 | * | |
431 | * @dev: Device to start the tuning | |
432 | * @opcode: Command opcode to send | |
433 | * @return 0 if OK, -ve on error | |
434 | */ | |
435 | int (*execute_tuning)(struct udevice *dev, uint opcode); | |
c10b85d6 JJH |
436 | |
437 | /** | |
438 | * wait_dat0() - wait until dat0 is in the target state | |
439 | * (CLK must be running during the wait) | |
440 | * | |
441 | * @dev: Device to check | |
442 | * @state: target state | |
443 | * @timeout: timeout in us | |
444 | * @return 0 if dat0 is in the target state, -ve on error | |
445 | */ | |
446 | int (*wait_dat0)(struct udevice *dev, int state, int timeout); | |
8ca51e51 SG |
447 | }; |
448 | ||
449 | #define mmc_get_ops(dev) ((struct dm_mmc_ops *)(dev)->driver->ops) | |
450 | ||
451 | int dm_mmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd, | |
452 | struct mmc_data *data); | |
453 | int dm_mmc_set_ios(struct udevice *dev); | |
318a7a57 | 454 | void dm_mmc_send_init_stream(struct udevice *dev); |
8ca51e51 SG |
455 | int dm_mmc_get_cd(struct udevice *dev); |
456 | int dm_mmc_get_wp(struct udevice *dev); | |
ec841209 | 457 | int dm_mmc_execute_tuning(struct udevice *dev, uint opcode); |
c10b85d6 | 458 | int dm_mmc_wait_dat0(struct udevice *dev, int state, int timeout); |
8ca51e51 SG |
459 | |
460 | /* Transition functions for compatibility */ | |
461 | int mmc_set_ios(struct mmc *mmc); | |
318a7a57 | 462 | void mmc_send_init_stream(struct mmc *mmc); |
8ca51e51 SG |
463 | int mmc_getcd(struct mmc *mmc); |
464 | int mmc_getwp(struct mmc *mmc); | |
ec841209 | 465 | int mmc_execute_tuning(struct mmc *mmc, uint opcode); |
c10b85d6 | 466 | int mmc_wait_dat0(struct mmc *mmc, int state, int timeout); |
8ca51e51 SG |
467 | |
468 | #else | |
ab769f22 PA |
469 | struct mmc_ops { |
470 | int (*send_cmd)(struct mmc *mmc, | |
471 | struct mmc_cmd *cmd, struct mmc_data *data); | |
07b0b9c0 | 472 | int (*set_ios)(struct mmc *mmc); |
ab769f22 PA |
473 | int (*init)(struct mmc *mmc); |
474 | int (*getcd)(struct mmc *mmc); | |
475 | int (*getwp)(struct mmc *mmc); | |
476 | }; | |
8ca51e51 | 477 | #endif |
ab769f22 | 478 | |
93bfd616 PA |
479 | struct mmc_config { |
480 | const char *name; | |
e7881d85 | 481 | #if !CONFIG_IS_ENABLED(DM_MMC) |
93bfd616 | 482 | const struct mmc_ops *ops; |
8ca51e51 | 483 | #endif |
93bfd616 PA |
484 | uint host_caps; |
485 | uint voltages; | |
486 | uint f_min; | |
487 | uint f_max; | |
488 | uint b_max; | |
489 | unsigned char part_type; | |
490 | }; | |
491 | ||
3697e599 PF |
492 | struct sd_ssr { |
493 | unsigned int au; /* In sectors */ | |
494 | unsigned int erase_timeout; /* In milliseconds */ | |
495 | unsigned int erase_offset; /* In milliseconds */ | |
496 | }; | |
497 | ||
35f9e196 JJH |
498 | enum bus_mode { |
499 | MMC_LEGACY, | |
500 | SD_LEGACY, | |
501 | MMC_HS, | |
502 | SD_HS, | |
503 | UHS_SDR12, | |
504 | UHS_SDR25, | |
505 | UHS_SDR50, | |
506 | UHS_SDR104, | |
507 | UHS_DDR50, | |
508 | MMC_HS_52, | |
509 | MMC_DDR_52, | |
510 | MMC_HS_200, | |
511 | MMC_MODES_END | |
512 | }; | |
513 | ||
514 | const char *mmc_mode_name(enum bus_mode mode); | |
4c9d2aaa | 515 | void mmc_dump_capabilities(const char *text, uint caps); |
35f9e196 | 516 | |
3862b854 JJH |
517 | static inline bool mmc_is_mode_ddr(enum bus_mode mode) |
518 | { | |
519 | if ((mode == MMC_DDR_52) || (mode == UHS_DDR50)) | |
520 | return true; | |
521 | else | |
522 | return false; | |
523 | } | |
524 | ||
c10b85d6 JJH |
525 | #define UHS_CAPS (MMC_CAP(UHS_SDR12) | MMC_CAP(UHS_SDR25) | \ |
526 | MMC_CAP(UHS_SDR50) | MMC_CAP(UHS_SDR104) | \ | |
527 | MMC_CAP(UHS_DDR50)) | |
528 | ||
529 | static inline bool supports_uhs(uint caps) | |
530 | { | |
531 | return (caps & UHS_CAPS) ? true : false; | |
532 | } | |
533 | ||
8ca51e51 SG |
534 | /* |
535 | * With CONFIG_DM_MMC enabled, struct mmc can be accessed from the MMC device | |
536 | * with mmc_get_mmc_dev(). | |
537 | * | |
538 | * TODO struct mmc should be in mmc_private but it's hard to fix right now | |
539 | */ | |
272cc70b | 540 | struct mmc { |
c4d660d4 | 541 | #if !CONFIG_IS_ENABLED(BLK) |
272cc70b | 542 | struct list_head link; |
33fb211d | 543 | #endif |
93bfd616 | 544 | const struct mmc_config *cfg; /* provided configuration */ |
272cc70b | 545 | uint version; |
93bfd616 | 546 | void *priv; |
bc897b1d | 547 | uint has_init; |
272cc70b | 548 | int high_capacity; |
35f67820 | 549 | bool clk_disable; /* true if the clock can be turned off */ |
272cc70b AF |
550 | uint bus_width; |
551 | uint clock; | |
aff5d3c8 | 552 | enum mmc_voltage signal_voltage; |
272cc70b | 553 | uint card_caps; |
04a2ea24 | 554 | uint host_caps; |
272cc70b | 555 | uint ocr; |
ab71188c MN |
556 | uint dsr; |
557 | uint dsr_imp; | |
272cc70b AF |
558 | uint scr[2]; |
559 | uint csd[4]; | |
0b453ffe | 560 | uint cid[4]; |
272cc70b | 561 | ushort rca; |
c3dbb4f9 DSC |
562 | u8 part_support; |
563 | u8 part_attr; | |
9e41a00b | 564 | u8 wr_rel_set; |
7ca0d3dd | 565 | u8 part_config; |
272cc70b | 566 | uint tran_speed; |
35f9e196 | 567 | uint legacy_speed; /* speed for the legacy mode provided by the card */ |
272cc70b AF |
568 | uint read_bl_len; |
569 | uint write_bl_len; | |
a4ff9f83 | 570 | uint erase_grp_size; /* in 512-byte sectors */ |
037dc0ab | 571 | uint hc_wp_grp_size; /* in 512-byte sectors */ |
3697e599 | 572 | struct sd_ssr ssr; /* SD status register */ |
272cc70b | 573 | u64 capacity; |
f866a46d SW |
574 | u64 capacity_user; |
575 | u64 capacity_boot; | |
576 | u64 capacity_rpmb; | |
577 | u64 capacity_gp[4]; | |
a7f852b6 DSC |
578 | u64 enh_user_start; |
579 | u64 enh_user_size; | |
c4d660d4 | 580 | #if !CONFIG_IS_ENABLED(BLK) |
4101f687 | 581 | struct blk_desc block_dev; |
33fb211d | 582 | #endif |
e9550449 CLC |
583 | char op_cond_pending; /* 1 if we are waiting on an op_cond command */ |
584 | char init_in_progress; /* 1 if we have done mmc_start_init() */ | |
585 | char preinit; /* start init as early as possible */ | |
786e8f81 | 586 | int ddr_mode; |
c4d660d4 | 587 | #if CONFIG_IS_ENABLED(DM_MMC) |
cffe5d86 | 588 | struct udevice *dev; /* Device for this MMC controller */ |
06ec045f JJH |
589 | #if CONFIG_IS_ENABLED(DM_REGULATOR) |
590 | struct udevice *vmmc_supply; /* Main voltage regulator (Vcc)*/ | |
591 | struct udevice *vqmmc_supply; /* IO voltage regulator (Vccq)*/ | |
592 | #endif | |
cffe5d86 | 593 | #endif |
dfda9d88 | 594 | u8 *ext_csd; |
bc1e3272 JJH |
595 | u32 cardtype; /* cardtype read from the MMC */ |
596 | enum mmc_voltage current_voltage; | |
01298da3 JJH |
597 | enum bus_mode selected_mode; /* mode currently used */ |
598 | enum bus_mode best_mode; /* best mode is the supported mode with the | |
599 | * highest bandwidth. It may not always be the | |
600 | * operating mode due to limitations when | |
601 | * accessing the boot partitions | |
602 | */ | |
83dc4227 | 603 | u32 quirks; |
272cc70b AF |
604 | }; |
605 | ||
ac9da0e0 DSC |
606 | struct mmc_hwpart_conf { |
607 | struct { | |
608 | uint enh_start; /* in 512-byte sectors */ | |
609 | uint enh_size; /* in 512-byte sectors, if 0 no enh area */ | |
8dda5b0e DSC |
610 | unsigned wr_rel_change : 1; |
611 | unsigned wr_rel_set : 1; | |
ac9da0e0 DSC |
612 | } user; |
613 | struct { | |
614 | uint size; /* in 512-byte sectors */ | |
8dda5b0e DSC |
615 | unsigned enhanced : 1; |
616 | unsigned wr_rel_change : 1; | |
617 | unsigned wr_rel_set : 1; | |
ac9da0e0 DSC |
618 | } gp_part[4]; |
619 | }; | |
620 | ||
621 | enum mmc_hwpart_conf_mode { | |
622 | MMC_HWPART_CONF_CHECK, | |
623 | MMC_HWPART_CONF_SET, | |
624 | MMC_HWPART_CONF_COMPLETE, | |
625 | }; | |
626 | ||
93bfd616 | 627 | struct mmc *mmc_create(const struct mmc_config *cfg, void *priv); |
ad27dd5e SG |
628 | |
629 | /** | |
630 | * mmc_bind() - Set up a new MMC device ready for probing | |
631 | * | |
632 | * A child block device is bound with the IF_TYPE_MMC interface type. This | |
633 | * allows the device to be used with CONFIG_BLK | |
634 | * | |
635 | * @dev: MMC device to set up | |
636 | * @mmc: MMC struct | |
637 | * @cfg: MMC configuration | |
638 | * @return 0 if OK, -ve on error | |
639 | */ | |
640 | int mmc_bind(struct udevice *dev, struct mmc *mmc, | |
641 | const struct mmc_config *cfg); | |
93bfd616 | 642 | void mmc_destroy(struct mmc *mmc); |
ad27dd5e SG |
643 | |
644 | /** | |
645 | * mmc_unbind() - Unbind a MMC device's child block device | |
646 | * | |
647 | * @dev: MMC device | |
648 | * @return 0 if OK, -ve on error | |
649 | */ | |
650 | int mmc_unbind(struct udevice *dev); | |
272cc70b AF |
651 | int mmc_initialize(bd_t *bis); |
652 | int mmc_init(struct mmc *mmc); | |
9815e3ba | 653 | int mmc_send_tuning(struct mmc *mmc, u32 opcode, int *cmd_error); |
272cc70b | 654 | int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size); |
35f67820 | 655 | |
bc1e3272 JJH |
656 | /** |
657 | * mmc_voltage_to_mv() - Convert a mmc_voltage in mV | |
658 | * | |
659 | * @voltage: The mmc_voltage to convert | |
660 | * @return the value in mV if OK, -EINVAL on error (invalid mmc_voltage value) | |
661 | */ | |
662 | int mmc_voltage_to_mv(enum mmc_voltage voltage); | |
663 | ||
35f67820 KVA |
664 | /** |
665 | * mmc_set_clock() - change the bus clock | |
666 | * @mmc: MMC struct | |
667 | * @clock: bus frequency in Hz | |
668 | * @disable: flag indicating if the clock must on or off | |
669 | * @return 0 if OK, -ve on error | |
670 | */ | |
671 | int mmc_set_clock(struct mmc *mmc, uint clock, bool disable); | |
672 | ||
272cc70b | 673 | struct mmc *find_mmc_device(int dev_num); |
89716964 | 674 | int mmc_set_dev(int dev_num); |
272cc70b | 675 | void print_mmc_devices(char separator); |
46683f3d KY |
676 | |
677 | /** | |
678 | * get_mmc_num() - get the total MMC device number | |
679 | * | |
680 | * @return 0 if there is no MMC device, else the number of devices | |
681 | */ | |
ea6ebe21 | 682 | int get_mmc_num(void); |
b5b838f1 | 683 | int mmc_switch_part(struct mmc *mmc, unsigned int part_num); |
ac9da0e0 DSC |
684 | int mmc_hwpart_config(struct mmc *mmc, const struct mmc_hwpart_conf *conf, |
685 | enum mmc_hwpart_conf_mode mode); | |
8ca51e51 | 686 | |
e7881d85 | 687 | #if !CONFIG_IS_ENABLED(DM_MMC) |
48972d90 | 688 | int mmc_getcd(struct mmc *mmc); |
750121c3 | 689 | int board_mmc_getcd(struct mmc *mmc); |
d23d8d7e | 690 | int mmc_getwp(struct mmc *mmc); |
750121c3 | 691 | int board_mmc_getwp(struct mmc *mmc); |
8ca51e51 SG |
692 | #endif |
693 | ||
ab71188c | 694 | int mmc_set_dsr(struct mmc *mmc, u16 val); |
3690d6d6 A |
695 | /* Function to change the size of boot partition and rpmb partitions */ |
696 | int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize, | |
697 | unsigned long rpmbsize); | |
792970b0 TR |
698 | /* Function to modify the PARTITION_CONFIG field of EXT_CSD */ |
699 | int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access); | |
5a99b9de TR |
700 | /* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */ |
701 | int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode); | |
33ace362 TR |
702 | /* Function to modify the RST_n_FUNCTION field of EXT_CSD */ |
703 | int mmc_set_rst_n_function(struct mmc *mmc, u8 enable); | |
91fdabc6 PA |
704 | /* Functions to read / write the RPMB partition */ |
705 | int mmc_rpmb_set_key(struct mmc *mmc, void *key); | |
706 | int mmc_rpmb_get_counter(struct mmc *mmc, unsigned long *counter); | |
707 | int mmc_rpmb_read(struct mmc *mmc, void *addr, unsigned short blk, | |
708 | unsigned short cnt, unsigned char *key); | |
709 | int mmc_rpmb_write(struct mmc *mmc, void *addr, unsigned short blk, | |
710 | unsigned short cnt, unsigned char *key); | |
cd3d4880 TM |
711 | #ifdef CONFIG_CMD_BKOPS_ENABLE |
712 | int mmc_set_bkops_enable(struct mmc *mmc); | |
713 | #endif | |
714 | ||
e9550449 CLC |
715 | /** |
716 | * Start device initialization and return immediately; it does not block on | |
717 | * polling OCR (operation condition register) status. Then you should call | |
718 | * mmc_init, which would block on polling OCR status and complete the device | |
719 | * initializatin. | |
720 | * | |
721 | * @param mmc Pointer to a MMC device struct | |
722 | * @return 0 on success, IN_PROGRESS on waiting for OCR status, <0 on error. | |
723 | */ | |
724 | int mmc_start_init(struct mmc *mmc); | |
725 | ||
726 | /** | |
727 | * Set preinit flag of mmc device. | |
728 | * | |
729 | * This will cause the device to be pre-inited during mmc_initialize(), | |
730 | * which may save boot time if the device is not accessed until later. | |
731 | * Some eMMC devices take 200-300ms to init, but unfortunately they | |
732 | * must be sent a series of commands to even get them to start preparing | |
733 | * for operation. | |
734 | * | |
735 | * @param mmc Pointer to a MMC device struct | |
736 | * @param preinit preinit flag value | |
737 | */ | |
738 | void mmc_set_preinit(struct mmc *mmc, int preinit); | |
739 | ||
8687d5c8 | 740 | #ifdef CONFIG_MMC_SPI |
0b2da7e2 | 741 | #define mmc_host_is_spi(mmc) ((mmc)->cfg->host_caps & MMC_MODE_SPI) |
8687d5c8 PB |
742 | #else |
743 | #define mmc_host_is_spi(mmc) 0 | |
744 | #endif | |
d52ebf10 | 745 | struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode); |
1592ef85 | 746 | |
95de9ab2 | 747 | void board_mmc_power_init(void); |
3c7ca967 | 748 | int board_mmc_init(bd_t *bis); |
750121c3 | 749 | int cpu_mmc_init(bd_t *bis); |
aeb80555 | 750 | int mmc_get_env_addr(struct mmc *mmc, int copy, u32 *env_addr); |
aa844fe1 | 751 | int mmc_get_env_dev(void); |
3c7ca967 | 752 | |
93bfd616 PA |
753 | /* Set block count limit because of 16 bit register limit on some hardware*/ |
754 | #ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT | |
755 | #define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535 | |
756 | #endif | |
757 | ||
cb5ec33d SG |
758 | /** |
759 | * mmc_get_blk_desc() - Get the block descriptor for an MMC device | |
760 | * | |
761 | * @mmc: MMC device | |
762 | * @return block device if found, else NULL | |
763 | */ | |
764 | struct blk_desc *mmc_get_blk_desc(struct mmc *mmc); | |
765 | ||
71f95118 | 766 | #endif /* _MMC_H_ */ |