]> Git Repo - u-boot.git/blame - cmd/pci.c
global: Migrate CONFIG_SH_ETHER_USE_PORT to CFG
[u-boot.git] / cmd / pci.c
CommitLineData
83d290c5 1// SPDX-License-Identifier: GPL-2.0+
c609719b
WD
2/*
3 * (C) Copyright 2001 Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4 * Andreas Heppel <[email protected]>
5 *
6 * (C) Copyright 2002
7 * Wolfgang Denk, DENX Software Engineering, [email protected].
8 * Wolfgang Grandegger, DENX Software Engineering, [email protected].
c609719b
WD
9 */
10
11/*
12 * PCI routines
13 */
14
15#include <common.h>
0098e179 16#include <bootretry.h>
18d66533 17#include <cli.h>
c609719b 18#include <command.h>
24b852a7 19#include <console.h>
cab24b34 20#include <dm.h>
691d719d 21#include <init.h>
c609719b
WD
22#include <asm/processor.h>
23#include <asm/io.h>
c609719b
WD
24#include <pci.h>
25
07a58870
SG
26struct pci_reg_info {
27 const char *name;
28 enum pci_size_t size;
29 u8 offset;
30};
31
72ef5b60 32static int pci_byte_size(enum pci_size_t size)
07a58870
SG
33{
34 switch (size) {
35 case PCI_SIZE_8:
72ef5b60 36 return 1;
07a58870 37 case PCI_SIZE_16:
72ef5b60 38 return 2;
07a58870
SG
39 case PCI_SIZE_32:
40 default:
72ef5b60 41 return 4;
07a58870
SG
42 }
43}
44
72ef5b60
SG
45static int pci_field_width(enum pci_size_t size)
46{
47 return pci_byte_size(size) * 2;
48}
49
cab24b34
SG
50static void pci_show_regs(struct udevice *dev, struct pci_reg_info *regs)
51{
52 for (; regs->name; regs++) {
53 unsigned long val;
54
55 dm_pci_read_config(dev, regs->offset, &val, regs->size);
56 printf(" %s =%*s%#.*lx\n", regs->name,
57 (int)(28 - strlen(regs->name)), "",
58 pci_field_width(regs->size), val);
59 }
60}
07a58870 61
f5164f6b 62static int pci_bar_show(struct udevice *dev)
e5f96a87
YY
63{
64 u8 header_type;
65 int bar_cnt, bar_id, mem_type;
66 bool is_64, is_io;
67 u32 base_low, base_high;
68 u32 size_low, size_high;
69 u64 base, size;
70 u32 reg_addr;
71 int prefetchable;
72
73 dm_pci_read_config8(dev, PCI_HEADER_TYPE, &header_type);
e6335d3e 74 header_type &= 0x7f;
e5f96a87
YY
75
76 if (header_type == PCI_HEADER_TYPE_CARDBUS) {
77 printf("CardBus doesn't support BARs\n");
78 return -ENOSYS;
e6335d3e
T
79 } else if (header_type != PCI_HEADER_TYPE_NORMAL &&
80 header_type != PCI_HEADER_TYPE_BRIDGE) {
81 printf("unknown header type\n");
82 return -ENOSYS;
e5f96a87
YY
83 }
84
85 bar_cnt = (header_type == PCI_HEADER_TYPE_NORMAL) ? 6 : 2;
86
87 printf("ID Base Size Width Type\n");
88 printf("----------------------------------------------------------\n");
89
90 bar_id = 0;
91 reg_addr = PCI_BASE_ADDRESS_0;
92 while (bar_cnt) {
93 dm_pci_read_config32(dev, reg_addr, &base_low);
94 dm_pci_write_config32(dev, reg_addr, 0xffffffff);
95 dm_pci_read_config32(dev, reg_addr, &size_low);
96 dm_pci_write_config32(dev, reg_addr, base_low);
97 reg_addr += 4;
98
99 base = base_low & ~0xf;
100 size = size_low & ~0xf;
101 base_high = 0x0;
102 size_high = 0xffffffff;
103 is_64 = 0;
104 prefetchable = base_low & PCI_BASE_ADDRESS_MEM_PREFETCH;
105 is_io = base_low & PCI_BASE_ADDRESS_SPACE_IO;
106 mem_type = base_low & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
107
108 if (mem_type == PCI_BASE_ADDRESS_MEM_TYPE_64) {
109 dm_pci_read_config32(dev, reg_addr, &base_high);
110 dm_pci_write_config32(dev, reg_addr, 0xffffffff);
111 dm_pci_read_config32(dev, reg_addr, &size_high);
112 dm_pci_write_config32(dev, reg_addr, base_high);
113 bar_cnt--;
114 reg_addr += 4;
115 is_64 = 1;
116 }
117
118 base = base | ((u64)base_high << 32);
119 size = size | ((u64)size_high << 32);
120
121 if ((!is_64 && size_low) || (is_64 && size)) {
122 size = ~size + 1;
4ebeb4c5 123 printf(" %d %#018llx %#018llx %d %s %s\n",
84d7f916
SG
124 bar_id, (unsigned long long)base,
125 (unsigned long long)size, is_64 ? 64 : 32,
e5f96a87
YY
126 is_io ? "I/O" : "MEM",
127 prefetchable ? "Prefetchable" : "");
128 }
129
130 bar_id++;
131 bar_cnt--;
132 }
133
134 return 0;
135}
e5f96a87 136
07a58870
SG
137static struct pci_reg_info regs_start[] = {
138 { "vendor ID", PCI_SIZE_16, PCI_VENDOR_ID },
139 { "device ID", PCI_SIZE_16, PCI_DEVICE_ID },
140 { "command register ID", PCI_SIZE_16, PCI_COMMAND },
141 { "status register", PCI_SIZE_16, PCI_STATUS },
142 { "revision ID", PCI_SIZE_8, PCI_REVISION_ID },
143 {},
144};
145
146static struct pci_reg_info regs_rest[] = {
147 { "sub class code", PCI_SIZE_8, PCI_CLASS_SUB_CODE },
148 { "programming interface", PCI_SIZE_8, PCI_CLASS_PROG },
149 { "cache line", PCI_SIZE_8, PCI_CACHE_LINE_SIZE },
150 { "latency time", PCI_SIZE_8, PCI_LATENCY_TIMER },
151 { "header type", PCI_SIZE_8, PCI_HEADER_TYPE },
152 { "BIST", PCI_SIZE_8, PCI_BIST },
153 { "base address 0", PCI_SIZE_32, PCI_BASE_ADDRESS_0 },
154 {},
155};
156
157static struct pci_reg_info regs_normal[] = {
158 { "base address 1", PCI_SIZE_32, PCI_BASE_ADDRESS_1 },
159 { "base address 2", PCI_SIZE_32, PCI_BASE_ADDRESS_2 },
160 { "base address 3", PCI_SIZE_32, PCI_BASE_ADDRESS_3 },
161 { "base address 4", PCI_SIZE_32, PCI_BASE_ADDRESS_4 },
162 { "base address 5", PCI_SIZE_32, PCI_BASE_ADDRESS_5 },
163 { "cardBus CIS pointer", PCI_SIZE_32, PCI_CARDBUS_CIS },
164 { "sub system vendor ID", PCI_SIZE_16, PCI_SUBSYSTEM_VENDOR_ID },
165 { "sub system ID", PCI_SIZE_16, PCI_SUBSYSTEM_ID },
166 { "expansion ROM base address", PCI_SIZE_32, PCI_ROM_ADDRESS },
167 { "interrupt line", PCI_SIZE_8, PCI_INTERRUPT_LINE },
168 { "interrupt pin", PCI_SIZE_8, PCI_INTERRUPT_PIN },
169 { "min Grant", PCI_SIZE_8, PCI_MIN_GNT },
170 { "max Latency", PCI_SIZE_8, PCI_MAX_LAT },
171 {},
172};
173
174static struct pci_reg_info regs_bridge[] = {
175 { "base address 1", PCI_SIZE_32, PCI_BASE_ADDRESS_1 },
176 { "primary bus number", PCI_SIZE_8, PCI_PRIMARY_BUS },
177 { "secondary bus number", PCI_SIZE_8, PCI_SECONDARY_BUS },
178 { "subordinate bus number", PCI_SIZE_8, PCI_SUBORDINATE_BUS },
179 { "secondary latency timer", PCI_SIZE_8, PCI_SEC_LATENCY_TIMER },
180 { "IO base", PCI_SIZE_8, PCI_IO_BASE },
181 { "IO limit", PCI_SIZE_8, PCI_IO_LIMIT },
182 { "secondary status", PCI_SIZE_16, PCI_SEC_STATUS },
183 { "memory base", PCI_SIZE_16, PCI_MEMORY_BASE },
184 { "memory limit", PCI_SIZE_16, PCI_MEMORY_LIMIT },
185 { "prefetch memory base", PCI_SIZE_16, PCI_PREF_MEMORY_BASE },
186 { "prefetch memory limit", PCI_SIZE_16, PCI_PREF_MEMORY_LIMIT },
187 { "prefetch memory base upper", PCI_SIZE_32, PCI_PREF_BASE_UPPER32 },
188 { "prefetch memory limit upper", PCI_SIZE_32, PCI_PREF_LIMIT_UPPER32 },
189 { "IO base upper 16 bits", PCI_SIZE_16, PCI_IO_BASE_UPPER16 },
190 { "IO limit upper 16 bits", PCI_SIZE_16, PCI_IO_LIMIT_UPPER16 },
191 { "expansion ROM base address", PCI_SIZE_32, PCI_ROM_ADDRESS1 },
192 { "interrupt line", PCI_SIZE_8, PCI_INTERRUPT_LINE },
193 { "interrupt pin", PCI_SIZE_8, PCI_INTERRUPT_PIN },
194 { "bridge control", PCI_SIZE_16, PCI_BRIDGE_CONTROL },
195 {},
196};
197
198static struct pci_reg_info regs_cardbus[] = {
199 { "capabilities", PCI_SIZE_8, PCI_CB_CAPABILITY_LIST },
200 { "secondary status", PCI_SIZE_16, PCI_CB_SEC_STATUS },
201 { "primary bus number", PCI_SIZE_8, PCI_CB_PRIMARY_BUS },
202 { "CardBus number", PCI_SIZE_8, PCI_CB_CARD_BUS },
203 { "subordinate bus number", PCI_SIZE_8, PCI_CB_SUBORDINATE_BUS },
204 { "CardBus latency timer", PCI_SIZE_8, PCI_CB_LATENCY_TIMER },
205 { "CardBus memory base 0", PCI_SIZE_32, PCI_CB_MEMORY_BASE_0 },
206 { "CardBus memory limit 0", PCI_SIZE_32, PCI_CB_MEMORY_LIMIT_0 },
207 { "CardBus memory base 1", PCI_SIZE_32, PCI_CB_MEMORY_BASE_1 },
208 { "CardBus memory limit 1", PCI_SIZE_32, PCI_CB_MEMORY_LIMIT_1 },
209 { "CardBus IO base 0", PCI_SIZE_16, PCI_CB_IO_BASE_0 },
210 { "CardBus IO base high 0", PCI_SIZE_16, PCI_CB_IO_BASE_0_HI },
211 { "CardBus IO limit 0", PCI_SIZE_16, PCI_CB_IO_LIMIT_0 },
212 { "CardBus IO limit high 0", PCI_SIZE_16, PCI_CB_IO_LIMIT_0_HI },
213 { "CardBus IO base 1", PCI_SIZE_16, PCI_CB_IO_BASE_1 },
214 { "CardBus IO base high 1", PCI_SIZE_16, PCI_CB_IO_BASE_1_HI },
215 { "CardBus IO limit 1", PCI_SIZE_16, PCI_CB_IO_LIMIT_1 },
216 { "CardBus IO limit high 1", PCI_SIZE_16, PCI_CB_IO_LIMIT_1_HI },
217 { "interrupt line", PCI_SIZE_8, PCI_INTERRUPT_LINE },
218 { "interrupt pin", PCI_SIZE_8, PCI_INTERRUPT_PIN },
219 { "bridge control", PCI_SIZE_16, PCI_CB_BRIDGE_CONTROL },
220 { "subvendor ID", PCI_SIZE_16, PCI_CB_SUBSYSTEM_VENDOR_ID },
221 { "subdevice ID", PCI_SIZE_16, PCI_CB_SUBSYSTEM_ID },
222 { "PC Card 16bit base address", PCI_SIZE_32, PCI_CB_LEGACY_MODE_BASE },
223 {},
224};
225
c2be0700
SG
226/**
227 * pci_header_show() - Show the header of the specified PCI device.
c609719b 228 *
c2be0700 229 * @dev: Bus+Device+Function number
c609719b 230 */
a95f8ee9 231static void pci_header_show(struct udevice *dev)
c609719b 232{
cab24b34
SG
233 unsigned long class, header_type;
234
235 dm_pci_read_config(dev, PCI_CLASS_CODE, &class, PCI_SIZE_8);
236 dm_pci_read_config(dev, PCI_HEADER_TYPE, &header_type, PCI_SIZE_8);
07a58870 237 pci_show_regs(dev, regs_start);
cab24b34 238 printf(" class code = 0x%.2x (%s)\n", (int)class,
07a58870
SG
239 pci_class_str(class));
240 pci_show_regs(dev, regs_rest);
c609719b 241
43dad07c 242 switch (header_type & 0x7f) {
7c7a23bd 243 case PCI_HEADER_TYPE_NORMAL: /* "normal" PCI device */
07a58870 244 pci_show_regs(dev, regs_normal);
7c7a23bd 245 break;
7c7a23bd 246 case PCI_HEADER_TYPE_BRIDGE: /* PCI-to-PCI bridge */
07a58870 247 pci_show_regs(dev, regs_bridge);
7c7a23bd 248 break;
7c7a23bd 249 case PCI_HEADER_TYPE_CARDBUS: /* PCI-to-CardBus bridge */
07a58870 250 pci_show_regs(dev, regs_cardbus);
7c7a23bd 251 break;
8bde7f77 252
7c7a23bd
WD
253 default:
254 printf("unknown header\n");
8bde7f77 255 break;
c609719b 256 }
c609719b
WD
257}
258
1a4942f1 259static void pciinfo_header(bool short_listing)
c4f32bb2 260{
c4f32bb2
SG
261 if (short_listing) {
262 printf("BusDevFun VendorId DeviceId Device Class Sub-Class\n");
263 printf("_____________________________________________________________\n");
264 }
265}
266
cab24b34
SG
267/**
268 * pci_header_show_brief() - Show the short-form PCI device header
269 *
270 * Reads and prints the header of the specified PCI device in short form.
271 *
272 * @dev: PCI device to show
273 */
274static void pci_header_show_brief(struct udevice *dev)
275{
276 ulong vendor, device;
277 ulong class, subclass;
278
279 dm_pci_read_config(dev, PCI_VENDOR_ID, &vendor, PCI_SIZE_16);
280 dm_pci_read_config(dev, PCI_DEVICE_ID, &device, PCI_SIZE_16);
281 dm_pci_read_config(dev, PCI_CLASS_CODE, &class, PCI_SIZE_8);
282 dm_pci_read_config(dev, PCI_CLASS_SUB_CODE, &subclass, PCI_SIZE_8);
283
284 printf("0x%.4lx 0x%.4lx %-23s 0x%.2lx\n",
285 vendor, device,
286 pci_class_str(class), subclass);
287}
288
1a4942f1 289static void pciinfo(struct udevice *bus, bool short_listing, bool multi)
cab24b34
SG
290{
291 struct udevice *dev;
292
1a4942f1
T
293 if (!multi)
294 printf("Scanning PCI devices on bus %d\n", dev_seq(bus));
295
296 if (!multi || dev_seq(bus) == 0)
297 pciinfo_header(short_listing);
cab24b34
SG
298
299 for (device_find_first_child(bus, &dev);
300 dev;
301 device_find_next_child(&dev)) {
8a8d24bd 302 struct pci_child_plat *pplat;
cab24b34 303
caa4daa2 304 pplat = dev_get_parent_plat(dev);
cab24b34 305 if (short_listing) {
8b85dfc6 306 printf("%02x.%02x.%02x ", dev_seq(bus),
cab24b34
SG
307 PCI_DEV(pplat->devfn), PCI_FUNC(pplat->devfn));
308 pci_header_show_brief(dev);
309 } else {
8b85dfc6
SG
310 printf("\nFound PCI device %02x.%02x.%02x:\n",
311 dev_seq(bus),
cab24b34
SG
312 PCI_DEV(pplat->devfn), PCI_FUNC(pplat->devfn));
313 pci_header_show(dev);
314 }
315 }
316}
317
c2be0700
SG
318/**
319 * get_pci_dev() - Convert the "bus.device.function" identifier into a number
320 *
321 * @name: Device string in the form "bus.device.function" where each is in hex
185f812c 322 * Return: encoded pci_dev_t or -1 if the string was invalid
c609719b 323 */
c2be0700 324static pci_dev_t get_pci_dev(char *name)
c609719b
WD
325{
326 char cnum[12];
327 int len, i, iold, n;
328 int bdfs[3] = {0,0,0};
329
330 len = strlen(name);
331 if (len > 8)
332 return -1;
333 for (i = 0, iold = 0, n = 0; i < len; i++) {
334 if (name[i] == '.') {
335 memcpy(cnum, &name[iold], i - iold);
336 cnum[i - iold] = '\0';
7e5f460e 337 bdfs[n++] = hextoul(cnum, NULL);
c609719b
WD
338 iold = i + 1;
339 }
340 }
341 strcpy(cnum, &name[iold]);
342 if (n == 0)
343 n = 1;
7e5f460e 344 bdfs[n] = hextoul(cnum, NULL);
c2be0700 345
c609719b
WD
346 return PCI_BDF(bdfs[0], bdfs[1], bdfs[2]);
347}
348
cab24b34
SG
349static int pci_cfg_display(struct udevice *dev, ulong addr,
350 enum pci_size_t size, ulong length)
c609719b
WD
351{
352#define DISP_LINE_LEN 16
353 ulong i, nbytes, linebytes;
72ef5b60 354 int byte_size;
c609719b
WD
355 int rc = 0;
356
72ef5b60 357 byte_size = pci_byte_size(size);
c609719b 358 if (length == 0)
72ef5b60 359 length = 0x40 / byte_size; /* Standard PCI config space */
c609719b 360
d9f554b6
T
361 if (addr >= 4096)
362 return 1;
363
c609719b
WD
364 /* Print the lines.
365 * once, and all accesses are with the specified bus width.
366 */
72ef5b60 367 nbytes = length * byte_size;
c609719b 368 do {
c609719b 369 printf("%08lx:", addr);
72ef5b60
SG
370 linebytes = (nbytes > DISP_LINE_LEN) ? DISP_LINE_LEN : nbytes;
371 for (i = 0; i < linebytes; i += byte_size) {
372 unsigned long val;
373
cab24b34 374 dm_pci_read_config(dev, addr, &val, size);
72ef5b60
SG
375 printf(" %0*lx", pci_field_width(size), val);
376 addr += byte_size;
c609719b
WD
377 }
378 printf("\n");
379 nbytes -= linebytes;
380 if (ctrlc()) {
381 rc = 1;
382 break;
383 }
d9f554b6
T
384 } while (nbytes > 0 && addr < 4096);
385
386 if (rc == 0 && nbytes > 0)
387 return 1;
c609719b
WD
388
389 return (rc);
390}
391
cab24b34 392static int pci_cfg_modify(struct udevice *dev, ulong addr, ulong size,
72ef5b60 393 ulong value, int incrflag)
c609719b
WD
394{
395 ulong i;
396 int nbytes;
72ef5b60 397 ulong val;
c609719b 398
d9f554b6
T
399 if (addr >= 4096)
400 return 1;
401
c609719b
WD
402 /* Print the address, followed by value. Then accept input for
403 * the next value. A non-converted value exits.
404 */
405 do {
406 printf("%08lx:", addr);
cab24b34 407 dm_pci_read_config(dev, addr, &val, size);
72ef5b60 408 printf(" %0*lx", pci_field_width(size), val);
c609719b 409
e1bf824d 410 nbytes = cli_readline(" ? ");
c609719b
WD
411 if (nbytes == 0 || (nbytes == 1 && console_buffer[0] == '-')) {
412 /* <CR> pressed as only input, don't modify current
413 * location and move to next. "-" pressed will go back.
414 */
415 if (incrflag)
416 addr += nbytes ? -size : size;
417 nbytes = 1;
b26440f1
SG
418 /* good enough to not time out */
419 bootretry_reset_cmd_timeout();
c609719b
WD
420 }
421#ifdef CONFIG_BOOT_RETRY_TIME
422 else if (nbytes == -2) {
423 break; /* timed out, exit the command */
424 }
425#endif
426 else {
427 char *endp;
7e5f460e 428 i = hextoul(console_buffer, &endp);
c609719b
WD
429 nbytes = endp - console_buffer;
430 if (nbytes) {
c609719b
WD
431 /* good enough to not time out
432 */
b26440f1 433 bootretry_reset_cmd_timeout();
cab24b34 434 dm_pci_write_config(dev, addr, i, size);
c609719b
WD
435 if (incrflag)
436 addr += size;
437 }
438 }
d9f554b6
T
439 } while (nbytes && addr < 4096);
440
441 if (nbytes)
442 return 1;
c609719b
WD
443
444 return 0;
445}
446
b997a73e
SG
447static const struct pci_flag_info {
448 uint flag;
449 const char *name;
450} pci_flag_info[] = {
451 { PCI_REGION_IO, "io" },
452 { PCI_REGION_PREFETCH, "prefetch" },
453 { PCI_REGION_SYS_MEMORY, "sysmem" },
454 { PCI_REGION_RO, "readonly" },
b997a73e
SG
455};
456
457static void pci_show_regions(struct udevice *bus)
458{
39320935 459 struct pci_controller *hose = dev_get_uclass_priv(pci_get_controller(bus));
b997a73e
SG
460 const struct pci_region *reg;
461 int i, j;
462
463 if (!hose) {
464 printf("Bus '%s' is not a PCI controller\n", bus->name);
465 return;
466 }
467
39320935 468 printf("Buses %02x-%02x\n", hose->first_busno, hose->last_busno);
4ebeb4c5 469 printf("# %-18s %-18s %-18s %s\n", "Bus start", "Phys start", "Size",
b997a73e
SG
470 "Flags");
471 for (i = 0, reg = hose->regions; i < hose->region_count; i++, reg++) {
4ebeb4c5 472 printf("%d %#018llx %#018llx %#018llx ", i,
b997a73e
SG
473 (unsigned long long)reg->bus_start,
474 (unsigned long long)reg->phys_start,
475 (unsigned long long)reg->size);
476 if (!(reg->flags & PCI_REGION_TYPE))
477 printf("mem ");
478 for (j = 0; j < ARRAY_SIZE(pci_flag_info); j++) {
479 if (reg->flags & pci_flag_info[j].flag)
480 printf("%s ", pci_flag_info[j].name);
481 }
482 printf("\n");
483 }
484}
b997a73e 485
c609719b
WD
486/* PCI Configuration Space access commands
487 *
488 * Syntax:
489 * pci display[.b, .w, .l] bus.device.function} [addr] [len]
490 * pci next[.b, .w, .l] bus.device.function [addr]
491 * pci modify[.b, .w, .l] bus.device.function [addr]
492 * pci write[.b, .w, .l] bus.device.function addr value
493 */
09140113 494static int do_pci(struct cmd_tbl *cmdtp, int flag, int argc, char *const argv[])
c609719b 495{
72ef5b60
SG
496 ulong addr = 0, value = 0, cmd_size = 0;
497 enum pci_size_t size = PCI_SIZE_32;
cab24b34 498 struct udevice *dev, *bus;
1a4942f1 499 int busnum = -1;
c609719b
WD
500 pci_dev_t bdf = 0;
501 char cmd = 's';
bfa4191e 502 int ret = 0;
1a4942f1 503 char *endp;
c609719b
WD
504
505 if (argc > 1)
506 cmd = argv[1][0];
507
508 switch (cmd) {
509 case 'd': /* display */
510 case 'n': /* next */
511 case 'm': /* modify */
512 case 'w': /* write */
513 /* Check for a size specification. */
72ef5b60
SG
514 cmd_size = cmd_get_data_size(argv[1], 4);
515 size = (cmd_size == 4) ? PCI_SIZE_32 : cmd_size - 1;
c609719b 516 if (argc > 3)
7e5f460e 517 addr = hextoul(argv[3], NULL);
c609719b 518 if (argc > 4)
7e5f460e 519 value = hextoul(argv[4], NULL);
c609719b 520 case 'h': /* header */
e5f96a87 521 case 'b': /* bars */
c609719b
WD
522 if (argc < 3)
523 goto usage;
524 if ((bdf = get_pci_dev(argv[2])) == -1)
525 return 1;
526 break;
96d61603 527 case 'e':
e578b92c
SW
528 pci_init();
529 return 0;
b997a73e 530 case 'r': /* no break */
c609719b
WD
531 default: /* scan bus */
532 value = 1; /* short listing */
c609719b 533 if (argc > 1) {
b997a73e 534 if (cmd != 'r' && argv[argc-1][0] == 'l') {
c609719b
WD
535 value = 0;
536 argc--;
537 }
39320935 538 if (argc > 2 || (argc > 1 && cmd != 'r' && argv[1][0] != 's')) {
1a4942f1
T
539 if (argv[argc - 1][0] != '*') {
540 busnum = hextoul(argv[argc - 1], &endp);
541 if (*endp)
542 goto usage;
543 }
6850a5a8 544 argc--;
39320935 545 }
6850a5a8
T
546 if (cmd == 'r' && argc > 2)
547 goto usage;
548 else if (cmd != 'r' && (argc > 2 || (argc == 2 && argv[1][0] != 's')))
549 goto usage;
c609719b 550 }
1a4942f1
T
551 if (busnum == -1) {
552 if (cmd != 'r') {
553 for (busnum = 0;
554 uclass_get_device_by_seq(UCLASS_PCI, busnum, &bus) == 0;
555 busnum++)
556 pciinfo(bus, value, true);
557 } else {
558 for (busnum = 0;
559 uclass_get_device_by_seq(UCLASS_PCI, busnum, &bus) == 0;
560 busnum++) {
561 /* Regions are controller specific so skip non-root buses */
562 if (device_is_on_pci_bus(bus))
563 continue;
564 pci_show_regions(bus);
565 }
566 }
567 return 0;
568 }
cab24b34
SG
569 ret = uclass_get_device_by_seq(UCLASS_PCI, busnum, &bus);
570 if (ret) {
571 printf("No such bus\n");
572 return CMD_RET_FAILURE;
573 }
b997a73e
SG
574 if (cmd == 'r')
575 pci_show_regions(bus);
576 else
1a4942f1 577 pciinfo(bus, value, false);
c609719b
WD
578 return 0;
579 }
580
f3f1faef 581 ret = dm_pci_bus_find_bdf(bdf, &dev);
cab24b34
SG
582 if (ret) {
583 printf("No such device\n");
584 return CMD_RET_FAILURE;
585 }
32ec5b34 586
c609719b
WD
587 switch (argv[1][0]) {
588 case 'h': /* header */
32ec5b34 589 pci_header_show(dev);
bfa4191e 590 break;
c609719b 591 case 'd': /* display */
32ec5b34 592 return pci_cfg_display(dev, addr, size, value);
c609719b
WD
593 case 'n': /* next */
594 if (argc < 4)
595 goto usage;
32ec5b34 596 ret = pci_cfg_modify(dev, addr, size, value, 0);
bfa4191e 597 break;
c609719b
WD
598 case 'm': /* modify */
599 if (argc < 4)
600 goto usage;
32ec5b34 601 ret = pci_cfg_modify(dev, addr, size, value, 1);
bfa4191e 602 break;
c609719b
WD
603 case 'w': /* write */
604 if (argc < 5)
605 goto usage;
cab24b34 606 ret = dm_pci_write_config(dev, addr, value, size);
bfa4191e 607 break;
e5f96a87
YY
608 case 'b': /* bars */
609 return pci_bar_show(dev);
bfa4191e
SG
610 default:
611 ret = CMD_RET_USAGE;
612 break;
c609719b
WD
613 }
614
bfa4191e 615 return ret;
c609719b 616 usage:
4c12eeb8 617 return CMD_RET_USAGE;
c609719b
WD
618}
619
8bde7f77
WD
620/***************************************************/
621
088f1b19
KP
622#ifdef CONFIG_SYS_LONGHELP
623static char pci_help_text[] =
1a4942f1 624 "[bus|*] [long]\n"
8bde7f77 625 " - short or long list of PCI devices on bus 'bus'\n"
96d61603 626 "pci enum\n"
e578b92c 627 " - Enumerate PCI buses\n"
8bde7f77
WD
628 "pci header b.d.f\n"
629 " - show header of PCI device 'bus.device.function'\n"
e5f96a87
YY
630 "pci bar b.d.f\n"
631 " - show BARs base and size for device b.d.f'\n"
1a4942f1 632 "pci regions [bus|*]\n"
b997a73e 633 " - show PCI regions\n"
8bde7f77
WD
634 "pci display[.b, .w, .l] b.d.f [address] [# of objects]\n"
635 " - display PCI configuration space (CFG)\n"
636 "pci next[.b, .w, .l] b.d.f address\n"
637 " - modify, read and keep CFG address\n"
638 "pci modify[.b, .w, .l] b.d.f address\n"
639 " - modify, auto increment CFG address\n"
640 "pci write[.b, .w, .l] b.d.f address value\n"
088f1b19
KP
641 " - write to CFG address";
642#endif
643
644U_BOOT_CMD(
645 pci, 5, 1, do_pci,
646 "list and access PCI Configuration Space", pci_help_text
8bde7f77 647);
This page took 0.446422 seconds and 4 git commands to generate.