]>
Commit | Line | Data |
---|---|---|
83d290c5 | 1 | // SPDX-License-Identifier: GPL-2.0+ |
d2a6982f DL |
2 | /* |
3 | * Copyright (C) 2012 Samsung Electronics | |
4 | * | |
5 | * Author: Donghwa Lee <[email protected]> | |
d2a6982f DL |
6 | */ |
7 | ||
4af0d7e8 | 8 | #include <common.h> |
bb5930d5 | 9 | #include <dm.h> |
d2a6982f | 10 | #include <common.h> |
bb5930d5 SG |
11 | #include <display.h> |
12 | #include <fdtdec.h> | |
f7ae49fc | 13 | #include <log.h> |
c05ed00a | 14 | #include <linux/delay.h> |
b08c8c48 | 15 | #include <linux/libfdt.h> |
d2a6982f | 16 | #include <malloc.h> |
bb5930d5 | 17 | #include <video_bridge.h> |
0c06db59 | 18 | #include <linux/compat.h> |
d2a6982f DL |
19 | #include <linux/err.h> |
20 | #include <asm/arch/clk.h> | |
21 | #include <asm/arch/cpu.h> | |
22 | #include <asm/arch/dp_info.h> | |
23 | #include <asm/arch/dp.h> | |
bb5930d5 | 24 | #include <asm/arch/pinmux.h> |
7eb860df | 25 | #include <asm/arch/power.h> |
d2a6982f DL |
26 | |
27 | #include "exynos_dp_lowlevel.h" | |
28 | ||
9947d13e AK |
29 | DECLARE_GLOBAL_DATA_PTR; |
30 | ||
d2a6982f DL |
31 | static void exynos_dp_disp_info(struct edp_disp_info *disp_info) |
32 | { | |
33 | disp_info->h_total = disp_info->h_res + disp_info->h_sync_width + | |
34 | disp_info->h_back_porch + disp_info->h_front_porch; | |
35 | disp_info->v_total = disp_info->v_res + disp_info->v_sync_width + | |
36 | disp_info->v_back_porch + disp_info->v_front_porch; | |
37 | ||
38 | return; | |
39 | } | |
40 | ||
8b449a66 | 41 | static int exynos_dp_init_dp(struct exynos_dp *regs) |
d2a6982f DL |
42 | { |
43 | int ret; | |
8b449a66 | 44 | exynos_dp_reset(regs); |
d2a6982f DL |
45 | |
46 | /* SW defined function Normal operation */ | |
8b449a66 | 47 | exynos_dp_enable_sw_func(regs, DP_ENABLE); |
d2a6982f | 48 | |
8b449a66 | 49 | ret = exynos_dp_init_analog_func(regs); |
d2a6982f DL |
50 | if (ret != EXYNOS_DP_SUCCESS) |
51 | return ret; | |
52 | ||
8b449a66 SG |
53 | exynos_dp_init_hpd(regs); |
54 | exynos_dp_init_aux(regs); | |
d2a6982f DL |
55 | |
56 | return ret; | |
57 | } | |
58 | ||
59 | static unsigned char exynos_dp_calc_edid_check_sum(unsigned char *edid_data) | |
60 | { | |
61 | int i; | |
62 | unsigned char sum = 0; | |
63 | ||
64 | for (i = 0; i < EDID_BLOCK_LENGTH; i++) | |
65 | sum = sum + edid_data[i]; | |
66 | ||
67 | return sum; | |
68 | } | |
69 | ||
8b449a66 | 70 | static unsigned int exynos_dp_read_edid(struct exynos_dp *regs) |
d2a6982f DL |
71 | { |
72 | unsigned char edid[EDID_BLOCK_LENGTH * 2]; | |
73 | unsigned int extend_block = 0; | |
74 | unsigned char sum; | |
75 | unsigned char test_vector; | |
76 | int retval; | |
77 | ||
78 | /* | |
79 | * EDID device address is 0x50. | |
80 | * However, if necessary, you must have set upper address | |
81 | * into E-EDID in I2C device, 0x30. | |
82 | */ | |
83 | ||
84 | /* Read Extension Flag, Number of 128-byte EDID extension blocks */ | |
8b449a66 | 85 | exynos_dp_read_byte_from_i2c(regs, I2C_EDID_DEVICE_ADDR, |
8c9b8dc0 | 86 | EDID_EXTENSION_FLAG, &extend_block); |
d2a6982f DL |
87 | |
88 | if (extend_block > 0) { | |
89 | printf("DP EDID data includes a single extension!\n"); | |
90 | ||
91 | /* Read EDID data */ | |
8b449a66 | 92 | retval = exynos_dp_read_bytes_from_i2c(regs, |
8c9b8dc0 | 93 | I2C_EDID_DEVICE_ADDR, |
d2a6982f DL |
94 | EDID_HEADER_PATTERN, |
95 | EDID_BLOCK_LENGTH, | |
96 | &edid[EDID_HEADER_PATTERN]); | |
97 | if (retval != 0) { | |
98 | printf("DP EDID Read failed!\n"); | |
99 | return -1; | |
100 | } | |
101 | sum = exynos_dp_calc_edid_check_sum(edid); | |
102 | if (sum != 0) { | |
103 | printf("DP EDID bad checksum!\n"); | |
104 | return -1; | |
105 | } | |
106 | ||
107 | /* Read additional EDID data */ | |
8b449a66 | 108 | retval = exynos_dp_read_bytes_from_i2c(regs, |
8c9b8dc0 | 109 | I2C_EDID_DEVICE_ADDR, |
d2a6982f DL |
110 | EDID_BLOCK_LENGTH, |
111 | EDID_BLOCK_LENGTH, | |
112 | &edid[EDID_BLOCK_LENGTH]); | |
113 | if (retval != 0) { | |
114 | printf("DP EDID Read failed!\n"); | |
115 | return -1; | |
116 | } | |
117 | sum = exynos_dp_calc_edid_check_sum(&edid[EDID_BLOCK_LENGTH]); | |
118 | if (sum != 0) { | |
119 | printf("DP EDID bad checksum!\n"); | |
120 | return -1; | |
121 | } | |
122 | ||
8b449a66 | 123 | exynos_dp_read_byte_from_dpcd(regs, DPCD_TEST_REQUEST, |
8c9b8dc0 | 124 | &test_vector); |
d2a6982f | 125 | if (test_vector & DPCD_TEST_EDID_READ) { |
8b449a66 | 126 | exynos_dp_write_byte_to_dpcd(regs, |
8c9b8dc0 | 127 | DPCD_TEST_EDID_CHECKSUM, |
d2a6982f | 128 | edid[EDID_BLOCK_LENGTH + EDID_CHECKSUM]); |
8b449a66 | 129 | exynos_dp_write_byte_to_dpcd(regs, |
8c9b8dc0 | 130 | DPCD_TEST_RESPONSE, |
d2a6982f DL |
131 | DPCD_TEST_EDID_CHECKSUM_WRITE); |
132 | } | |
133 | } else { | |
134 | debug("DP EDID data does not include any extensions.\n"); | |
135 | ||
136 | /* Read EDID data */ | |
8b449a66 | 137 | retval = exynos_dp_read_bytes_from_i2c(regs, |
8c9b8dc0 | 138 | I2C_EDID_DEVICE_ADDR, |
d2a6982f DL |
139 | EDID_HEADER_PATTERN, |
140 | EDID_BLOCK_LENGTH, | |
141 | &edid[EDID_HEADER_PATTERN]); | |
142 | ||
143 | if (retval != 0) { | |
144 | printf("DP EDID Read failed!\n"); | |
145 | return -1; | |
146 | } | |
147 | sum = exynos_dp_calc_edid_check_sum(edid); | |
148 | if (sum != 0) { | |
149 | printf("DP EDID bad checksum!\n"); | |
150 | return -1; | |
151 | } | |
152 | ||
8b449a66 | 153 | exynos_dp_read_byte_from_dpcd(regs, DPCD_TEST_REQUEST, |
d2a6982f DL |
154 | &test_vector); |
155 | if (test_vector & DPCD_TEST_EDID_READ) { | |
8b449a66 | 156 | exynos_dp_write_byte_to_dpcd(regs, |
8c9b8dc0 | 157 | DPCD_TEST_EDID_CHECKSUM, edid[EDID_CHECKSUM]); |
8b449a66 | 158 | exynos_dp_write_byte_to_dpcd(regs, |
8c9b8dc0 | 159 | DPCD_TEST_RESPONSE, |
d2a6982f DL |
160 | DPCD_TEST_EDID_CHECKSUM_WRITE); |
161 | } | |
162 | } | |
163 | ||
164 | debug("DP EDID Read success!\n"); | |
165 | ||
166 | return 0; | |
167 | } | |
168 | ||
8b449a66 SG |
169 | static unsigned int exynos_dp_handle_edid(struct exynos_dp *regs, |
170 | struct exynos_dp_priv *priv) | |
d2a6982f DL |
171 | { |
172 | unsigned char buf[12]; | |
173 | unsigned int ret; | |
174 | unsigned char temp; | |
175 | unsigned char retry_cnt; | |
176 | unsigned char dpcd_rev[16]; | |
177 | unsigned char lane_bw[16]; | |
178 | unsigned char lane_cnt[16]; | |
179 | ||
180 | memset(dpcd_rev, 0, 16); | |
181 | memset(lane_bw, 0, 16); | |
182 | memset(lane_cnt, 0, 16); | |
183 | memset(buf, 0, 12); | |
184 | ||
185 | retry_cnt = 5; | |
186 | while (retry_cnt) { | |
187 | /* Read DPCD 0x0000-0x000b */ | |
8b449a66 | 188 | ret = exynos_dp_read_bytes_from_dpcd(regs, DPCD_DPCD_REV, 12, |
8c9b8dc0 | 189 | buf); |
d2a6982f DL |
190 | if (ret != EXYNOS_DP_SUCCESS) { |
191 | if (retry_cnt == 0) { | |
192 | printf("DP read_byte_from_dpcd() failed\n"); | |
193 | return ret; | |
194 | } | |
195 | retry_cnt--; | |
196 | } else | |
197 | break; | |
198 | } | |
199 | ||
200 | /* */ | |
201 | temp = buf[DPCD_DPCD_REV]; | |
202 | if (temp == DP_DPCD_REV_10 || temp == DP_DPCD_REV_11) | |
8b449a66 | 203 | priv->dpcd_rev = temp; |
d2a6982f DL |
204 | else { |
205 | printf("DP Wrong DPCD Rev : %x\n", temp); | |
206 | return -ENODEV; | |
207 | } | |
208 | ||
209 | temp = buf[DPCD_MAX_LINK_RATE]; | |
210 | if (temp == DP_LANE_BW_1_62 || temp == DP_LANE_BW_2_70) | |
8b449a66 | 211 | priv->lane_bw = temp; |
d2a6982f DL |
212 | else { |
213 | printf("DP Wrong MAX LINK RATE : %x\n", temp); | |
214 | return -EINVAL; | |
215 | } | |
216 | ||
a418f7e8 | 217 | /* Refer VESA Display Port Standard Ver1.1a Page 120 */ |
8b449a66 | 218 | if (priv->dpcd_rev == DP_DPCD_REV_11) { |
d2a6982f DL |
219 | temp = buf[DPCD_MAX_LANE_COUNT] & 0x1f; |
220 | if (buf[DPCD_MAX_LANE_COUNT] & 0x80) | |
8b449a66 | 221 | priv->dpcd_efc = 1; |
d2a6982f | 222 | else |
8b449a66 | 223 | priv->dpcd_efc = 0; |
d2a6982f DL |
224 | } else { |
225 | temp = buf[DPCD_MAX_LANE_COUNT]; | |
8b449a66 | 226 | priv->dpcd_efc = 0; |
d2a6982f DL |
227 | } |
228 | ||
229 | if (temp == DP_LANE_CNT_1 || temp == DP_LANE_CNT_2 || | |
230 | temp == DP_LANE_CNT_4) { | |
8b449a66 | 231 | priv->lane_cnt = temp; |
d2a6982f DL |
232 | } else { |
233 | printf("DP Wrong MAX LANE COUNT : %x\n", temp); | |
234 | return -EINVAL; | |
235 | } | |
236 | ||
8b449a66 | 237 | ret = exynos_dp_read_edid(regs); |
d2a6982f DL |
238 | if (ret != EXYNOS_DP_SUCCESS) { |
239 | printf("DP exynos_dp_read_edid() failed\n"); | |
240 | return -EINVAL; | |
241 | } | |
242 | ||
243 | return ret; | |
244 | } | |
245 | ||
8b449a66 | 246 | static void exynos_dp_init_training(struct exynos_dp *regs) |
d2a6982f DL |
247 | { |
248 | /* | |
249 | * MACRO_RST must be applied after the PLL_LOCK to avoid | |
250 | * the DP inter pair skew issue for at least 10 us | |
251 | */ | |
8b449a66 | 252 | exynos_dp_reset_macro(regs); |
d2a6982f DL |
253 | |
254 | /* All DP analog module power up */ | |
8b449a66 | 255 | exynos_dp_set_analog_power_down(regs, POWER_ALL, 0); |
d2a6982f DL |
256 | } |
257 | ||
8b449a66 SG |
258 | static unsigned int exynos_dp_link_start(struct exynos_dp *regs, |
259 | struct exynos_dp_priv *priv) | |
d2a6982f DL |
260 | { |
261 | unsigned char buf[5]; | |
262 | unsigned int ret = 0; | |
263 | ||
264 | debug("DP: %s was called\n", __func__); | |
265 | ||
8b449a66 SG |
266 | priv->lt_info.lt_status = DP_LT_CR; |
267 | priv->lt_info.ep_loop = 0; | |
268 | priv->lt_info.cr_loop[0] = 0; | |
269 | priv->lt_info.cr_loop[1] = 0; | |
270 | priv->lt_info.cr_loop[2] = 0; | |
271 | priv->lt_info.cr_loop[3] = 0; | |
d2a6982f DL |
272 | |
273 | /* Set sink to D0 (Sink Not Ready) mode. */ | |
8b449a66 | 274 | ret = exynos_dp_write_byte_to_dpcd(regs, DPCD_SINK_POWER_STATE, |
8c9b8dc0 | 275 | DPCD_SET_POWER_STATE_D0); |
d2a6982f DL |
276 | if (ret != EXYNOS_DP_SUCCESS) { |
277 | printf("DP write_dpcd_byte failed\n"); | |
278 | return ret; | |
279 | } | |
280 | ||
a418f7e8 | 281 | /* Set link rate and count as you want to establish */ |
8b449a66 SG |
282 | exynos_dp_set_link_bandwidth(regs, priv->lane_bw); |
283 | exynos_dp_set_lane_count(regs, priv->lane_cnt); | |
d2a6982f DL |
284 | |
285 | /* Setup RX configuration */ | |
8b449a66 SG |
286 | buf[0] = priv->lane_bw; |
287 | buf[1] = priv->lane_cnt; | |
d2a6982f | 288 | |
8b449a66 | 289 | ret = exynos_dp_write_bytes_to_dpcd(regs, DPCD_LINK_BW_SET, 2, buf); |
d2a6982f DL |
290 | if (ret != EXYNOS_DP_SUCCESS) { |
291 | printf("DP write_dpcd_byte failed\n"); | |
292 | return ret; | |
293 | } | |
294 | ||
8b449a66 SG |
295 | exynos_dp_set_lane_pre_emphasis(regs, PRE_EMPHASIS_LEVEL_0, |
296 | priv->lane_cnt); | |
d2a6982f DL |
297 | |
298 | /* Set training pattern 1 */ | |
8b449a66 | 299 | exynos_dp_set_training_pattern(regs, TRAINING_PTN1); |
d2a6982f DL |
300 | |
301 | /* Set RX training pattern */ | |
302 | buf[0] = DPCD_SCRAMBLING_DISABLED | DPCD_TRAINING_PATTERN_1; | |
303 | ||
304 | buf[1] = DPCD_PRE_EMPHASIS_SET_PATTERN_2_LEVEL_0 | | |
305 | DPCD_VOLTAGE_SWING_SET_PATTERN_1_LEVEL_0; | |
306 | buf[2] = DPCD_PRE_EMPHASIS_SET_PATTERN_2_LEVEL_0 | | |
307 | DPCD_VOLTAGE_SWING_SET_PATTERN_1_LEVEL_0; | |
308 | buf[3] = DPCD_PRE_EMPHASIS_SET_PATTERN_2_LEVEL_0 | | |
309 | DPCD_VOLTAGE_SWING_SET_PATTERN_1_LEVEL_0; | |
310 | buf[4] = DPCD_PRE_EMPHASIS_SET_PATTERN_2_LEVEL_0 | | |
311 | DPCD_VOLTAGE_SWING_SET_PATTERN_1_LEVEL_0; | |
312 | ||
8b449a66 | 313 | ret = exynos_dp_write_bytes_to_dpcd(regs, DPCD_TRAINING_PATTERN_SET, |
8c9b8dc0 | 314 | 5, buf); |
d2a6982f DL |
315 | if (ret != EXYNOS_DP_SUCCESS) { |
316 | printf("DP write_dpcd_byte failed\n"); | |
317 | return ret; | |
318 | } | |
319 | ||
320 | return ret; | |
321 | } | |
322 | ||
8b449a66 | 323 | static unsigned int exynos_dp_training_pattern_dis(struct exynos_dp *regs) |
d2a6982f | 324 | { |
1ef9aed9 | 325 | unsigned int ret; |
d2a6982f | 326 | |
8b449a66 | 327 | exynos_dp_set_training_pattern(regs, DP_NONE); |
d2a6982f | 328 | |
8b449a66 | 329 | ret = exynos_dp_write_byte_to_dpcd(regs, DPCD_TRAINING_PATTERN_SET, |
8c9b8dc0 | 330 | DPCD_TRAINING_PATTERN_DISABLED); |
d2a6982f | 331 | if (ret != EXYNOS_DP_SUCCESS) { |
a418f7e8 | 332 | printf("DP request_link_training_req failed\n"); |
d2a6982f DL |
333 | return -EAGAIN; |
334 | } | |
335 | ||
336 | return ret; | |
337 | } | |
338 | ||
8c9b8dc0 | 339 | static unsigned int exynos_dp_enable_rx_to_enhanced_mode( |
8b449a66 | 340 | struct exynos_dp *regs, unsigned char enable) |
d2a6982f DL |
341 | { |
342 | unsigned char data; | |
1ef9aed9 | 343 | unsigned int ret; |
d2a6982f | 344 | |
8b449a66 | 345 | ret = exynos_dp_read_byte_from_dpcd(regs, DPCD_LANE_COUNT_SET, |
8c9b8dc0 | 346 | &data); |
d2a6982f DL |
347 | if (ret != EXYNOS_DP_SUCCESS) { |
348 | printf("DP read_from_dpcd failed\n"); | |
349 | return -EAGAIN; | |
350 | } | |
351 | ||
352 | if (enable) | |
353 | data = DPCD_ENHANCED_FRAME_EN | DPCD_LN_COUNT_SET(data); | |
354 | else | |
355 | data = DPCD_LN_COUNT_SET(data); | |
356 | ||
8b449a66 | 357 | ret = exynos_dp_write_byte_to_dpcd(regs, DPCD_LANE_COUNT_SET, data); |
d2a6982f DL |
358 | if (ret != EXYNOS_DP_SUCCESS) { |
359 | printf("DP write_to_dpcd failed\n"); | |
360 | return -EAGAIN; | |
361 | ||
362 | } | |
363 | ||
364 | return ret; | |
365 | } | |
366 | ||
8b449a66 | 367 | static unsigned int exynos_dp_set_enhanced_mode(struct exynos_dp *regs, |
8c9b8dc0 | 368 | unsigned char enhance_mode) |
d2a6982f | 369 | { |
1ef9aed9 | 370 | unsigned int ret; |
d2a6982f | 371 | |
8b449a66 | 372 | ret = exynos_dp_enable_rx_to_enhanced_mode(regs, enhance_mode); |
d2a6982f DL |
373 | if (ret != EXYNOS_DP_SUCCESS) { |
374 | printf("DP rx_enhance_mode failed\n"); | |
375 | return -EAGAIN; | |
376 | } | |
377 | ||
8b449a66 | 378 | exynos_dp_enable_enhanced_mode(regs, enhance_mode); |
d2a6982f DL |
379 | |
380 | return ret; | |
381 | } | |
382 | ||
8b449a66 SG |
383 | static int exynos_dp_read_dpcd_lane_stat(struct exynos_dp *regs, |
384 | struct exynos_dp_priv *priv, | |
8c9b8dc0 | 385 | unsigned char *status) |
d2a6982f DL |
386 | { |
387 | unsigned int ret, i; | |
388 | unsigned char buf[2]; | |
389 | unsigned char lane_stat[DP_LANE_CNT_4] = {0,}; | |
390 | unsigned char shift_val[DP_LANE_CNT_4] = {0,}; | |
391 | ||
392 | shift_val[0] = 0; | |
393 | shift_val[1] = 4; | |
394 | shift_val[2] = 0; | |
395 | shift_val[3] = 4; | |
396 | ||
8b449a66 | 397 | ret = exynos_dp_read_bytes_from_dpcd(regs, DPCD_LANE0_1_STATUS, 2, |
8c9b8dc0 | 398 | buf); |
d2a6982f DL |
399 | if (ret != EXYNOS_DP_SUCCESS) { |
400 | printf("DP read lane status failed\n"); | |
401 | return ret; | |
402 | } | |
403 | ||
8b449a66 | 404 | for (i = 0; i < priv->lane_cnt; i++) { |
d2a6982f DL |
405 | lane_stat[i] = (buf[(i / 2)] >> shift_val[i]) & 0x0f; |
406 | if (lane_stat[0] != lane_stat[i]) { | |
407 | printf("Wrong lane status\n"); | |
408 | return -EINVAL; | |
409 | } | |
410 | } | |
411 | ||
412 | *status = lane_stat[0]; | |
413 | ||
414 | return ret; | |
415 | } | |
416 | ||
8b449a66 | 417 | static unsigned int exynos_dp_read_dpcd_adj_req(struct exynos_dp *regs, |
8c9b8dc0 | 418 | unsigned char lane_num, unsigned char *sw, unsigned char *em) |
d2a6982f | 419 | { |
1ef9aed9 | 420 | unsigned int ret; |
d2a6982f DL |
421 | unsigned char buf; |
422 | unsigned int dpcd_addr; | |
423 | unsigned char shift_val[DP_LANE_CNT_4] = {0, 4, 0, 4}; | |
424 | ||
a418f7e8 | 425 | /* lane_num value is used as array index, so this range 0 ~ 3 */ |
d2a6982f DL |
426 | dpcd_addr = DPCD_ADJUST_REQUEST_LANE0_1 + (lane_num / 2); |
427 | ||
8b449a66 | 428 | ret = exynos_dp_read_byte_from_dpcd(regs, dpcd_addr, &buf); |
d2a6982f DL |
429 | if (ret != EXYNOS_DP_SUCCESS) { |
430 | printf("DP read adjust request failed\n"); | |
431 | return -EAGAIN; | |
432 | } | |
433 | ||
434 | *sw = ((buf >> shift_val[lane_num]) & 0x03); | |
435 | *em = ((buf >> shift_val[lane_num]) & 0x0c) >> 2; | |
436 | ||
437 | return ret; | |
438 | } | |
439 | ||
8b449a66 SG |
440 | static int exynos_dp_equalizer_err_link(struct exynos_dp *regs, |
441 | struct exynos_dp_priv *priv) | |
d2a6982f DL |
442 | { |
443 | int ret; | |
444 | ||
8b449a66 | 445 | ret = exynos_dp_training_pattern_dis(regs); |
d2a6982f | 446 | if (ret != EXYNOS_DP_SUCCESS) { |
a418f7e8 | 447 | printf("DP training_pattern_disable() failed\n"); |
8b449a66 | 448 | priv->lt_info.lt_status = DP_LT_FAIL; |
d2a6982f DL |
449 | } |
450 | ||
8b449a66 | 451 | ret = exynos_dp_set_enhanced_mode(regs, priv->dpcd_efc); |
d2a6982f DL |
452 | if (ret != EXYNOS_DP_SUCCESS) { |
453 | printf("DP set_enhanced_mode() failed\n"); | |
8b449a66 | 454 | priv->lt_info.lt_status = DP_LT_FAIL; |
d2a6982f DL |
455 | } |
456 | ||
457 | return ret; | |
458 | } | |
459 | ||
8b449a66 SG |
460 | static int exynos_dp_reduce_link_rate(struct exynos_dp *regs, |
461 | struct exynos_dp_priv *priv) | |
d2a6982f DL |
462 | { |
463 | int ret; | |
464 | ||
8b449a66 SG |
465 | if (priv->lane_bw == DP_LANE_BW_2_70) { |
466 | priv->lane_bw = DP_LANE_BW_1_62; | |
d2a6982f | 467 | printf("DP Change lane bw to 1.62Gbps\n"); |
8b449a66 | 468 | priv->lt_info.lt_status = DP_LT_START; |
d2a6982f DL |
469 | ret = EXYNOS_DP_SUCCESS; |
470 | } else { | |
8b449a66 | 471 | ret = exynos_dp_training_pattern_dis(regs); |
d2a6982f DL |
472 | if (ret != EXYNOS_DP_SUCCESS) |
473 | printf("DP training_patter_disable() failed\n"); | |
474 | ||
8b449a66 | 475 | ret = exynos_dp_set_enhanced_mode(regs, priv->dpcd_efc); |
d2a6982f DL |
476 | if (ret != EXYNOS_DP_SUCCESS) |
477 | printf("DP set_enhanced_mode() failed\n"); | |
478 | ||
8b449a66 | 479 | priv->lt_info.lt_status = DP_LT_FAIL; |
d2a6982f DL |
480 | } |
481 | ||
482 | return ret; | |
483 | } | |
484 | ||
8b449a66 SG |
485 | static unsigned int exynos_dp_process_clock_recovery(struct exynos_dp *regs, |
486 | struct exynos_dp_priv *priv) | |
d2a6982f | 487 | { |
1ef9aed9 | 488 | unsigned int ret; |
d2a6982f DL |
489 | unsigned char lane_stat; |
490 | unsigned char lt_ctl_val[DP_LANE_CNT_4] = {0, }; | |
491 | unsigned int i; | |
492 | unsigned char adj_req_sw; | |
493 | unsigned char adj_req_em; | |
494 | unsigned char buf[5]; | |
495 | ||
496 | debug("DP: %s was called\n", __func__); | |
497 | mdelay(1); | |
498 | ||
8b449a66 | 499 | ret = exynos_dp_read_dpcd_lane_stat(regs, priv, &lane_stat); |
d2a6982f DL |
500 | if (ret != EXYNOS_DP_SUCCESS) { |
501 | printf("DP read lane status failed\n"); | |
8b449a66 | 502 | priv->lt_info.lt_status = DP_LT_FAIL; |
d2a6982f DL |
503 | return ret; |
504 | } | |
505 | ||
506 | if (lane_stat & DP_LANE_STAT_CR_DONE) { | |
507 | debug("DP clock Recovery training succeed\n"); | |
8b449a66 | 508 | exynos_dp_set_training_pattern(regs, TRAINING_PTN2); |
d2a6982f | 509 | |
8b449a66 SG |
510 | for (i = 0; i < priv->lane_cnt; i++) { |
511 | ret = exynos_dp_read_dpcd_adj_req(regs, i, | |
8c9b8dc0 | 512 | &adj_req_sw, &adj_req_em); |
d2a6982f | 513 | if (ret != EXYNOS_DP_SUCCESS) { |
8b449a66 | 514 | priv->lt_info.lt_status = DP_LT_FAIL; |
d2a6982f DL |
515 | return ret; |
516 | } | |
517 | ||
518 | lt_ctl_val[i] = 0; | |
519 | lt_ctl_val[i] = adj_req_em << 3 | adj_req_sw; | |
520 | ||
521 | if ((adj_req_sw == VOLTAGE_LEVEL_3) | |
522 | || (adj_req_em == PRE_EMPHASIS_LEVEL_3)) { | |
523 | lt_ctl_val[i] |= MAX_DRIVE_CURRENT_REACH_3 | | |
524 | MAX_PRE_EMPHASIS_REACH_3; | |
525 | } | |
8b449a66 | 526 | exynos_dp_set_lanex_pre_emphasis(regs, |
8c9b8dc0 | 527 | lt_ctl_val[i], i); |
d2a6982f DL |
528 | } |
529 | ||
530 | buf[0] = DPCD_SCRAMBLING_DISABLED | DPCD_TRAINING_PATTERN_2; | |
531 | buf[1] = lt_ctl_val[0]; | |
532 | buf[2] = lt_ctl_val[1]; | |
533 | buf[3] = lt_ctl_val[2]; | |
534 | buf[4] = lt_ctl_val[3]; | |
535 | ||
8b449a66 | 536 | ret = exynos_dp_write_bytes_to_dpcd(regs, |
d2a6982f DL |
537 | DPCD_TRAINING_PATTERN_SET, 5, buf); |
538 | if (ret != EXYNOS_DP_SUCCESS) { | |
a418f7e8 | 539 | printf("DP write training pattern1 failed\n"); |
8b449a66 | 540 | priv->lt_info.lt_status = DP_LT_FAIL; |
d2a6982f DL |
541 | return ret; |
542 | } else | |
8b449a66 | 543 | priv->lt_info.lt_status = DP_LT_ET; |
d2a6982f | 544 | } else { |
8b449a66 | 545 | for (i = 0; i < priv->lane_cnt; i++) { |
8c9b8dc0 | 546 | lt_ctl_val[i] = exynos_dp_get_lanex_pre_emphasis( |
8b449a66 SG |
547 | regs, i); |
548 | ret = exynos_dp_read_dpcd_adj_req(regs, i, | |
d2a6982f DL |
549 | &adj_req_sw, &adj_req_em); |
550 | if (ret != EXYNOS_DP_SUCCESS) { | |
551 | printf("DP read adj req failed\n"); | |
8b449a66 | 552 | priv->lt_info.lt_status = DP_LT_FAIL; |
d2a6982f DL |
553 | return ret; |
554 | } | |
555 | ||
556 | if ((adj_req_sw == VOLTAGE_LEVEL_3) || | |
557 | (adj_req_em == PRE_EMPHASIS_LEVEL_3)) | |
8b449a66 SG |
558 | ret = exynos_dp_reduce_link_rate(regs, |
559 | priv); | |
d2a6982f DL |
560 | |
561 | if ((DRIVE_CURRENT_SET_0_GET(lt_ctl_val[i]) == | |
562 | adj_req_sw) && | |
563 | (PRE_EMPHASIS_SET_0_GET(lt_ctl_val[i]) == | |
564 | adj_req_em)) { | |
8b449a66 SG |
565 | priv->lt_info.cr_loop[i]++; |
566 | if (priv->lt_info.cr_loop[i] == MAX_CR_LOOP) | |
d2a6982f | 567 | ret = exynos_dp_reduce_link_rate( |
8b449a66 | 568 | regs, priv); |
d2a6982f DL |
569 | } |
570 | ||
571 | lt_ctl_val[i] = 0; | |
572 | lt_ctl_val[i] = adj_req_em << 3 | adj_req_sw; | |
573 | ||
574 | if ((adj_req_sw == VOLTAGE_LEVEL_3) || | |
575 | (adj_req_em == PRE_EMPHASIS_LEVEL_3)) { | |
576 | lt_ctl_val[i] |= MAX_DRIVE_CURRENT_REACH_3 | | |
577 | MAX_PRE_EMPHASIS_REACH_3; | |
578 | } | |
8b449a66 | 579 | exynos_dp_set_lanex_pre_emphasis(regs, |
8c9b8dc0 | 580 | lt_ctl_val[i], i); |
d2a6982f DL |
581 | } |
582 | ||
8b449a66 | 583 | ret = exynos_dp_write_bytes_to_dpcd(regs, |
d2a6982f DL |
584 | DPCD_TRAINING_LANE0_SET, 4, lt_ctl_val); |
585 | if (ret != EXYNOS_DP_SUCCESS) { | |
a418f7e8 | 586 | printf("DP write training pattern2 failed\n"); |
8b449a66 | 587 | priv->lt_info.lt_status = DP_LT_FAIL; |
d2a6982f DL |
588 | return ret; |
589 | } | |
590 | } | |
591 | ||
592 | return ret; | |
593 | } | |
594 | ||
8c9b8dc0 | 595 | static unsigned int exynos_dp_process_equalizer_training( |
8b449a66 | 596 | struct exynos_dp *regs, struct exynos_dp_priv *priv) |
d2a6982f | 597 | { |
1ef9aed9 | 598 | unsigned int ret; |
d2a6982f DL |
599 | unsigned char lane_stat, adj_req_sw, adj_req_em, i; |
600 | unsigned char lt_ctl_val[DP_LANE_CNT_4] = {0,}; | |
601 | unsigned char interlane_aligned = 0; | |
602 | unsigned char f_bw; | |
603 | unsigned char f_lane_cnt; | |
604 | unsigned char sink_stat; | |
605 | ||
606 | mdelay(1); | |
607 | ||
8b449a66 | 608 | ret = exynos_dp_read_dpcd_lane_stat(regs, priv, &lane_stat); |
d2a6982f DL |
609 | if (ret != EXYNOS_DP_SUCCESS) { |
610 | printf("DP read lane status failed\n"); | |
8b449a66 | 611 | priv->lt_info.lt_status = DP_LT_FAIL; |
d2a6982f DL |
612 | return ret; |
613 | } | |
614 | ||
615 | debug("DP lane stat : %x\n", lane_stat); | |
616 | ||
617 | if (lane_stat & DP_LANE_STAT_CR_DONE) { | |
8b449a66 | 618 | ret = exynos_dp_read_byte_from_dpcd(regs, |
8c9b8dc0 SG |
619 | DPCD_LN_ALIGN_UPDATED, |
620 | &sink_stat); | |
d2a6982f | 621 | if (ret != EXYNOS_DP_SUCCESS) { |
8b449a66 | 622 | priv->lt_info.lt_status = DP_LT_FAIL; |
d2a6982f DL |
623 | |
624 | return ret; | |
625 | } | |
626 | ||
627 | interlane_aligned = (sink_stat & DPCD_INTERLANE_ALIGN_DONE); | |
628 | ||
8b449a66 SG |
629 | for (i = 0; i < priv->lane_cnt; i++) { |
630 | ret = exynos_dp_read_dpcd_adj_req(regs, i, | |
d2a6982f DL |
631 | &adj_req_sw, &adj_req_em); |
632 | if (ret != EXYNOS_DP_SUCCESS) { | |
633 | printf("DP read adj req 1 failed\n"); | |
8b449a66 | 634 | priv->lt_info.lt_status = DP_LT_FAIL; |
d2a6982f DL |
635 | |
636 | return ret; | |
637 | } | |
638 | ||
639 | lt_ctl_val[i] = 0; | |
640 | lt_ctl_val[i] = adj_req_em << 3 | adj_req_sw; | |
641 | ||
642 | if ((adj_req_sw == VOLTAGE_LEVEL_3) || | |
643 | (adj_req_em == PRE_EMPHASIS_LEVEL_3)) { | |
644 | lt_ctl_val[i] |= MAX_DRIVE_CURRENT_REACH_3; | |
645 | lt_ctl_val[i] |= MAX_PRE_EMPHASIS_REACH_3; | |
646 | } | |
647 | } | |
648 | ||
649 | if (((lane_stat&DP_LANE_STAT_CE_DONE) && | |
650 | (lane_stat&DP_LANE_STAT_SYM_LOCK)) | |
651 | && (interlane_aligned == DPCD_INTERLANE_ALIGN_DONE)) { | |
652 | debug("DP Equalizer training succeed\n"); | |
653 | ||
8b449a66 SG |
654 | f_bw = exynos_dp_get_link_bandwidth(regs); |
655 | f_lane_cnt = exynos_dp_get_lane_count(regs); | |
d2a6982f DL |
656 | |
657 | debug("DP final BandWidth : %x\n", f_bw); | |
658 | debug("DP final Lane Count : %x\n", f_lane_cnt); | |
659 | ||
8b449a66 | 660 | priv->lt_info.lt_status = DP_LT_FINISHED; |
d2a6982f | 661 | |
8b449a66 | 662 | exynos_dp_equalizer_err_link(regs, priv); |
d2a6982f DL |
663 | |
664 | } else { | |
8b449a66 | 665 | priv->lt_info.ep_loop++; |
d2a6982f | 666 | |
8b449a66 SG |
667 | if (priv->lt_info.ep_loop > MAX_EQ_LOOP) { |
668 | if (priv->lane_bw == DP_LANE_BW_2_70) { | |
d2a6982f | 669 | ret = exynos_dp_reduce_link_rate( |
8b449a66 | 670 | regs, priv); |
d2a6982f | 671 | } else { |
8b449a66 | 672 | priv->lt_info.lt_status = |
d2a6982f | 673 | DP_LT_FAIL; |
8b449a66 SG |
674 | exynos_dp_equalizer_err_link(regs, |
675 | priv); | |
d2a6982f DL |
676 | } |
677 | } else { | |
8b449a66 | 678 | for (i = 0; i < priv->lane_cnt; i++) |
d2a6982f | 679 | exynos_dp_set_lanex_pre_emphasis( |
8b449a66 | 680 | regs, lt_ctl_val[i], i); |
d2a6982f | 681 | |
8b449a66 | 682 | ret = exynos_dp_write_bytes_to_dpcd(regs, |
8c9b8dc0 SG |
683 | DPCD_TRAINING_LANE0_SET, |
684 | 4, lt_ctl_val); | |
d2a6982f DL |
685 | if (ret != EXYNOS_DP_SUCCESS) { |
686 | printf("DP set lt pattern failed\n"); | |
8b449a66 | 687 | priv->lt_info.lt_status = |
d2a6982f | 688 | DP_LT_FAIL; |
8b449a66 SG |
689 | exynos_dp_equalizer_err_link(regs, |
690 | priv); | |
d2a6982f DL |
691 | } |
692 | } | |
693 | } | |
8b449a66 SG |
694 | } else if (priv->lane_bw == DP_LANE_BW_2_70) { |
695 | ret = exynos_dp_reduce_link_rate(regs, priv); | |
d2a6982f | 696 | } else { |
8b449a66 SG |
697 | priv->lt_info.lt_status = DP_LT_FAIL; |
698 | exynos_dp_equalizer_err_link(regs, priv); | |
d2a6982f DL |
699 | } |
700 | ||
701 | return ret; | |
702 | } | |
703 | ||
8b449a66 SG |
704 | static unsigned int exynos_dp_sw_link_training(struct exynos_dp *regs, |
705 | struct exynos_dp_priv *priv) | |
d2a6982f DL |
706 | { |
707 | unsigned int ret = 0; | |
708 | int training_finished; | |
709 | ||
710 | /* Turn off unnecessary lane */ | |
8b449a66 SG |
711 | if (priv->lane_cnt == 1) |
712 | exynos_dp_set_analog_power_down(regs, CH1_BLOCK, 1); | |
d2a6982f DL |
713 | |
714 | training_finished = 0; | |
715 | ||
8b449a66 | 716 | priv->lt_info.lt_status = DP_LT_START; |
d2a6982f DL |
717 | |
718 | /* Process here */ | |
719 | while (!training_finished) { | |
8b449a66 | 720 | switch (priv->lt_info.lt_status) { |
d2a6982f | 721 | case DP_LT_START: |
8b449a66 | 722 | ret = exynos_dp_link_start(regs, priv); |
d2a6982f DL |
723 | if (ret != EXYNOS_DP_SUCCESS) { |
724 | printf("DP LT:link start failed\n"); | |
725 | return ret; | |
726 | } | |
727 | break; | |
728 | case DP_LT_CR: | |
8b449a66 SG |
729 | ret = exynos_dp_process_clock_recovery(regs, |
730 | priv); | |
d2a6982f DL |
731 | if (ret != EXYNOS_DP_SUCCESS) { |
732 | printf("DP LT:clock recovery failed\n"); | |
733 | return ret; | |
734 | } | |
735 | break; | |
736 | case DP_LT_ET: | |
8b449a66 SG |
737 | ret = exynos_dp_process_equalizer_training(regs, |
738 | priv); | |
d2a6982f DL |
739 | if (ret != EXYNOS_DP_SUCCESS) { |
740 | printf("DP LT:equalizer training failed\n"); | |
741 | return ret; | |
742 | } | |
743 | break; | |
744 | case DP_LT_FINISHED: | |
745 | training_finished = 1; | |
746 | break; | |
747 | case DP_LT_FAIL: | |
748 | return -1; | |
749 | } | |
750 | } | |
751 | ||
752 | return ret; | |
753 | } | |
754 | ||
8b449a66 SG |
755 | static unsigned int exynos_dp_set_link_train(struct exynos_dp *regs, |
756 | struct exynos_dp_priv *priv) | |
d2a6982f DL |
757 | { |
758 | unsigned int ret; | |
759 | ||
8b449a66 | 760 | exynos_dp_init_training(regs); |
d2a6982f | 761 | |
8b449a66 | 762 | ret = exynos_dp_sw_link_training(regs, priv); |
d2a6982f | 763 | if (ret != EXYNOS_DP_SUCCESS) |
a418f7e8 | 764 | printf("DP dp_sw_link_training() failed\n"); |
d2a6982f DL |
765 | |
766 | return ret; | |
767 | } | |
768 | ||
8b449a66 | 769 | static void exynos_dp_enable_scramble(struct exynos_dp *regs, |
8c9b8dc0 | 770 | unsigned int enable) |
d2a6982f DL |
771 | { |
772 | unsigned char data; | |
773 | ||
774 | if (enable) { | |
8b449a66 | 775 | exynos_dp_enable_scrambling(regs, DP_ENABLE); |
d2a6982f | 776 | |
8b449a66 | 777 | exynos_dp_read_byte_from_dpcd(regs, |
8c9b8dc0 | 778 | DPCD_TRAINING_PATTERN_SET, &data); |
8b449a66 | 779 | exynos_dp_write_byte_to_dpcd(regs, DPCD_TRAINING_PATTERN_SET, |
d2a6982f DL |
780 | (u8)(data & ~DPCD_SCRAMBLING_DISABLED)); |
781 | } else { | |
8b449a66 SG |
782 | exynos_dp_enable_scrambling(regs, DP_DISABLE); |
783 | exynos_dp_read_byte_from_dpcd(regs, | |
8c9b8dc0 | 784 | DPCD_TRAINING_PATTERN_SET, &data); |
8b449a66 | 785 | exynos_dp_write_byte_to_dpcd(regs, DPCD_TRAINING_PATTERN_SET, |
d2a6982f DL |
786 | (u8)(data | DPCD_SCRAMBLING_DISABLED)); |
787 | } | |
788 | } | |
789 | ||
8b449a66 SG |
790 | static unsigned int exynos_dp_config_video(struct exynos_dp *regs, |
791 | struct exynos_dp_priv *priv) | |
d2a6982f DL |
792 | { |
793 | unsigned int ret = 0; | |
794 | unsigned int retry_cnt; | |
795 | ||
796 | mdelay(1); | |
797 | ||
8b449a66 | 798 | if (priv->video_info.master_mode) { |
d2a6982f DL |
799 | printf("DP does not support master mode\n"); |
800 | return -ENODEV; | |
801 | } else { | |
802 | /* debug slave */ | |
8b449a66 SG |
803 | exynos_dp_config_video_slave_mode(regs, |
804 | &priv->video_info); | |
d2a6982f DL |
805 | } |
806 | ||
8b449a66 | 807 | exynos_dp_set_video_color_format(regs, &priv->video_info); |
d2a6982f | 808 | |
8b449a66 SG |
809 | if (priv->video_info.bist_mode) { |
810 | if (exynos_dp_config_video_bist(regs, priv) != 0) | |
d2a6982f DL |
811 | return -1; |
812 | } | |
813 | ||
8b449a66 | 814 | ret = exynos_dp_get_pll_lock_status(regs); |
d2a6982f DL |
815 | if (ret != PLL_LOCKED) { |
816 | printf("DP PLL is not locked yet\n"); | |
817 | return -EIO; | |
818 | } | |
819 | ||
8b449a66 | 820 | if (priv->video_info.master_mode == 0) { |
d2a6982f DL |
821 | retry_cnt = 10; |
822 | while (retry_cnt) { | |
8b449a66 | 823 | ret = exynos_dp_is_slave_video_stream_clock_on(regs); |
d2a6982f DL |
824 | if (ret != EXYNOS_DP_SUCCESS) { |
825 | if (retry_cnt == 0) { | |
826 | printf("DP stream_clock_on failed\n"); | |
827 | return ret; | |
828 | } | |
829 | retry_cnt--; | |
830 | mdelay(1); | |
831 | } else | |
832 | break; | |
833 | } | |
834 | } | |
835 | ||
836 | /* Set to use the register calculated M/N video */ | |
8b449a66 | 837 | exynos_dp_set_video_cr_mn(regs, CALCULATED_M, 0, 0); |
d2a6982f DL |
838 | |
839 | /* For video bist, Video timing must be generated by register */ | |
8b449a66 | 840 | exynos_dp_set_video_timing_mode(regs, VIDEO_TIMING_FROM_CAPTURE); |
d2a6982f DL |
841 | |
842 | /* Enable video bist */ | |
8b449a66 SG |
843 | if (priv->video_info.bist_pattern != COLOR_RAMP && |
844 | priv->video_info.bist_pattern != BALCK_WHITE_V_LINES && | |
845 | priv->video_info.bist_pattern != COLOR_SQUARE) | |
846 | exynos_dp_enable_video_bist(regs, | |
847 | priv->video_info.bist_mode); | |
d2a6982f | 848 | else |
8b449a66 | 849 | exynos_dp_enable_video_bist(regs, DP_DISABLE); |
d2a6982f DL |
850 | |
851 | /* Disable video mute */ | |
8b449a66 | 852 | exynos_dp_enable_video_mute(regs, DP_DISABLE); |
d2a6982f DL |
853 | |
854 | /* Configure video Master or Slave mode */ | |
8b449a66 SG |
855 | exynos_dp_enable_video_master(regs, |
856 | priv->video_info.master_mode); | |
d2a6982f DL |
857 | |
858 | /* Enable video */ | |
8b449a66 | 859 | exynos_dp_start_video(regs); |
d2a6982f | 860 | |
8b449a66 | 861 | if (priv->video_info.master_mode == 0) { |
d2a6982f DL |
862 | retry_cnt = 100; |
863 | while (retry_cnt) { | |
8b449a66 | 864 | ret = exynos_dp_is_video_stream_on(regs); |
d2a6982f DL |
865 | if (ret != EXYNOS_DP_SUCCESS) { |
866 | if (retry_cnt == 0) { | |
867 | printf("DP Timeout of video stream\n"); | |
868 | return ret; | |
869 | } | |
870 | retry_cnt--; | |
871 | mdelay(5); | |
872 | } else | |
873 | break; | |
874 | } | |
875 | } | |
876 | ||
877 | return ret; | |
878 | } | |
879 | ||
d1998a9f | 880 | static int exynos_dp_of_to_plat(struct udevice *dev) |
9947d13e | 881 | { |
bb5930d5 SG |
882 | struct exynos_dp_priv *priv = dev_get_priv(dev); |
883 | const void *blob = gd->fdt_blob; | |
e160f7d4 | 884 | unsigned int node = dev_of_offset(dev); |
bb5930d5 | 885 | fdt_addr_t addr; |
9947d13e | 886 | |
2548493a | 887 | addr = dev_read_addr(dev); |
bb5930d5 SG |
888 | if (addr == FDT_ADDR_T_NONE) { |
889 | debug("Can't get the DP base address\n"); | |
890 | return -EINVAL; | |
891 | } | |
892 | priv->regs = (struct exynos_dp *)addr; | |
8b449a66 | 893 | priv->disp_info.h_res = fdtdec_get_int(blob, node, |
9947d13e | 894 | "samsung,h-res", 0); |
8b449a66 | 895 | priv->disp_info.h_sync_width = fdtdec_get_int(blob, node, |
9947d13e | 896 | "samsung,h-sync-width", 0); |
8b449a66 | 897 | priv->disp_info.h_back_porch = fdtdec_get_int(blob, node, |
9947d13e | 898 | "samsung,h-back-porch", 0); |
8b449a66 | 899 | priv->disp_info.h_front_porch = fdtdec_get_int(blob, node, |
9947d13e | 900 | "samsung,h-front-porch", 0); |
8b449a66 | 901 | priv->disp_info.v_res = fdtdec_get_int(blob, node, |
9947d13e | 902 | "samsung,v-res", 0); |
8b449a66 | 903 | priv->disp_info.v_sync_width = fdtdec_get_int(blob, node, |
9947d13e | 904 | "samsung,v-sync-width", 0); |
8b449a66 | 905 | priv->disp_info.v_back_porch = fdtdec_get_int(blob, node, |
9947d13e | 906 | "samsung,v-back-porch", 0); |
8b449a66 | 907 | priv->disp_info.v_front_porch = fdtdec_get_int(blob, node, |
9947d13e | 908 | "samsung,v-front-porch", 0); |
8b449a66 | 909 | priv->disp_info.v_sync_rate = fdtdec_get_int(blob, node, |
9947d13e AK |
910 | "samsung,v-sync-rate", 0); |
911 | ||
8b449a66 | 912 | priv->lt_info.lt_status = fdtdec_get_int(blob, node, |
9947d13e AK |
913 | "samsung,lt-status", 0); |
914 | ||
8b449a66 | 915 | priv->video_info.master_mode = fdtdec_get_int(blob, node, |
9947d13e | 916 | "samsung,master-mode", 0); |
8b449a66 | 917 | priv->video_info.bist_mode = fdtdec_get_int(blob, node, |
9947d13e | 918 | "samsung,bist-mode", 0); |
8b449a66 | 919 | priv->video_info.bist_pattern = fdtdec_get_int(blob, node, |
9947d13e | 920 | "samsung,bist-pattern", 0); |
8b449a66 | 921 | priv->video_info.h_sync_polarity = fdtdec_get_int(blob, node, |
9947d13e | 922 | "samsung,h-sync-polarity", 0); |
8b449a66 | 923 | priv->video_info.v_sync_polarity = fdtdec_get_int(blob, node, |
9947d13e | 924 | "samsung,v-sync-polarity", 0); |
8b449a66 | 925 | priv->video_info.interlaced = fdtdec_get_int(blob, node, |
9947d13e | 926 | "samsung,interlaced", 0); |
8b449a66 | 927 | priv->video_info.color_space = fdtdec_get_int(blob, node, |
9947d13e | 928 | "samsung,color-space", 0); |
8b449a66 | 929 | priv->video_info.dynamic_range = fdtdec_get_int(blob, node, |
9947d13e | 930 | "samsung,dynamic-range", 0); |
8b449a66 | 931 | priv->video_info.ycbcr_coeff = fdtdec_get_int(blob, node, |
9947d13e | 932 | "samsung,ycbcr-coeff", 0); |
8b449a66 | 933 | priv->video_info.color_depth = fdtdec_get_int(blob, node, |
9947d13e AK |
934 | "samsung,color-depth", 0); |
935 | return 0; | |
936 | } | |
9947d13e | 937 | |
bb5930d5 | 938 | static int exynos_dp_bridge_init(struct udevice *dev) |
d2a6982f | 939 | { |
bb5930d5 SG |
940 | const int max_tries = 10; |
941 | int num_tries; | |
942 | int ret; | |
d2a6982f | 943 | |
bb5930d5 SG |
944 | debug("%s\n", __func__); |
945 | ret = video_bridge_attach(dev); | |
946 | if (ret) { | |
947 | debug("video bridge init failed: %d\n", ret); | |
948 | return ret; | |
d2a6982f DL |
949 | } |
950 | ||
bb5930d5 SG |
951 | /* |
952 | * We need to wait for 90ms after bringing up the bridge since there | |
953 | * is a phantom "high" on the HPD chip during its bootup. The phantom | |
954 | * high comes within 7ms of de-asserting PD and persists for at least | |
955 | * 15ms. The real high comes roughly 50ms after PD is de-asserted. The | |
956 | * phantom high makes it hard for us to know when the NXP chip is up. | |
957 | */ | |
958 | mdelay(90); | |
d2a6982f | 959 | |
bb5930d5 SG |
960 | for (num_tries = 0; num_tries < max_tries; num_tries++) { |
961 | /* Check HPD. If it's high, or we don't have it, all is well */ | |
962 | ret = video_bridge_check_attached(dev); | |
963 | if (!ret || ret == -ENOENT) | |
964 | return 0; | |
8c9b8dc0 | 965 | |
bb5930d5 SG |
966 | debug("%s: eDP bridge failed to come up; try %d of %d\n", |
967 | __func__, num_tries, max_tries); | |
968 | } | |
969 | ||
970 | /* Immediately go into bridge reset if the hp line is not high */ | |
971 | return -EIO; | |
972 | } | |
973 | ||
974 | static int exynos_dp_bridge_setup(const void *blob) | |
975 | { | |
976 | const int max_tries = 2; | |
977 | int num_tries; | |
978 | struct udevice *dev; | |
979 | int ret; | |
980 | ||
981 | /* Configure I2C registers for Parade bridge */ | |
982 | ret = uclass_get_device(UCLASS_VIDEO_BRIDGE, 0, &dev); | |
983 | if (ret) { | |
984 | debug("video bridge init failed: %d\n", ret); | |
985 | return ret; | |
986 | } | |
987 | ||
988 | if (strncmp(dev->driver->name, "parade", 6)) { | |
989 | /* Mux HPHPD to the special hotplug detect mode */ | |
990 | exynos_pinmux_config(PERIPH_ID_DPHPD, 0); | |
991 | } | |
992 | ||
993 | for (num_tries = 0; num_tries < max_tries; num_tries++) { | |
994 | ret = exynos_dp_bridge_init(dev); | |
995 | if (!ret) | |
996 | return 0; | |
997 | if (num_tries == max_tries - 1) | |
998 | break; | |
999 | ||
1000 | /* | |
1001 | * If we're here, the bridge chip failed to initialise. | |
1002 | * Power down the bridge in an attempt to reset. | |
1003 | */ | |
1004 | video_bridge_set_active(dev, false); | |
1005 | ||
1006 | /* | |
1007 | * Arbitrarily wait 300ms here with DP_N low. Don't know for | |
1008 | * sure how long we should wait, but we're being paranoid. | |
1009 | */ | |
1010 | mdelay(300); | |
1011 | } | |
beded3d1 | 1012 | |
bb5930d5 SG |
1013 | return ret; |
1014 | } | |
1015 | int exynos_dp_enable(struct udevice *dev, int panel_bpp, | |
1016 | const struct display_timing *timing) | |
1017 | { | |
1018 | struct exynos_dp_priv *priv = dev_get_priv(dev); | |
1019 | struct exynos_dp *regs = priv->regs; | |
1020 | unsigned int ret; | |
1021 | ||
1022 | debug("%s: start\n", __func__); | |
8b449a66 | 1023 | exynos_dp_disp_info(&priv->disp_info); |
d2a6982f | 1024 | |
bb5930d5 SG |
1025 | ret = exynos_dp_bridge_setup(gd->fdt_blob); |
1026 | if (ret && ret != -ENODEV) | |
1027 | printf("LCD bridge failed to enable: %d\n", ret); | |
1028 | ||
7eb860df | 1029 | exynos_dp_phy_ctrl(1); |
d2a6982f | 1030 | |
8b449a66 | 1031 | ret = exynos_dp_init_dp(regs); |
d2a6982f DL |
1032 | if (ret != EXYNOS_DP_SUCCESS) { |
1033 | printf("DP exynos_dp_init_dp() failed\n"); | |
1034 | return ret; | |
1035 | } | |
1036 | ||
8b449a66 | 1037 | ret = exynos_dp_handle_edid(regs, priv); |
d2a6982f DL |
1038 | if (ret != EXYNOS_DP_SUCCESS) { |
1039 | printf("EDP handle_edid fail\n"); | |
1040 | return ret; | |
1041 | } | |
1042 | ||
8b449a66 | 1043 | ret = exynos_dp_set_link_train(regs, priv); |
d2a6982f DL |
1044 | if (ret != EXYNOS_DP_SUCCESS) { |
1045 | printf("DP link training fail\n"); | |
1046 | return ret; | |
1047 | } | |
1048 | ||
8b449a66 SG |
1049 | exynos_dp_enable_scramble(regs, DP_ENABLE); |
1050 | exynos_dp_enable_rx_to_enhanced_mode(regs, DP_ENABLE); | |
1051 | exynos_dp_enable_enhanced_mode(regs, DP_ENABLE); | |
d2a6982f | 1052 | |
8b449a66 SG |
1053 | exynos_dp_set_link_bandwidth(regs, priv->lane_bw); |
1054 | exynos_dp_set_lane_count(regs, priv->lane_cnt); | |
d2a6982f | 1055 | |
8b449a66 SG |
1056 | exynos_dp_init_video(regs); |
1057 | ret = exynos_dp_config_video(regs, priv); | |
d2a6982f DL |
1058 | if (ret != EXYNOS_DP_SUCCESS) { |
1059 | printf("Exynos DP init failed\n"); | |
1060 | return ret; | |
1061 | } | |
1062 | ||
129c942f | 1063 | debug("Exynos DP init done\n"); |
d2a6982f DL |
1064 | |
1065 | return ret; | |
1066 | } | |
bb5930d5 SG |
1067 | |
1068 | ||
1069 | static const struct dm_display_ops exynos_dp_ops = { | |
1070 | .enable = exynos_dp_enable, | |
1071 | }; | |
1072 | ||
1073 | static const struct udevice_id exynos_dp_ids[] = { | |
1074 | { .compatible = "samsung,exynos5-dp" }, | |
1075 | { } | |
1076 | }; | |
1077 | ||
1078 | U_BOOT_DRIVER(exynos_dp) = { | |
9b73bcc6 | 1079 | .name = "exynos_dp", |
bb5930d5 SG |
1080 | .id = UCLASS_DISPLAY, |
1081 | .of_match = exynos_dp_ids, | |
1082 | .ops = &exynos_dp_ops, | |
d1998a9f | 1083 | .of_to_plat = exynos_dp_of_to_plat, |
41575d8e | 1084 | .priv_auto = sizeof(struct exynos_dp_priv), |
bb5930d5 | 1085 | }; |