]> Git Repo - u-boot.git/blame - cpu/lh7a40x/cpu.c
arm: update co-processor 15 access
[u-boot.git] / cpu / lh7a40x / cpu.c
CommitLineData
f39748ae
WD
1/*
2 * (C) Copyright 2002
3 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4 * Marius Groeger <[email protected]>
5 *
6 * (C) Copyright 2002
7 * Gary Jennejohn, DENX Software Engineering, <[email protected]>
8 *
9 * See file CREDITS for list of people who contributed to this
10 * project.
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * MA 02111-1307 USA
26 */
27
28/*
29 * CPU specific code
30 */
31
32#include <common.h>
33#include <command.h>
34#include <arm920t.h>
677e62f4 35#include <asm/system.h>
f39748ae 36
d87080b7
WD
37#ifdef CONFIG_USE_IRQ
38DECLARE_GLOBAL_DATA_PTR;
39#endif
40
f39748ae
WD
41static void cp_delay (void)
42{
43 volatile int i;
44
45 /* copro seems to need some delay between reading and writing */
46 for (i = 0; i < 100; i++);
47}
48
f39748ae
WD
49int cpu_init (void)
50{
51 /*
52 * setup up stacks if necessary
53 */
54#ifdef CONFIG_USE_IRQ
6d0f6bcf 55 IRQ_STACK_START = _armboot_start - CONFIG_SYS_MALLOC_LEN - CONFIG_SYS_GBL_DATA_SIZE - 4;
f39748ae
WD
56 FIQ_STACK_START = IRQ_STACK_START - CONFIG_STACKSIZE_IRQ;
57#endif
58 return 0;
59}
60
61int cleanup_before_linux (void)
62{
63 /*
64 * this function is called just before we call linux
65 * it prepares the processor for linux
66 *
67 * we turn off caches etc ...
68 */
69
70 unsigned long i;
71
72 disable_interrupts ();
73
74 /* turn off I/D-cache */
75 asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
677e62f4 76 i &= ~(CR_C | CR_I);
f39748ae
WD
77 asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
78
79 /* flush I/D-cache */
80 i = 0;
81 asm ("mcr p15, 0, %0, c7, c7, 0": :"r" (i));
82 return (0);
83}
84
85int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
86{
f39748ae
WD
87 disable_interrupts ();
88 reset_cpu (0);
89 /*NOTREACHED*/
90 return (0);
91}
92
93void icache_enable (void)
94{
95 ulong reg;
96
677e62f4 97 reg = get_cr ();
f39748ae 98 cp_delay ();
677e62f4 99 set_cr (reg | CR_I);
f39748ae
WD
100}
101
102void icache_disable (void)
103{
104 ulong reg;
105
677e62f4 106 reg = get_cr ();
f39748ae 107 cp_delay ();
677e62f4 108 set_cr (reg & ~CR_I);
f39748ae
WD
109}
110
111int icache_status (void)
112{
677e62f4 113 return (get_cr () & CR_I) != 0;
f39748ae
WD
114}
115
116#ifdef USE_920T_MMU
117/* It makes no sense to use the dcache if the MMU is not enabled */
118void dcache_enable (void)
119{
120 ulong reg;
121
677e62f4 122 reg = get_cr ();
f39748ae 123 cp_delay ();
677e62f4 124 set_cr (reg | CR_C);
f39748ae
WD
125}
126
127void dcache_disable (void)
128{
129 ulong reg;
130
677e62f4 131 reg = get_cr ();
f39748ae 132 cp_delay ();
677e62f4
JCPV
133 reg &= ~CR_C;
134 set_cr (reg);
f39748ae
WD
135}
136
137int dcache_status (void)
138{
677e62f4 139 return (get_cr () & CR_C) != 0;
f39748ae
WD
140}
141#endif
This page took 0.082467 seconds and 4 git commands to generate.