]>
Commit | Line | Data |
---|---|---|
1f045217 | 1 | /* |
385c9ef5 HS |
2 | * Copyright (C) 2009 Sergey Kubushyn <[email protected]> |
3 | * Copyright (C) 2009 - 2013 Heiko Schocher <[email protected]> | |
4 | * Changes for multibus/multiadapter I2C support. | |
5 | * | |
1f045217 WD |
6 | * (C) Copyright 2001 |
7 | * Gerald Van Baren, Custom IDEAS, [email protected]. | |
8 | * | |
1a459660 | 9 | * SPDX-License-Identifier: GPL-2.0+ |
1f045217 WD |
10 | * |
11 | * The original I2C interface was | |
12 | * (C) 2000 by Paolo Scaffardi ([email protected]) | |
13 | * AIRVENT SAM s.p.a - RIMINI(ITALY) | |
14 | * but has been changed substantially. | |
15 | */ | |
16 | ||
17 | #ifndef _I2C_H_ | |
18 | #define _I2C_H_ | |
19 | ||
c6202d85 SG |
20 | /* |
21 | * For now there are essentially two parts to this file - driver model | |
22 | * here at the top, and the older code below (with CONFIG_SYS_I2C being | |
23 | * most recent). The plan is to migrate everything to driver model. | |
24 | * The driver model structures and API are separate as they are different | |
25 | * enough as to be incompatible for compilation purposes. | |
26 | */ | |
27 | ||
c6202d85 SG |
28 | enum dm_i2c_chip_flags { |
29 | DM_I2C_CHIP_10BIT = 1 << 0, /* Use 10-bit addressing */ | |
30 | DM_I2C_CHIP_RD_ADDRESS = 1 << 1, /* Send address for each read byte */ | |
31 | DM_I2C_CHIP_WR_ADDRESS = 1 << 2, /* Send address for each write byte */ | |
32 | }; | |
33 | ||
fffff726 | 34 | struct udevice; |
c6202d85 SG |
35 | /** |
36 | * struct dm_i2c_chip - information about an i2c chip | |
37 | * | |
38 | * An I2C chip is a device on the I2C bus. It sits at a particular address | |
39 | * and normally supports 7-bit or 10-bit addressing. | |
40 | * | |
e6f66ec0 SG |
41 | * To obtain this structure, use dev_get_parent_platdata(dev) where dev is |
42 | * the chip to examine. | |
c6202d85 SG |
43 | * |
44 | * @chip_addr: Chip address on bus | |
45 | * @offset_len: Length of offset in bytes. A single byte offset can | |
46 | * represent up to 256 bytes. A value larger than 1 may be | |
47 | * needed for larger devices. | |
48 | * @flags: Flags for this chip (dm_i2c_chip_flags) | |
49 | * @emul: Emulator for this chip address (only used for emulation) | |
50 | */ | |
51 | struct dm_i2c_chip { | |
52 | uint chip_addr; | |
53 | uint offset_len; | |
54 | uint flags; | |
55 | #ifdef CONFIG_SANDBOX | |
56 | struct udevice *emul; | |
182bf92d | 57 | bool test_mode; |
c6202d85 SG |
58 | #endif |
59 | }; | |
60 | ||
61 | /** | |
62 | * struct dm_i2c_bus- information about an i2c bus | |
63 | * | |
64 | * An I2C bus contains 0 or more chips on it, each at its own address. The | |
65 | * bus can operate at different speeds (measured in Hz, typically 100KHz | |
66 | * or 400KHz). | |
67 | * | |
e564f054 SG |
68 | * To obtain this structure, use dev_get_uclass_priv(bus) where bus is the |
69 | * I2C bus udevice. | |
c6202d85 SG |
70 | * |
71 | * @speed_hz: Bus speed in hertz (typically 100000) | |
72 | */ | |
73 | struct dm_i2c_bus { | |
74 | int speed_hz; | |
75 | }; | |
76 | ||
7fc65bcf SG |
77 | /* |
78 | * Not all of these flags are implemented in the U-Boot API | |
79 | */ | |
80 | enum dm_i2c_msg_flags { | |
81 | I2C_M_TEN = 0x0010, /* ten-bit chip address */ | |
82 | I2C_M_RD = 0x0001, /* read data, from slave to master */ | |
83 | I2C_M_STOP = 0x8000, /* send stop after this message */ | |
84 | I2C_M_NOSTART = 0x4000, /* no start before this message */ | |
85 | I2C_M_REV_DIR_ADDR = 0x2000, /* invert polarity of R/W bit */ | |
86 | I2C_M_IGNORE_NAK = 0x1000, /* continue after NAK */ | |
87 | I2C_M_NO_RD_ACK = 0x0800, /* skip the Ack bit on reads */ | |
88 | I2C_M_RECV_LEN = 0x0400, /* length is first received byte */ | |
89 | }; | |
90 | ||
91 | /** | |
92 | * struct i2c_msg - an I2C message | |
93 | * | |
94 | * @addr: Slave address | |
95 | * @flags: Flags (see enum dm_i2c_msg_flags) | |
96 | * @len: Length of buffer in bytes, may be 0 for a probe | |
97 | * @buf: Buffer to send/receive, or NULL if no data | |
98 | */ | |
99 | struct i2c_msg { | |
100 | uint addr; | |
101 | uint flags; | |
102 | uint len; | |
103 | u8 *buf; | |
104 | }; | |
105 | ||
106 | /** | |
107 | * struct i2c_msg_list - a list of I2C messages | |
108 | * | |
109 | * This is called i2c_rdwr_ioctl_data in Linux but the name does not seem | |
110 | * appropriate in U-Boot. | |
111 | * | |
112 | * @msg: Pointer to i2c_msg array | |
113 | * @nmsgs: Number of elements in the array | |
114 | */ | |
115 | struct i2c_msg_list { | |
116 | struct i2c_msg *msgs; | |
117 | uint nmsgs; | |
118 | }; | |
119 | ||
c6202d85 | 120 | /** |
f9a4c2da | 121 | * dm_i2c_read() - read bytes from an I2C chip |
c6202d85 SG |
122 | * |
123 | * To obtain an I2C device (called a 'chip') given the I2C bus address you | |
124 | * can use i2c_get_chip(). To obtain a bus by bus number use | |
125 | * uclass_get_device_by_seq(UCLASS_I2C, <bus number>). | |
126 | * | |
127 | * To set the address length of a devce use i2c_set_addr_len(). It | |
128 | * defaults to 1. | |
129 | * | |
130 | * @dev: Chip to read from | |
131 | * @offset: Offset within chip to start reading | |
132 | * @buffer: Place to put data | |
133 | * @len: Number of bytes to read | |
134 | * | |
135 | * @return 0 on success, -ve on failure | |
136 | */ | |
f9a4c2da | 137 | int dm_i2c_read(struct udevice *dev, uint offset, uint8_t *buffer, int len); |
c6202d85 SG |
138 | |
139 | /** | |
f9a4c2da | 140 | * dm_i2c_write() - write bytes to an I2C chip |
c6202d85 | 141 | * |
f9a4c2da | 142 | * See notes for dm_i2c_read() above. |
c6202d85 SG |
143 | * |
144 | * @dev: Chip to write to | |
145 | * @offset: Offset within chip to start writing | |
146 | * @buffer: Buffer containing data to write | |
147 | * @len: Number of bytes to write | |
148 | * | |
149 | * @return 0 on success, -ve on failure | |
150 | */ | |
f9a4c2da SG |
151 | int dm_i2c_write(struct udevice *dev, uint offset, const uint8_t *buffer, |
152 | int len); | |
c6202d85 SG |
153 | |
154 | /** | |
f9a4c2da | 155 | * dm_i2c_probe() - probe a particular chip address |
c6202d85 SG |
156 | * |
157 | * This can be useful to check for the existence of a chip on the bus. | |
158 | * It is typically implemented by writing the chip address to the bus | |
159 | * and checking that the chip replies with an ACK. | |
160 | * | |
161 | * @bus: Bus to probe | |
162 | * @chip_addr: 7-bit address to probe (10-bit and others are not supported) | |
163 | * @chip_flags: Flags for the probe (see enum dm_i2c_chip_flags) | |
164 | * @devp: Returns the device found, or NULL if none | |
165 | * @return 0 if a chip was found at that address, -ve if not | |
166 | */ | |
f9a4c2da SG |
167 | int dm_i2c_probe(struct udevice *bus, uint chip_addr, uint chip_flags, |
168 | struct udevice **devp); | |
c6202d85 | 169 | |
ba3864f8 SG |
170 | /** |
171 | * dm_i2c_reg_read() - Read a value from an I2C register | |
172 | * | |
173 | * This reads a single value from the given address in an I2C chip | |
174 | * | |
25a0fb43 | 175 | * @dev: Device to use for transfer |
ba3864f8 SG |
176 | * @addr: Address to read from |
177 | * @return value read, or -ve on error | |
178 | */ | |
179 | int dm_i2c_reg_read(struct udevice *dev, uint offset); | |
180 | ||
181 | /** | |
182 | * dm_i2c_reg_write() - Write a value to an I2C register | |
183 | * | |
184 | * This writes a single value to the given address in an I2C chip | |
185 | * | |
25a0fb43 | 186 | * @dev: Device to use for transfer |
ba3864f8 SG |
187 | * @addr: Address to write to |
188 | * @val: Value to write (normally a byte) | |
189 | * @return 0 on success, -ve on error | |
190 | */ | |
191 | int dm_i2c_reg_write(struct udevice *dev, uint offset, unsigned int val); | |
192 | ||
df358c6b SG |
193 | /** |
194 | * dm_i2c_xfer() - Transfer messages over I2C | |
195 | * | |
196 | * This transfers a raw message. It is best to use dm_i2c_reg_read/write() | |
197 | * instead. | |
198 | * | |
199 | * @dev: Device to use for transfer | |
200 | * @msg: List of messages to transfer | |
201 | * @nmsgs: Number of messages to transfer | |
202 | * @return 0 on success, -ve on error | |
203 | */ | |
204 | int dm_i2c_xfer(struct udevice *dev, struct i2c_msg *msg, int nmsgs); | |
205 | ||
c6202d85 | 206 | /** |
ca88b9b9 | 207 | * dm_i2c_set_bus_speed() - set the speed of a bus |
c6202d85 SG |
208 | * |
209 | * @bus: Bus to adjust | |
210 | * @speed: Requested speed in Hz | |
211 | * @return 0 if OK, -EINVAL for invalid values | |
212 | */ | |
ca88b9b9 | 213 | int dm_i2c_set_bus_speed(struct udevice *bus, unsigned int speed); |
c6202d85 SG |
214 | |
215 | /** | |
ca88b9b9 | 216 | * dm_i2c_get_bus_speed() - get the speed of a bus |
c6202d85 SG |
217 | * |
218 | * @bus: Bus to check | |
219 | * @return speed of selected I2C bus in Hz, -ve on error | |
220 | */ | |
ca88b9b9 | 221 | int dm_i2c_get_bus_speed(struct udevice *bus); |
c6202d85 SG |
222 | |
223 | /** | |
224 | * i2c_set_chip_flags() - set flags for a chip | |
225 | * | |
226 | * Typically addresses are 7 bits, but for 10-bit addresses you should set | |
227 | * flags to DM_I2C_CHIP_10BIT. All accesses will then use 10-bit addressing. | |
228 | * | |
229 | * @dev: Chip to adjust | |
230 | * @flags: New flags | |
231 | * @return 0 if OK, -EINVAL if value is unsupported, other -ve value on error | |
232 | */ | |
233 | int i2c_set_chip_flags(struct udevice *dev, uint flags); | |
234 | ||
235 | /** | |
236 | * i2c_get_chip_flags() - get flags for a chip | |
237 | * | |
238 | * @dev: Chip to check | |
239 | * @flagsp: Place to put flags | |
240 | * @return 0 if OK, other -ve value on error | |
241 | */ | |
242 | int i2c_get_chip_flags(struct udevice *dev, uint *flagsp); | |
243 | ||
244 | /** | |
245 | * i2c_set_offset_len() - set the offset length for a chip | |
246 | * | |
247 | * The offset used to access a chip may be up to 4 bytes long. Typically it | |
248 | * is only 1 byte, which is enough for chips with 256 bytes of memory or | |
249 | * registers. The default value is 1, but you can call this function to | |
250 | * change it. | |
251 | * | |
252 | * @offset_len: New offset length value (typically 1 or 2) | |
253 | */ | |
c6202d85 | 254 | int i2c_set_chip_offset_len(struct udevice *dev, uint offset_len); |
01501804 SG |
255 | |
256 | /** | |
257 | * i2c_get_offset_len() - get the offset length for a chip | |
258 | * | |
259 | * @return: Current offset length value (typically 1 or 2) | |
260 | */ | |
261 | int i2c_get_chip_offset_len(struct udevice *dev); | |
262 | ||
c6202d85 SG |
263 | /** |
264 | * i2c_deblock() - recover a bus that is in an unknown state | |
265 | * | |
266 | * See the deblock() method in 'struct dm_i2c_ops' for full information | |
267 | * | |
268 | * @bus: Bus to recover | |
269 | * @return 0 if OK, -ve on error | |
270 | */ | |
271 | int i2c_deblock(struct udevice *bus); | |
272 | ||
73845350 SG |
273 | #ifdef CONFIG_DM_I2C_COMPAT |
274 | /** | |
275 | * i2c_probe() - Compatibility function for driver model | |
276 | * | |
277 | * Calls dm_i2c_probe() on the current bus | |
278 | */ | |
279 | int i2c_probe(uint8_t chip_addr); | |
280 | ||
281 | /** | |
282 | * i2c_read() - Compatibility function for driver model | |
283 | * | |
284 | * Calls dm_i2c_read() with the device corresponding to @chip_addr, and offset | |
285 | * set to @addr. @alen must match the current setting for the device. | |
286 | */ | |
287 | int i2c_read(uint8_t chip_addr, unsigned int addr, int alen, uint8_t *buffer, | |
288 | int len); | |
289 | ||
290 | /** | |
291 | * i2c_write() - Compatibility function for driver model | |
292 | * | |
293 | * Calls dm_i2c_write() with the device corresponding to @chip_addr, and offset | |
294 | * set to @addr. @alen must match the current setting for the device. | |
295 | */ | |
296 | int i2c_write(uint8_t chip_addr, unsigned int addr, int alen, uint8_t *buffer, | |
297 | int len); | |
298 | ||
299 | /** | |
300 | * i2c_get_bus_num_fdt() - Compatibility function for driver model | |
301 | * | |
302 | * @return the bus number associated with the given device tree node | |
303 | */ | |
304 | int i2c_get_bus_num_fdt(int node); | |
305 | ||
306 | /** | |
307 | * i2c_get_bus_num() - Compatibility function for driver model | |
308 | * | |
309 | * @return the 'current' bus number | |
310 | */ | |
311 | unsigned int i2c_get_bus_num(void); | |
312 | ||
313 | /** | |
d744d561 | 314 | * i2c_set_bus_num() - Compatibility function for driver model |
73845350 SG |
315 | * |
316 | * Sets the 'current' bus | |
317 | */ | |
318 | int i2c_set_bus_num(unsigned int bus); | |
319 | ||
320 | static inline void I2C_SET_BUS(unsigned int bus) | |
321 | { | |
322 | i2c_set_bus_num(bus); | |
323 | } | |
324 | ||
325 | static inline unsigned int I2C_GET_BUS(void) | |
326 | { | |
327 | return i2c_get_bus_num(); | |
328 | } | |
329 | ||
d744d561 SG |
330 | /** |
331 | * i2c_init() - Compatibility function for driver model | |
332 | * | |
333 | * This function does nothing. | |
334 | */ | |
335 | void i2c_init(int speed, int slaveaddr); | |
336 | ||
337 | /** | |
338 | * board_i2c_init() - Compatibility function for driver model | |
339 | * | |
340 | * @param blob Device tree blbo | |
341 | * @return the number of I2C bus | |
342 | */ | |
343 | void board_i2c_init(const void *blob); | |
344 | ||
a2879764 SG |
345 | /* |
346 | * Compatibility functions for driver model. | |
347 | */ | |
348 | uint8_t i2c_reg_read(uint8_t addr, uint8_t reg); | |
349 | void i2c_reg_write(uint8_t addr, uint8_t reg, uint8_t val); | |
350 | ||
73845350 SG |
351 | #endif |
352 | ||
c6202d85 SG |
353 | /** |
354 | * struct dm_i2c_ops - driver operations for I2C uclass | |
355 | * | |
356 | * Drivers should support these operations unless otherwise noted. These | |
357 | * operations are intended to be used by uclass code, not directly from | |
358 | * other code. | |
359 | */ | |
360 | struct dm_i2c_ops { | |
361 | /** | |
362 | * xfer() - transfer a list of I2C messages | |
363 | * | |
364 | * @bus: Bus to read from | |
365 | * @msg: List of messages to transfer | |
366 | * @nmsgs: Number of messages in the list | |
367 | * @return 0 if OK, -EREMOTEIO if the slave did not ACK a byte, | |
368 | * -ECOMM if the speed cannot be supported, -EPROTO if the chip | |
369 | * flags cannot be supported, other -ve value on some other error | |
370 | */ | |
371 | int (*xfer)(struct udevice *bus, struct i2c_msg *msg, int nmsgs); | |
372 | ||
373 | /** | |
374 | * probe_chip() - probe for the presense of a chip address | |
375 | * | |
376 | * This function is optional. If omitted, the uclass will send a zero | |
377 | * length message instead. | |
378 | * | |
379 | * @bus: Bus to probe | |
380 | * @chip_addr: Chip address to probe | |
381 | * @chip_flags: Probe flags (enum dm_i2c_chip_flags) | |
382 | * @return 0 if chip was found, -EREMOTEIO if not, -ENOSYS to fall back | |
383 | * to default probem other -ve value on error | |
384 | */ | |
385 | int (*probe_chip)(struct udevice *bus, uint chip_addr, uint chip_flags); | |
386 | ||
387 | /** | |
388 | * set_bus_speed() - set the speed of a bus (optional) | |
389 | * | |
390 | * The bus speed value will be updated by the uclass if this function | |
391 | * does not return an error. This method is optional - if it is not | |
392 | * provided then the driver can read the speed from | |
e564f054 | 393 | * dev_get_uclass_priv(bus)->speed_hz |
c6202d85 SG |
394 | * |
395 | * @bus: Bus to adjust | |
396 | * @speed: Requested speed in Hz | |
397 | * @return 0 if OK, -EINVAL for invalid values | |
398 | */ | |
399 | int (*set_bus_speed)(struct udevice *bus, unsigned int speed); | |
400 | ||
401 | /** | |
402 | * get_bus_speed() - get the speed of a bus (optional) | |
403 | * | |
404 | * Normally this can be provided by the uclass, but if you want your | |
405 | * driver to check the bus speed by looking at the hardware, you can | |
406 | * implement that here. This method is optional. This method would | |
e564f054 | 407 | * normally be expected to return dev_get_uclass_priv(bus)->speed_hz. |
c6202d85 SG |
408 | * |
409 | * @bus: Bus to check | |
410 | * @return speed of selected I2C bus in Hz, -ve on error | |
411 | */ | |
412 | int (*get_bus_speed)(struct udevice *bus); | |
413 | ||
414 | /** | |
415 | * set_flags() - set the flags for a chip (optional) | |
416 | * | |
417 | * This is generally implemented by the uclass, but drivers can | |
418 | * check the value to ensure that unsupported options are not used. | |
419 | * This method is optional. If provided, this method will always be | |
420 | * called when the flags change. | |
421 | * | |
422 | * @dev: Chip to adjust | |
423 | * @flags: New flags value | |
424 | * @return 0 if OK, -EINVAL if value is unsupported | |
425 | */ | |
426 | int (*set_flags)(struct udevice *dev, uint flags); | |
427 | ||
428 | /** | |
429 | * deblock() - recover a bus that is in an unknown state | |
430 | * | |
431 | * I2C is a synchronous protocol and resets of the processor in the | |
432 | * middle of an access can block the I2C Bus until a powerdown of | |
433 | * the full unit is done. This is because slaves can be stuck | |
434 | * waiting for addition bus transitions for a transaction that will | |
435 | * never complete. Resetting the I2C master does not help. The only | |
436 | * way is to force the bus through a series of transitions to make | |
437 | * sure that all slaves are done with the transaction. This method | |
438 | * performs this 'deblocking' if support by the driver. | |
439 | * | |
440 | * This method is optional. | |
441 | */ | |
442 | int (*deblock)(struct udevice *bus); | |
443 | }; | |
444 | ||
445 | #define i2c_get_ops(dev) ((struct dm_i2c_ops *)(dev)->driver->ops) | |
446 | ||
3d1957f0 SG |
447 | /** |
448 | * struct i2c_mux_ops - operations for an I2C mux | |
449 | * | |
450 | * The current mux state is expected to be stored in the mux itself since | |
451 | * it is the only thing that knows how to make things work. The mux can | |
452 | * record the current state and then avoid switching unless it is necessary. | |
453 | * So select() can be skipped if the mux is already in the correct state. | |
454 | * Also deselect() can be made a nop if required. | |
455 | */ | |
456 | struct i2c_mux_ops { | |
457 | /** | |
458 | * select() - select one of of I2C buses attached to a mux | |
459 | * | |
460 | * This will be called when there is no bus currently selected by the | |
461 | * mux. This method does not need to deselect the old bus since | |
462 | * deselect() will be already have been called if necessary. | |
463 | * | |
464 | * @mux: Mux device | |
465 | * @bus: I2C bus to select | |
466 | * @channel: Channel number correponding to the bus to select | |
467 | * @return 0 if OK, -ve on error | |
468 | */ | |
469 | int (*select)(struct udevice *mux, struct udevice *bus, uint channel); | |
470 | ||
471 | /** | |
472 | * deselect() - select one of of I2C buses attached to a mux | |
473 | * | |
474 | * This is used to deselect the currently selected I2C bus. | |
475 | * | |
476 | * @mux: Mux device | |
477 | * @bus: I2C bus to deselect | |
478 | * @channel: Channel number correponding to the bus to deselect | |
479 | * @return 0 if OK, -ve on error | |
480 | */ | |
481 | int (*deselect)(struct udevice *mux, struct udevice *bus, uint channel); | |
482 | }; | |
483 | ||
484 | #define i2c_mux_get_ops(dev) ((struct i2c_mux_ops *)(dev)->driver->ops) | |
485 | ||
c6202d85 SG |
486 | /** |
487 | * i2c_get_chip() - get a device to use to access a chip on a bus | |
488 | * | |
489 | * This returns the device for the given chip address. The device can then | |
490 | * be used with calls to i2c_read(), i2c_write(), i2c_probe(), etc. | |
491 | * | |
492 | * @bus: Bus to examine | |
493 | * @chip_addr: Chip address for the new device | |
25ab4b03 | 494 | * @offset_len: Length of a register offset in bytes (normally 1) |
c6202d85 SG |
495 | * @devp: Returns pointer to new device if found or -ENODEV if not |
496 | * found | |
497 | */ | |
25ab4b03 SG |
498 | int i2c_get_chip(struct udevice *bus, uint chip_addr, uint offset_len, |
499 | struct udevice **devp); | |
c6202d85 SG |
500 | |
501 | /** | |
502 | * i2c_get_chip() - get a device to use to access a chip on a bus number | |
503 | * | |
504 | * This returns the device for the given chip address on a particular bus | |
505 | * number. | |
506 | * | |
507 | * @busnum: Bus number to examine | |
508 | * @chip_addr: Chip address for the new device | |
25ab4b03 | 509 | * @offset_len: Length of a register offset in bytes (normally 1) |
c6202d85 SG |
510 | * @devp: Returns pointer to new device if found or -ENODEV if not |
511 | * found | |
512 | */ | |
25ab4b03 SG |
513 | int i2c_get_chip_for_busnum(int busnum, int chip_addr, uint offset_len, |
514 | struct udevice **devp); | |
c6202d85 SG |
515 | |
516 | /** | |
517 | * i2c_chip_ofdata_to_platdata() - Decode standard I2C platform data | |
518 | * | |
519 | * This decodes the chip address from a device tree node and puts it into | |
520 | * its dm_i2c_chip structure. This should be called in your driver's | |
521 | * ofdata_to_platdata() method. | |
522 | * | |
523 | * @blob: Device tree blob | |
524 | * @node: Node offset to read from | |
525 | * @spi: Place to put the decoded information | |
526 | */ | |
527 | int i2c_chip_ofdata_to_platdata(const void *blob, int node, | |
528 | struct dm_i2c_chip *chip); | |
529 | ||
7d7db222 SG |
530 | /** |
531 | * i2c_dump_msgs() - Dump a list of I2C messages | |
532 | * | |
533 | * This may be useful for debugging. | |
534 | * | |
535 | * @msg: Message list to dump | |
536 | * @nmsgs: Number of messages | |
537 | */ | |
538 | void i2c_dump_msgs(struct i2c_msg *msg, int nmsgs); | |
539 | ||
c6202d85 SG |
540 | #ifndef CONFIG_DM_I2C |
541 | ||
1f045217 WD |
542 | /* |
543 | * WARNING WARNING WARNING WARNING WARNING WARNING WARNING WARNING | |
544 | * | |
545 | * The implementation MUST NOT use static or global variables if the | |
546 | * I2C routines are used to read SDRAM configuration information | |
547 | * because this is done before the memories are initialized. Limited | |
548 | * use of stack-based variables are OK (the initial stack size is | |
549 | * limited). | |
550 | * | |
551 | * WARNING WARNING WARNING WARNING WARNING WARNING WARNING WARNING | |
552 | */ | |
553 | ||
554 | /* | |
555 | * Configuration items. | |
556 | */ | |
557 | #define I2C_RXTX_LEN 128 /* maximum tx/rx buffer length */ | |
558 | ||
385c9ef5 HS |
559 | #if !defined(CONFIG_SYS_I2C_MAX_HOPS) |
560 | /* no muxes used bus = i2c adapters */ | |
561 | #define CONFIG_SYS_I2C_DIRECT_BUS 1 | |
562 | #define CONFIG_SYS_I2C_MAX_HOPS 0 | |
563 | #define CONFIG_SYS_NUM_I2C_BUSES ll_entry_count(struct i2c_adapter, i2c) | |
79b2d0bb | 564 | #else |
385c9ef5 HS |
565 | /* we use i2c muxes */ |
566 | #undef CONFIG_SYS_I2C_DIRECT_BUS | |
79b2d0bb SR |
567 | #endif |
568 | ||
8c12045a | 569 | /* define the I2C bus number for RTC and DTT if not already done */ |
6d0f6bcf JCPV |
570 | #if !defined(CONFIG_SYS_RTC_BUS_NUM) |
571 | #define CONFIG_SYS_RTC_BUS_NUM 0 | |
8c12045a | 572 | #endif |
6d0f6bcf JCPV |
573 | #if !defined(CONFIG_SYS_DTT_BUS_NUM) |
574 | #define CONFIG_SYS_DTT_BUS_NUM 0 | |
8c12045a | 575 | #endif |
6d0f6bcf JCPV |
576 | #if !defined(CONFIG_SYS_SPD_BUS_NUM) |
577 | #define CONFIG_SYS_SPD_BUS_NUM 0 | |
d8a8ea5c | 578 | #endif |
8c12045a | 579 | |
385c9ef5 HS |
580 | struct i2c_adapter { |
581 | void (*init)(struct i2c_adapter *adap, int speed, | |
582 | int slaveaddr); | |
583 | int (*probe)(struct i2c_adapter *adap, uint8_t chip); | |
584 | int (*read)(struct i2c_adapter *adap, uint8_t chip, | |
585 | uint addr, int alen, uint8_t *buffer, | |
586 | int len); | |
587 | int (*write)(struct i2c_adapter *adap, uint8_t chip, | |
588 | uint addr, int alen, uint8_t *buffer, | |
589 | int len); | |
590 | uint (*set_bus_speed)(struct i2c_adapter *adap, | |
591 | uint speed); | |
592 | int speed; | |
d5243359 | 593 | int waitdelay; |
385c9ef5 HS |
594 | int slaveaddr; |
595 | int init_done; | |
596 | int hwadapnr; | |
597 | char *name; | |
598 | }; | |
599 | ||
600 | #define U_BOOT_I2C_MKENT_COMPLETE(_init, _probe, _read, _write, \ | |
601 | _set_speed, _speed, _slaveaddr, _hwadapnr, _name) \ | |
602 | { \ | |
603 | .init = _init, \ | |
604 | .probe = _probe, \ | |
605 | .read = _read, \ | |
606 | .write = _write, \ | |
607 | .set_bus_speed = _set_speed, \ | |
608 | .speed = _speed, \ | |
609 | .slaveaddr = _slaveaddr, \ | |
610 | .init_done = 0, \ | |
611 | .hwadapnr = _hwadapnr, \ | |
612 | .name = #_name \ | |
613 | }; | |
614 | ||
615 | #define U_BOOT_I2C_ADAP_COMPLETE(_name, _init, _probe, _read, _write, \ | |
616 | _set_speed, _speed, _slaveaddr, _hwadapnr) \ | |
617 | ll_entry_declare(struct i2c_adapter, _name, i2c) = \ | |
618 | U_BOOT_I2C_MKENT_COMPLETE(_init, _probe, _read, _write, \ | |
619 | _set_speed, _speed, _slaveaddr, _hwadapnr, _name); | |
620 | ||
621 | struct i2c_adapter *i2c_get_adapter(int index); | |
622 | ||
623 | #ifndef CONFIG_SYS_I2C_DIRECT_BUS | |
624 | struct i2c_mux { | |
625 | int id; | |
626 | char name[16]; | |
627 | }; | |
628 | ||
629 | struct i2c_next_hop { | |
630 | struct i2c_mux mux; | |
631 | uint8_t chip; | |
632 | uint8_t channel; | |
633 | }; | |
634 | ||
635 | struct i2c_bus_hose { | |
636 | int adapter; | |
637 | struct i2c_next_hop next_hop[CONFIG_SYS_I2C_MAX_HOPS]; | |
638 | }; | |
639 | #define I2C_NULL_HOP {{-1, ""}, 0, 0} | |
640 | extern struct i2c_bus_hose i2c_bus[]; | |
641 | ||
642 | #define I2C_ADAPTER(bus) i2c_bus[bus].adapter | |
643 | #else | |
644 | #define I2C_ADAPTER(bus) bus | |
645 | #endif | |
646 | #define I2C_BUS gd->cur_i2c_bus | |
647 | ||
648 | #define I2C_ADAP_NR(bus) i2c_get_adapter(I2C_ADAPTER(bus)) | |
649 | #define I2C_ADAP I2C_ADAP_NR(gd->cur_i2c_bus) | |
650 | #define I2C_ADAP_HWNR (I2C_ADAP->hwadapnr) | |
651 | ||
652 | #ifndef CONFIG_SYS_I2C_DIRECT_BUS | |
653 | #define I2C_MUX_PCA9540_ID 1 | |
654 | #define I2C_MUX_PCA9540 {I2C_MUX_PCA9540_ID, "PCA9540B"} | |
655 | #define I2C_MUX_PCA9542_ID 2 | |
656 | #define I2C_MUX_PCA9542 {I2C_MUX_PCA9542_ID, "PCA9542A"} | |
657 | #define I2C_MUX_PCA9544_ID 3 | |
658 | #define I2C_MUX_PCA9544 {I2C_MUX_PCA9544_ID, "PCA9544A"} | |
659 | #define I2C_MUX_PCA9547_ID 4 | |
660 | #define I2C_MUX_PCA9547 {I2C_MUX_PCA9547_ID, "PCA9547A"} | |
e6658749 MB |
661 | #define I2C_MUX_PCA9548_ID 5 |
662 | #define I2C_MUX_PCA9548 {I2C_MUX_PCA9548_ID, "PCA9548"} | |
385c9ef5 HS |
663 | #endif |
664 | ||
98aed379 HS |
665 | #ifndef I2C_SOFT_DECLARATIONS |
666 | # if defined(CONFIG_MPC8260) | |
6d0f6bcf | 667 | # define I2C_SOFT_DECLARATIONS volatile ioport_t *iop = ioport_addr((immap_t *)CONFIG_SYS_IMMR, I2C_PORT); |
98aed379 | 668 | # elif defined(CONFIG_8xx) |
6d0f6bcf | 669 | # define I2C_SOFT_DECLARATIONS volatile immap_t *immr = (immap_t *)CONFIG_SYS_IMMR; |
0cf0b931 JS |
670 | |
671 | # elif (defined(CONFIG_AT91RM9200) || \ | |
672 | defined(CONFIG_AT91SAM9260) || defined(CONFIG_AT91SAM9261) || \ | |
cb96a0a4 | 673 | defined(CONFIG_AT91SAM9263)) |
78132275 | 674 | # define I2C_SOFT_DECLARATIONS at91_pio_t *pio = (at91_pio_t *) ATMEL_BASE_PIOA; |
98aed379 HS |
675 | # else |
676 | # define I2C_SOFT_DECLARATIONS | |
677 | # endif | |
678 | #endif | |
ecf5f077 TT |
679 | |
680 | #ifdef CONFIG_8xx | |
9c90a2c8 | 681 | /* Set default value for the I2C bus speed on 8xx. In the |
ecf5f077 TT |
682 | * future, we'll define these in all 8xx board config files. |
683 | */ | |
684 | #ifndef CONFIG_SYS_I2C_SPEED | |
685 | #define CONFIG_SYS_I2C_SPEED 50000 | |
686 | #endif | |
9c90a2c8 | 687 | #endif |
ecf5f077 | 688 | |
9c90a2c8 PT |
689 | /* |
690 | * Many boards/controllers/drivers don't support an I2C slave interface so | |
691 | * provide a default slave address for them for use in common code. A real | |
692 | * value for CONFIG_SYS_I2C_SLAVE should be defined for any board which does | |
693 | * support a slave interface. | |
694 | */ | |
ecf5f077 | 695 | #ifndef CONFIG_SYS_I2C_SLAVE |
9c90a2c8 | 696 | #define CONFIG_SYS_I2C_SLAVE 0xfe |
ecf5f077 TT |
697 | #endif |
698 | ||
1f045217 WD |
699 | /* |
700 | * Initialization, must be called once on start up, may be called | |
701 | * repeatedly to change the speed and slave addresses. | |
702 | */ | |
703 | void i2c_init(int speed, int slaveaddr); | |
06d01dbe | 704 | void i2c_init_board(void); |
26a33504 RR |
705 | #ifdef CONFIG_SYS_I2C_BOARD_LATE_INIT |
706 | void i2c_board_late_init(void); | |
707 | #endif | |
1f045217 | 708 | |
385c9ef5 | 709 | #ifdef CONFIG_SYS_I2C |
385c9ef5 HS |
710 | /* |
711 | * i2c_get_bus_num: | |
712 | * | |
713 | * Returns index of currently active I2C bus. Zero-based. | |
714 | */ | |
715 | unsigned int i2c_get_bus_num(void); | |
716 | ||
717 | /* | |
718 | * i2c_set_bus_num: | |
719 | * | |
720 | * Change the active I2C bus. Subsequent read/write calls will | |
721 | * go to this one. | |
722 | * | |
723 | * bus - bus index, zero based | |
724 | * | |
725 | * Returns: 0 on success, not 0 on failure | |
726 | * | |
727 | */ | |
728 | int i2c_set_bus_num(unsigned int bus); | |
729 | ||
730 | /* | |
731 | * i2c_init_all(): | |
732 | * | |
733 | * Initializes all I2C adapters in the system. All i2c_adap structures must | |
734 | * be initialized beforehead with function pointers and data, including | |
735 | * speed and slaveaddr. Returns 0 on success, non-0 on failure. | |
736 | */ | |
737 | void i2c_init_all(void); | |
738 | ||
739 | /* | |
740 | * Probe the given I2C chip address. Returns 0 if a chip responded, | |
741 | * not 0 on failure. | |
742 | */ | |
743 | int i2c_probe(uint8_t chip); | |
744 | ||
745 | /* | |
746 | * Read/Write interface: | |
747 | * chip: I2C chip address, range 0..127 | |
748 | * addr: Memory (register) address within the chip | |
749 | * alen: Number of bytes to use for addr (typically 1, 2 for larger | |
750 | * memories, 0 for register type devices with only one | |
751 | * register) | |
752 | * buffer: Where to read/write the data | |
753 | * len: How many bytes to read/write | |
754 | * | |
755 | * Returns: 0 on success, not 0 on failure | |
756 | */ | |
757 | int i2c_read(uint8_t chip, unsigned int addr, int alen, | |
758 | uint8_t *buffer, int len); | |
759 | ||
760 | int i2c_write(uint8_t chip, unsigned int addr, int alen, | |
761 | uint8_t *buffer, int len); | |
762 | ||
763 | /* | |
764 | * Utility routines to read/write registers. | |
765 | */ | |
766 | uint8_t i2c_reg_read(uint8_t addr, uint8_t reg); | |
767 | ||
768 | void i2c_reg_write(uint8_t addr, uint8_t reg, uint8_t val); | |
769 | ||
770 | /* | |
771 | * i2c_set_bus_speed: | |
772 | * | |
773 | * Change the speed of the active I2C bus | |
774 | * | |
775 | * speed - bus speed in Hz | |
776 | * | |
777 | * Returns: new bus speed | |
778 | * | |
779 | */ | |
780 | unsigned int i2c_set_bus_speed(unsigned int speed); | |
67b23a32 | 781 | |
385c9ef5 HS |
782 | /* |
783 | * i2c_get_bus_speed: | |
784 | * | |
785 | * Returns speed of currently active I2C bus in Hz | |
786 | */ | |
67b23a32 | 787 | |
385c9ef5 | 788 | unsigned int i2c_get_bus_speed(void); |
67b23a32 | 789 | |
385c9ef5 HS |
790 | /* |
791 | * i2c_reloc_fixup: | |
792 | * | |
793 | * Adjusts I2C pointers after U-Boot is relocated to DRAM | |
794 | */ | |
795 | void i2c_reloc_fixup(void); | |
ea818dbb HS |
796 | #if defined(CONFIG_SYS_I2C_SOFT) |
797 | void i2c_soft_init(void); | |
798 | void i2c_soft_active(void); | |
799 | void i2c_soft_tristate(void); | |
800 | int i2c_soft_read(void); | |
801 | void i2c_soft_sda(int bit); | |
802 | void i2c_soft_scl(int bit); | |
803 | void i2c_soft_delay(void); | |
67b23a32 | 804 | #endif |
385c9ef5 | 805 | #else |
67b23a32 | 806 | |
1f045217 WD |
807 | /* |
808 | * Probe the given I2C chip address. Returns 0 if a chip responded, | |
809 | * not 0 on failure. | |
810 | */ | |
811 | int i2c_probe(uchar chip); | |
812 | ||
813 | /* | |
814 | * Read/Write interface: | |
815 | * chip: I2C chip address, range 0..127 | |
816 | * addr: Memory (register) address within the chip | |
817 | * alen: Number of bytes to use for addr (typically 1, 2 for larger | |
818 | * memories, 0 for register type devices with only one | |
819 | * register) | |
820 | * buffer: Where to read/write the data | |
821 | * len: How many bytes to read/write | |
822 | * | |
823 | * Returns: 0 on success, not 0 on failure | |
824 | */ | |
825 | int i2c_read(uchar chip, uint addr, int alen, uchar *buffer, int len); | |
826 | int i2c_write(uchar chip, uint addr, int alen, uchar *buffer, int len); | |
827 | ||
828 | /* | |
829 | * Utility routines to read/write registers. | |
830 | */ | |
ecf5f077 TT |
831 | static inline u8 i2c_reg_read(u8 addr, u8 reg) |
832 | { | |
833 | u8 buf; | |
834 | ||
835 | #ifdef CONFIG_8xx | |
836 | /* MPC8xx needs this. Maybe one day we can get rid of it. */ | |
837 | i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE); | |
838 | #endif | |
839 | ||
840 | #ifdef DEBUG | |
841 | printf("%s: addr=0x%02x, reg=0x%02x\n", __func__, addr, reg); | |
842 | #endif | |
843 | ||
ecf5f077 | 844 | i2c_read(addr, reg, 1, &buf, 1); |
ecf5f077 TT |
845 | |
846 | return buf; | |
847 | } | |
848 | ||
849 | static inline void i2c_reg_write(u8 addr, u8 reg, u8 val) | |
850 | { | |
851 | #ifdef CONFIG_8xx | |
852 | /* MPC8xx needs this. Maybe one day we can get rid of it. */ | |
853 | i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE); | |
854 | #endif | |
855 | ||
856 | #ifdef DEBUG | |
857 | printf("%s: addr=0x%02x, reg=0x%02x, val=0x%02x\n", | |
858 | __func__, addr, reg, val); | |
859 | #endif | |
860 | ||
ecf5f077 | 861 | i2c_write(addr, reg, 1, &val, 1); |
ecf5f077 | 862 | } |
1f045217 | 863 | |
bb99ad6d BW |
864 | /* |
865 | * Functions for setting the current I2C bus and its speed | |
866 | */ | |
867 | ||
868 | /* | |
869 | * i2c_set_bus_num: | |
870 | * | |
871 | * Change the active I2C bus. Subsequent read/write calls will | |
872 | * go to this one. | |
873 | * | |
53677ef1 | 874 | * bus - bus index, zero based |
bb99ad6d | 875 | * |
53677ef1 | 876 | * Returns: 0 on success, not 0 on failure |
bb99ad6d BW |
877 | * |
878 | */ | |
9ca880a2 | 879 | int i2c_set_bus_num(unsigned int bus); |
bb99ad6d BW |
880 | |
881 | /* | |
882 | * i2c_get_bus_num: | |
883 | * | |
884 | * Returns index of currently active I2C bus. Zero-based. | |
885 | */ | |
886 | ||
9ca880a2 | 887 | unsigned int i2c_get_bus_num(void); |
bb99ad6d BW |
888 | |
889 | /* | |
890 | * i2c_set_bus_speed: | |
891 | * | |
892 | * Change the speed of the active I2C bus | |
893 | * | |
53677ef1 | 894 | * speed - bus speed in Hz |
bb99ad6d | 895 | * |
53677ef1 | 896 | * Returns: 0 on success, not 0 on failure |
bb99ad6d BW |
897 | * |
898 | */ | |
9ca880a2 | 899 | int i2c_set_bus_speed(unsigned int); |
bb99ad6d BW |
900 | |
901 | /* | |
902 | * i2c_get_bus_speed: | |
903 | * | |
904 | * Returns speed of currently active I2C bus in Hz | |
905 | */ | |
906 | ||
9ca880a2 | 907 | unsigned int i2c_get_bus_speed(void); |
385c9ef5 HS |
908 | #endif /* CONFIG_SYS_I2C */ |
909 | ||
910 | /* | |
911 | * only for backwardcompatibility, should go away if we switched | |
912 | * completely to new multibus support. | |
913 | */ | |
914 | #if defined(CONFIG_SYS_I2C) || defined(CONFIG_I2C_MULTI_BUS) | |
915 | # if !defined(CONFIG_SYS_MAX_I2C_BUS) | |
916 | # define CONFIG_SYS_MAX_I2C_BUS 2 | |
917 | # endif | |
ea0f73ab | 918 | # define I2C_MULTI_BUS 1 |
385c9ef5 HS |
919 | #else |
920 | # define CONFIG_SYS_MAX_I2C_BUS 1 | |
921 | # define I2C_MULTI_BUS 0 | |
922 | #endif | |
bb99ad6d | 923 | |
cd7b4e82 MV |
924 | /* NOTE: These two functions MUST be always_inline to avoid code growth! */ |
925 | static inline unsigned int I2C_GET_BUS(void) __attribute__((always_inline)); | |
926 | static inline unsigned int I2C_GET_BUS(void) | |
927 | { | |
928 | return I2C_MULTI_BUS ? i2c_get_bus_num() : 0; | |
929 | } | |
930 | ||
931 | static inline void I2C_SET_BUS(unsigned int bus) __attribute__((always_inline)); | |
932 | static inline void I2C_SET_BUS(unsigned int bus) | |
933 | { | |
934 | if (I2C_MULTI_BUS) | |
935 | i2c_set_bus_num(bus); | |
936 | } | |
937 | ||
7ca8f73a ŁM |
938 | /* Multi I2C definitions */ |
939 | enum { | |
940 | I2C_0, I2C_1, I2C_2, I2C_3, I2C_4, I2C_5, I2C_6, I2C_7, | |
941 | I2C_8, I2C_9, I2C_10, | |
942 | }; | |
943 | ||
944 | /* Multi I2C busses handling */ | |
945 | #ifdef CONFIG_SOFT_I2C_MULTI_BUS | |
946 | extern int get_multi_scl_pin(void); | |
947 | extern int get_multi_sda_pin(void); | |
948 | extern int multi_i2c_init(void); | |
949 | #endif | |
a9d2ae70 RS |
950 | |
951 | /** | |
952 | * Get FDT values for i2c bus. | |
953 | * | |
954 | * @param blob Device tree blbo | |
955 | * @return the number of I2C bus | |
956 | */ | |
957 | void board_i2c_init(const void *blob); | |
958 | ||
959 | /** | |
960 | * Find the I2C bus number by given a FDT I2C node. | |
961 | * | |
962 | * @param blob Device tree blbo | |
963 | * @param node FDT I2C node to find | |
964 | * @return the number of I2C bus (zero based), or -1 on error | |
965 | */ | |
966 | int i2c_get_bus_num_fdt(int node); | |
967 | ||
968 | /** | |
969 | * Reset the I2C bus represented by the given a FDT I2C node. | |
970 | * | |
971 | * @param blob Device tree blbo | |
972 | * @param node FDT I2C node to find | |
973 | * @return 0 if port was reset, -1 if not found | |
974 | */ | |
975 | int i2c_reset_port_fdt(const void *blob, int node); | |
c6202d85 SG |
976 | |
977 | #endif /* !CONFIG_DM_I2C */ | |
978 | ||
1f045217 | 979 | #endif /* _I2C_H_ */ |