]> Git Repo - u-boot.git/blame - drivers/net/rtl8139.c
net: smc911x: Pass around driver private data
[u-boot.git] / drivers / net / rtl8139.c
CommitLineData
e7ab86d9 1// SPDX-License-Identifier: GPL-2.0
63f34912
WD
2/*
3 * rtl8139.c : U-Boot driver for the RealTek RTL8139
4 *
5 * Masami Komiya ([email protected])
6 *
7 * Most part is taken from rtl8139.c of etherboot
8 *
9 */
10
11/* rtl8139.c - etherboot driver for the Realtek 8139 chipset
0e5a4117
MV
12 *
13 * ported from the linux driver written by Donald Becker
14 * by Rainer Bawidamann ([email protected]) 1999
15 *
0e5a4117
MV
16 * changes to the original driver:
17 * - removed support for interrupts, switching to polling mode (yuck!)
18 * - removed support for the 8129 chip (external MII)
19 */
63f34912
WD
20
21/*********************************************************************/
22/* Revision History */
23/*********************************************************************/
24
25/*
0e5a4117
MV
26 * 28 Dec 2002 [email protected] (Ken Yap)
27 * Put in virt_to_bus calls to allow Etherboot relocation.
28 *
29 * 06 Apr 2001 [email protected] (Ken Yap)
30 * Following email from Hyun-Joon Cha, added a disable routine, otherwise
31 * NIC remains live and can crash the kernel later.
32 *
33 * 4 Feb 2000 [email protected] (Klaus Espenlaub)
34 * Shuffled things around, removed the leftovers from the 8129 support
35 * that was in the Linux driver and added a bit more 8139 definitions.
36 * Moved the 8K receive buffer to a fixed, available address outside the
37 * 0x98000-0x9ffff range. This is a bit of a hack, but currently the only
38 * way to make room for the Etherboot features that need substantial amounts
39 * of code like the ANSI console support. Currently the buffer is just below
40 * 0x10000, so this even conforms to the tagged boot image specification,
41 * which reserves the ranges 0x00000-0x10000 and 0x98000-0xA0000. My
42 * interpretation of this "reserved" is that Etherboot may do whatever it
43 * likes, as long as its environment is kept intact (like the BIOS
44 * variables). Hopefully fixed rtl8139_recv() once and for all. The symptoms
45 * were that if Etherboot was left at the boot menu for several minutes, the
46 * first eth_poll failed. Seems like I am the only person who does this.
47 * First of all I fixed the debugging code and then set out for a long bug
48 * hunting session. It took me about a week full time work - poking around
49 * various places in the driver, reading Don Becker's and Jeff Garzik's Linux
50 * driver and even the FreeBSD driver (what a piece of crap!) - and
51 * eventually spotted the nasty thing: the transmit routine was acknowledging
52 * each and every interrupt pending, including the RxOverrun and RxFIFIOver
53 * interrupts. This confused the RTL8139 thoroughly. It destroyed the
54 * Rx ring contents by dumping the 2K FIFO contents right where we wanted to
55 * get the next packet. Oh well, what fun.
56 *
57 * 18 Jan 2000 [email protected] (Marty Connor)
58 * Drastically simplified error handling. Basically, if any error
59 * in transmission or reception occurs, the card is reset.
60 * Also, pointed all transmit descriptors to the same buffer to
61 * save buffer space. This should decrease driver size and avoid
62 * corruption because of exceeding 32K during runtime.
63 *
64 * 28 Jul 1999 (Matthias Meixner - [email protected])
65 * rtl8139_recv was quite broken: it used the RxOK interrupt flag instead
66 * of the RxBufferEmpty flag which often resulted in very bad
67 * transmission performace - below 1kBytes/s.
68 *
69 */
63f34912
WD
70
71#include <common.h>
1eb69ae4 72#include <cpu_func.h>
f80f4e4d 73#include <linux/types.h>
63f34912
WD
74#include <malloc.h>
75#include <net.h>
0b252f50 76#include <netdev.h>
63f34912
WD
77#include <asm/io.h>
78#include <pci.h>
79
d1276c76 80#define RTL_TIMEOUT 100000
63f34912 81
0e5a4117
MV
82/* PCI Tuning Parameters */
83/* Threshold is bytes transferred to chip before transmission starts. */
b6e4c403
WD
84#define TX_FIFO_THRESH 256 /* In bytes, rounded down to 32 byte units. */
85#define RX_FIFO_THRESH 4 /* Rx buffer level before first PCI xfer. */
86#define RX_DMA_BURST 4 /* Maximum PCI burst, '4' is 256 bytes */
87#define TX_DMA_BURST 4 /* Calculate as 16<<val. */
88#define NUM_TX_DESC 4 /* Number of Tx descriptor registers. */
63f34912
WD
89#define TX_BUF_SIZE ETH_FRAME_LEN /* FCS is added by the chip */
90#define RX_BUF_LEN_IDX 0 /* 0, 1, 2 is allowed - 8,16,32K rx buffer */
91#define RX_BUF_LEN (8192 << RX_BUF_LEN_IDX)
92
ecc6aa8c
WD
93#define DEBUG_TX 0 /* set to 1 to enable debug code */
94#define DEBUG_RX 0 /* set to 1 to enable debug code */
63f34912 95
b6e4c403
WD
96#define bus_to_phys(a) pci_mem_to_phys((pci_dev_t)dev->priv, a)
97#define phys_to_bus(a) pci_phys_to_mem((pci_dev_t)dev->priv, a)
63f34912
WD
98
99/* Symbolic offsets to registers. */
a5e66e51
MV
100/* Ethernet hardware address. */
101#define RTL_REG_MAC0 0x00
102/* Multicast filter. */
103#define RTL_REG_MAR0 0x08
104/* Transmit status (four 32bit registers). */
105#define RTL_REG_TXSTATUS0 0x10
106/* Tx descriptors (also four 32bit). */
107#define RTL_REG_TXADDR0 0x20
108#define RTL_REG_RXBUF 0x30
109#define RTL_REG_RXEARLYCNT 0x34
110#define RTL_REG_RXEARLYSTATUS 0x36
111#define RTL_REG_CHIPCMD 0x37
112#define RTL_REG_CHIPCMD_CMDRESET BIT(4)
113#define RTL_REG_CHIPCMD_CMDRXENB BIT(3)
114#define RTL_REG_CHIPCMD_CMDTXENB BIT(2)
115#define RTL_REG_CHIPCMD_RXBUFEMPTY BIT(0)
116#define RTL_REG_RXBUFPTR 0x38
117#define RTL_REG_RXBUFADDR 0x3A
118#define RTL_REG_INTRMASK 0x3C
119#define RTL_REG_INTRSTATUS 0x3E
120#define RTL_REG_INTRSTATUS_PCIERR BIT(15)
121#define RTL_REG_INTRSTATUS_PCSTIMEOUT BIT(14)
122#define RTL_REG_INTRSTATUS_CABLELENCHANGE BIT(13)
123#define RTL_REG_INTRSTATUS_RXFIFOOVER BIT(6)
124#define RTL_REG_INTRSTATUS_RXUNDERRUN BIT(5)
125#define RTL_REG_INTRSTATUS_RXOVERFLOW BIT(4)
126#define RTL_REG_INTRSTATUS_TXERR BIT(3)
127#define RTL_REG_INTRSTATUS_TXOK BIT(2)
128#define RTL_REG_INTRSTATUS_RXERR BIT(1)
129#define RTL_REG_INTRSTATUS_RXOK BIT(0)
130#define RTL_REG_TXCONFIG 0x40
131#define RTL_REG_RXCONFIG 0x44
132#define RTL_REG_RXCONFIG_RXCFGWRAP BIT(7)
133#define RTL_REG_RXCONFIG_ACCEPTERR BIT(5)
134#define RTL_REG_RXCONFIG_ACCEPTRUNT BIT(4)
135#define RTL_REG_RXCONFIG_ACCEPTBROADCAST BIT(3)
136#define RTL_REG_RXCONFIG_ACCEPTMULTICAST BIT(2)
137#define RTL_REG_RXCONFIG_ACCEPTMYPHYS BIT(1)
138#define RTL_REG_RXCONFIG_ACCEPTALLPHYS BIT(0)
139/* general-purpose counter. */
140#define RTL_REG_TIMER 0x48
141/* 24 bits valid, write clears. */
142#define RTL_REG_RXMISSED 0x4C
143#define RTL_REG_CFG9346 0x50
144#define RTL_REG_CONFIG0 0x51
145#define RTL_REG_CONFIG1 0x52
146/* intr if gp counter reaches this value */
147#define RTL_REG_TIMERINTRREG 0x54
148#define RTL_REG_MEDIASTATUS 0x58
149#define RTL_REG_MEDIASTATUS_MSRTXFLOWENABLE BIT(7)
150#define RTL_REG_MEDIASTATUS_MSRRXFLOWENABLE BIT(6)
151#define RTL_REG_MEDIASTATUS_MSRSPEED10 BIT(3)
152#define RTL_REG_MEDIASTATUS_MSRLINKFAIL BIT(2)
153#define RTL_REG_MEDIASTATUS_MSRRXPAUSEFLAG BIT(1)
154#define RTL_REG_MEDIASTATUS_MSRTXPAUSEFLAG BIT(0)
155#define RTL_REG_CONFIG3 0x59
156#define RTL_REG_MULTIINTR 0x5C
157/* revision of the RTL8139 chip */
158#define RTL_REG_REVISIONID 0x5E
159#define RTL_REG_TXSUMMARY 0x60
160#define RTL_REG_MII_BMCR 0x62
161#define RTL_REG_MII_BMSR 0x64
162#define RTL_REG_NWAYADVERT 0x66
163#define RTL_REG_NWAYLPAR 0x68
164#define RTL_REG_NWAYEXPANSION 0x6A
165#define RTL_REG_DISCONNECTCNT 0x6C
166#define RTL_REG_FALSECARRIERCNT 0x6E
167#define RTL_REG_NWAYTESTREG 0x70
168/* packet received counter */
169#define RTL_REG_RXCNT 0x72
170/* chip status and configuration register */
171#define RTL_REG_CSCR 0x74
172#define RTL_REG_PHYPARM1 0x78
173#define RTL_REG_TWISTERPARM 0x7c
174/* undocumented */
175#define RTL_REG_PHYPARM2 0x80
176/*
177 * from 0x84 onwards are a number of power management/wakeup frame
178 * definitions we will probably never need to know about.
179 */
63f34912 180
a5e66e51
MV
181#define RTL_STS_RXMULTICAST BIT(15)
182#define RTL_STS_RXPHYSICAL BIT(14)
183#define RTL_STS_RXBROADCAST BIT(13)
184#define RTL_STS_RXBADSYMBOL BIT(5)
185#define RTL_STS_RXRUNT BIT(4)
186#define RTL_STS_RXTOOLONG BIT(3)
187#define RTL_STS_RXCRCERR BIT(2)
188#define RTL_STS_RXBADALIGN BIT(1)
189#define RTL_STS_RXSTATUSOK BIT(0)
63f34912 190
0e5a4117 191static unsigned int cur_rx, cur_tx;
6ee6caaf 192static int ioaddr;
63f34912
WD
193
194/* The RTL8139 can only transmit from a contiguous, aligned memory block. */
0e5a4117
MV
195static unsigned char tx_buffer[TX_BUF_SIZE] __aligned(4);
196static unsigned char rx_ring[RX_BUF_LEN + 16] __aligned(4);
63f34912 197
63f34912
WD
198/* Serial EEPROM section. */
199
200/* EEPROM_Ctrl bits. */
b6e4c403
WD
201#define EE_SHIFT_CLK 0x04 /* EEPROM shift clock. */
202#define EE_CS 0x08 /* EEPROM chip select. */
203#define EE_DATA_WRITE 0x02 /* EEPROM chip data in. */
204#define EE_WRITE_0 0x00
205#define EE_WRITE_1 0x02
206#define EE_DATA_READ 0x01 /* EEPROM chip data out. */
63f34912
WD
207#define EE_ENB (0x80 | EE_CS)
208
63f34912 209/* The EEPROM commands include the alway-set leading bit. */
a5e66e51
MV
210#define EE_WRITE_CMD 5
211#define EE_READ_CMD 6
212#define EE_ERASE_CMD 7
63f34912 213
f80f4e4d
MV
214static void rtl8139_eeprom_delay(uintptr_t regbase)
215{
216 /*
217 * Delay between EEPROM clock transitions.
218 * No extra delay is needed with 33MHz PCI, but 66MHz may change this.
219 */
220 inl(regbase + RTL_REG_CFG9346);
221}
222
17dc95e5 223static int rtl8139_read_eeprom(unsigned int location, unsigned int addr_len)
63f34912 224{
17dc95e5
MV
225 unsigned int read_cmd = location | (EE_READ_CMD << addr_len);
226 uintptr_t ee_addr = ioaddr + RTL_REG_CFG9346;
63f34912 227 unsigned int retval = 0;
17dc95e5
MV
228 u8 dataval;
229 int i;
63f34912
WD
230
231 outb(EE_ENB & ~EE_CS, ee_addr);
232 outb(EE_ENB, ee_addr);
f80f4e4d 233 rtl8139_eeprom_delay(ioaddr);
63f34912
WD
234
235 /* Shift the read command bits out. */
236 for (i = 4 + addr_len; i >= 0; i--) {
17dc95e5 237 dataval = (read_cmd & BIT(i)) ? EE_DATA_WRITE : 0;
63f34912 238 outb(EE_ENB | dataval, ee_addr);
f80f4e4d 239 rtl8139_eeprom_delay(ioaddr);
63f34912 240 outb(EE_ENB | dataval | EE_SHIFT_CLK, ee_addr);
f80f4e4d 241 rtl8139_eeprom_delay(ioaddr);
63f34912 242 }
17dc95e5 243
63f34912 244 outb(EE_ENB, ee_addr);
f80f4e4d 245 rtl8139_eeprom_delay(ioaddr);
63f34912
WD
246
247 for (i = 16; i > 0; i--) {
248 outb(EE_ENB | EE_SHIFT_CLK, ee_addr);
f80f4e4d 249 rtl8139_eeprom_delay(ioaddr);
17dc95e5
MV
250 retval <<= 1;
251 retval |= inb(ee_addr) & EE_DATA_READ;
63f34912 252 outb(EE_ENB, ee_addr);
f80f4e4d 253 rtl8139_eeprom_delay(ioaddr);
63f34912
WD
254 }
255
256 /* Terminate the EEPROM access. */
257 outb(~EE_CS, ee_addr);
f80f4e4d 258 rtl8139_eeprom_delay(ioaddr);
17dc95e5 259
63f34912
WD
260 return retval;
261}
262
263static const unsigned int rtl8139_rx_config =
264 (RX_BUF_LEN_IDX << 11) |
265 (RX_FIFO_THRESH << 13) |
266 (RX_DMA_BURST << 8);
267
89f3facf
MV
268static void rtl8139_set_rx_mode(struct eth_device *dev)
269{
63f34912 270 /* !IFF_PROMISC */
89f3facf
MV
271 unsigned int rx_mode = RTL_REG_RXCONFIG_ACCEPTBROADCAST |
272 RTL_REG_RXCONFIG_ACCEPTMULTICAST |
273 RTL_REG_RXCONFIG_ACCEPTMYPHYS;
63f34912 274
a5e66e51 275 outl(rtl8139_rx_config | rx_mode, ioaddr + RTL_REG_RXCONFIG);
63f34912 276
89f3facf
MV
277 outl(0xffffffff, ioaddr + RTL_REG_MAR0 + 0);
278 outl(0xffffffff, ioaddr + RTL_REG_MAR0 + 4);
63f34912
WD
279}
280
38b306db 281static void rtl8139_hw_reset(struct eth_device *dev)
63f34912 282{
c7a3e35d 283 u8 reg;
63f34912
WD
284 int i;
285
a5e66e51 286 outb(RTL_REG_CHIPCMD_CMDRESET, ioaddr + RTL_REG_CHIPCMD);
63f34912 287
63f34912 288 /* Give the chip 10ms to finish the reset. */
c7a3e35d
MV
289 for (i = 0; i < 100; i++) {
290 reg = inb(ioaddr + RTL_REG_CHIPCMD);
291 if (!(reg & RTL_REG_CHIPCMD_CMDRESET))
a5e66e51 292 break;
c7a3e35d
MV
293
294 udelay(100);
63f34912 295 }
38b306db
MV
296}
297
298static void rtl8139_reset(struct eth_device *dev)
299{
300 int i;
301
302 cur_rx = 0;
303 cur_tx = 0;
63f34912 304
38b306db 305 rtl8139_hw_reset(dev);
63f34912
WD
306
307 for (i = 0; i < ETH_ALEN; i++)
a5e66e51 308 outb(dev->enetaddr[i], ioaddr + RTL_REG_MAC0 + i);
63f34912
WD
309
310 /* Must enable Tx/Rx before setting transfer thresholds! */
a5e66e51 311 outb(RTL_REG_CHIPCMD_CMDRXENB | RTL_REG_CHIPCMD_CMDTXENB,
c7a3e35d
MV
312 ioaddr + RTL_REG_CHIPCMD);
313
198e6b57
MV
314 /* accept no frames yet! */
315 outl(rtl8139_rx_config, ioaddr + RTL_REG_RXCONFIG);
c7a3e35d
MV
316 outl((TX_DMA_BURST << 8) | 0x03000000, ioaddr + RTL_REG_TXCONFIG);
317
318 /*
319 * The Linux driver changes RTL_REG_CONFIG1 here to use a different
320 * LED pattern for half duplex or full/autodetect duplex (for
321 * full/autodetect, the outputs are TX/RX, Link10/100, FULL, while
322 * for half duplex it uses TX/RX, Link100, Link10). This is messy,
323 * because it doesn't match the inscription on the mounting bracket.
324 * It should not be changed from the configuration EEPROM default,
325 * because the card manufacturer should have set that to match the
326 * card.
327 */
328 debug_cond(DEBUG_RX, "rx ring address is %p\n", rx_ring);
329
96a23674 330 flush_cache((unsigned long)rx_ring, RX_BUF_LEN);
a5e66e51 331 outl(phys_to_bus((int)rx_ring), ioaddr + RTL_REG_RXBUF);
63f34912 332
c7a3e35d
MV
333 /*
334 * If we add multicast support, the RTL_REG_MAR0 register would have
335 * to be initialized to 0xffffffffffffffff (two 32 bit accesses).
336 * Etherboot only needs broadcast (for ARP/RARP/BOOTP/DHCP) and
337 * unicast.
338 */
a5e66e51 339 outb(RTL_REG_CHIPCMD_CMDRXENB | RTL_REG_CHIPCMD_CMDTXENB,
c7a3e35d 340 ioaddr + RTL_REG_CHIPCMD);
63f34912 341
a5e66e51 342 outl(rtl8139_rx_config, ioaddr + RTL_REG_RXCONFIG);
63f34912
WD
343
344 /* Start the chip's Tx and Rx process. */
a5e66e51 345 outl(0, ioaddr + RTL_REG_RXMISSED);
63f34912 346
89f3facf 347 rtl8139_set_rx_mode(dev);
63f34912
WD
348
349 /* Disable all known interrupts by setting the interrupt mask. */
a5e66e51 350 outw(0, ioaddr + RTL_REG_INTRMASK);
63f34912
WD
351}
352
67fdbc06 353static int rtl8139_send(struct eth_device *dev, void *packet, int length)
63f34912 354{
63f34912 355 unsigned int len = length;
67fdbc06
MV
356 unsigned long txstatus;
357 unsigned int status;
d1276c76 358 int i = 0;
63f34912
WD
359
360 ioaddr = dev->iobase;
361
67fdbc06 362 memcpy(tx_buffer, packet, length);
63f34912 363
ecc6aa8c 364 debug_cond(DEBUG_TX, "sending %d bytes\n", len);
63f34912 365
67fdbc06
MV
366 /*
367 * Note: RTL8139 doesn't auto-pad, send minimum payload (another 4
368 * bytes are sent automatically for the FCS, totalling to 64 bytes).
369 */
370 while (len < ETH_ZLEN)
63f34912 371 tx_buffer[len++] = '\0';
63f34912 372
96a23674 373 flush_cache((unsigned long)tx_buffer, length);
67fdbc06
MV
374 outl(phys_to_bus((unsigned long)tx_buffer),
375 ioaddr + RTL_REG_TXADDR0 + cur_tx * 4);
376 outl(((TX_FIFO_THRESH << 11) & 0x003f0000) | len,
377 ioaddr + RTL_REG_TXSTATUS0 + cur_tx * 4);
63f34912 378
63f34912 379 do {
a5e66e51
MV
380 status = inw(ioaddr + RTL_REG_INTRSTATUS);
381 /*
382 * Only acknlowledge interrupt sources we can properly
383 * handle here - the RTL_REG_INTRSTATUS_RXOVERFLOW/
384 * RTL_REG_INTRSTATUS_RXFIFOOVER MUST be handled in the
468fd955 385 * rtl8139_recv() function.
a5e66e51 386 */
67fdbc06
MV
387 status &= RTL_REG_INTRSTATUS_TXOK | RTL_REG_INTRSTATUS_TXERR |
388 RTL_REG_INTRSTATUS_PCIERR;
389 outw(status, ioaddr + RTL_REG_INTRSTATUS);
390 if (status)
a5e66e51 391 break;
67fdbc06 392
d1276c76
SK
393 udelay(10);
394 } while (i++ < RTL_TIMEOUT);
63f34912 395
67fdbc06 396 txstatus = inl(ioaddr + RTL_REG_TXSTATUS0 + cur_tx * 4);
ecc6aa8c 397
67fdbc06 398 if (!(status & RTL_REG_INTRSTATUS_TXOK)) {
ecc6aa8c 399 debug_cond(DEBUG_TX,
67fdbc06
MV
400 "tx timeout/error (%d usecs), status %hX txstatus %lX\n",
401 10 * i, status, txstatus);
ecc6aa8c 402
c7a3e35d 403 rtl8139_reset(dev);
63f34912
WD
404
405 return 0;
406 }
67fdbc06
MV
407
408 cur_tx = (cur_tx + 1) % NUM_TX_DESC;
409
410 debug_cond(DEBUG_TX, "tx done, status %hX txstatus %lX\n",
411 status, txstatus);
412
413 return length;
63f34912
WD
414}
415
468fd955 416static int rtl8139_recv(struct eth_device *dev)
63f34912 417{
468fd955
MV
418 const unsigned int rxstat = RTL_REG_INTRSTATUS_RXFIFOOVER |
419 RTL_REG_INTRSTATUS_RXOVERFLOW |
420 RTL_REG_INTRSTATUS_RXOK;
63f34912 421 unsigned int rx_size, rx_status;
468fd955
MV
422 unsigned int ring_offs;
423 unsigned int status;
424 int length = 0;
63f34912
WD
425
426 ioaddr = dev->iobase;
427
468fd955 428 if (inb(ioaddr + RTL_REG_CHIPCMD) & RTL_REG_CHIPCMD_RXBUFEMPTY)
63f34912 429 return 0;
63f34912 430
a5e66e51 431 status = inw(ioaddr + RTL_REG_INTRSTATUS);
63f34912 432 /* See below for the rest of the interrupt acknowledges. */
468fd955 433 outw(status & ~rxstat, ioaddr + RTL_REG_INTRSTATUS);
63f34912 434
468fd955 435 debug_cond(DEBUG_RX, "%s: int %hX ", __func__, status);
63f34912
WD
436
437 ring_offs = cur_rx % RX_BUF_LEN;
96a23674 438 /* ring_offs is guaranteed being 4-byte aligned */
c2f896b8 439 rx_status = le32_to_cpu(*(unsigned int *)(rx_ring + ring_offs));
63f34912
WD
440 rx_size = rx_status >> 16;
441 rx_status &= 0xffff;
442
a5e66e51
MV
443 if ((rx_status & (RTL_STS_RXBADSYMBOL | RTL_STS_RXRUNT |
444 RTL_STS_RXTOOLONG | RTL_STS_RXCRCERR |
445 RTL_STS_RXBADALIGN)) ||
468fd955
MV
446 (rx_size < ETH_ZLEN) ||
447 (rx_size > ETH_FRAME_LEN + 4)) {
63f34912 448 printf("rx error %hX\n", rx_status);
468fd955
MV
449 /* this clears all interrupts still pending */
450 rtl8139_reset(dev);
63f34912
WD
451 return 0;
452 }
453
454 /* Received a good packet */
455 length = rx_size - 4; /* no one cares about the FCS */
468fd955 456 if (ring_offs + 4 + rx_size - 4 > RX_BUF_LEN) {
63f34912 457 unsigned char rxdata[RX_BUF_LEN];
468fd955 458 int semi_count = RX_BUF_LEN - ring_offs - 4;
63f34912
WD
459
460 memcpy(rxdata, rx_ring + ring_offs + 4, semi_count);
468fd955
MV
461 memcpy(&rxdata[semi_count], rx_ring,
462 rx_size - 4 - semi_count);
63f34912 463
1fd92db8 464 net_process_received_packet(rxdata, length);
ecc6aa8c 465 debug_cond(DEBUG_RX, "rx packet %d+%d bytes",
468fd955 466 semi_count, rx_size - 4 - semi_count);
63f34912 467 } else {
1fd92db8 468 net_process_received_packet(rx_ring + ring_offs + 4, length);
468fd955 469 debug_cond(DEBUG_RX, "rx packet %d bytes", rx_size - 4);
63f34912 470 }
96a23674 471 flush_cache((unsigned long)rx_ring, RX_BUF_LEN);
63f34912 472
468fd955 473 cur_rx = ROUND(cur_rx + rx_size + 4, 4);
a5e66e51 474 outw(cur_rx - 16, ioaddr + RTL_REG_RXBUFPTR);
468fd955
MV
475 /*
476 * See RTL8139 Programming Guide V0.1 for the official handling of
477 * Rx overflow situations. The document itself contains basically
478 * no usable information, except for a few exception handling rules.
479 */
480 outw(status & rxstat, ioaddr + RTL_REG_INTRSTATUS);
481
63f34912
WD
482 return length;
483}
484
6ee6caaf
MV
485static int rtl8139_init(struct eth_device *dev, bd_t *bis)
486{
487 unsigned short *ap = (unsigned short *)dev->enetaddr;
488 int addr_len, i;
489 u8 reg;
490
491 ioaddr = dev->iobase;
492
493 /* Bring the chip out of low-power mode. */
494 outb(0x00, ioaddr + RTL_REG_CONFIG1);
495
496 addr_len = rtl8139_read_eeprom(0, 8) == 0x8129 ? 8 : 6;
497 for (i = 0; i < 3; i++)
498 *ap++ = le16_to_cpu(rtl8139_read_eeprom(i + 7, addr_len));
499
500 rtl8139_reset(dev);
501
502 reg = inb(ioaddr + RTL_REG_MEDIASTATUS);
503 if (reg & RTL_REG_MEDIASTATUS_MSRLINKFAIL) {
504 printf("Cable not connected or other link failure\n");
505 return -1;
506 }
507
508 return 0;
509}
510
661479ff 511static void rtl8139_stop(struct eth_device *dev)
63f34912 512{
b6e4c403
WD
513 ioaddr = dev->iobase;
514
38b306db 515 rtl8139_hw_reset(dev);
63f34912 516}
6ee6caaf
MV
517
518static int rtl8139_bcast_addr(struct eth_device *dev, const u8 *bcast_mac,
519 int join)
520{
521 return 0;
522}
523
524static struct pci_device_id supported[] = {
525 { PCI_VENDOR_ID_REALTEK, PCI_DEVICE_ID_REALTEK_8139 },
526 { PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_8139 },
527 { }
528};
529
530int rtl8139_initialize(bd_t *bis)
531{
532 struct eth_device *dev;
533 int card_number = 0;
534 pci_dev_t devno;
535 int idx = 0;
536 u32 iobase;
537
538 while (1) {
539 /* Find RTL8139 */
540 devno = pci_find_devices(supported, idx++);
541 if (devno < 0)
542 break;
543
544 pci_read_config_dword(devno, PCI_BASE_ADDRESS_1, &iobase);
545 iobase &= ~0xf;
546
547 debug("rtl8139: REALTEK RTL8139 @0x%x\n", iobase);
548
549 dev = (struct eth_device *)malloc(sizeof(*dev));
550 if (!dev) {
551 printf("Can not allocate memory of rtl8139\n");
552 break;
553 }
554 memset(dev, 0, sizeof(*dev));
555
556 sprintf(dev->name, "RTL8139#%d", card_number);
557
558 dev->priv = (void *)devno;
559 dev->iobase = (int)bus_to_phys(iobase);
560 dev->init = rtl8139_init;
561 dev->halt = rtl8139_stop;
562 dev->send = rtl8139_send;
563 dev->recv = rtl8139_recv;
564 dev->mcast = rtl8139_bcast_addr;
565
566 eth_register(dev);
567
568 card_number++;
569
570 pci_write_config_byte(devno, PCI_LATENCY_TIMER, 0x20);
571
572 udelay(10 * 1000);
573 }
574
575 return card_number;
576}
This page took 0.442006 seconds and 4 git commands to generate.