]>
Commit | Line | Data |
---|---|---|
d67b0d97 EN |
1 | /* |
2 | * Copyright (C) 2010-2011 Freescale Semiconductor, Inc. | |
3 | * | |
4 | * Configuration settings for the Boundary Devices Nitrogen6X | |
5 | * and Freescale i.MX6Q Sabre Lite boards. | |
6 | * | |
1a459660 | 7 | * SPDX-License-Identifier: GPL-2.0+ |
d67b0d97 EN |
8 | */ |
9 | ||
10 | #ifndef __CONFIG_H | |
11 | #define __CONFIG_H | |
12 | ||
02824dc7 | 13 | #include "mx6_common.h" |
d67b0d97 EN |
14 | |
15 | #define CONFIG_MACH_TYPE 3769 | |
16 | ||
d67b0d97 EN |
17 | /* Size of malloc() pool */ |
18 | #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024) | |
19 | ||
d67b0d97 | 20 | #define CONFIG_MISC_INIT_R |
f3d7cff5 | 21 | #define CONFIG_USBD_HS |
f3d7cff5 TK |
22 | #define CONFIG_USB_ETHER |
23 | #define CONFIG_USB_ETH_CDC | |
24 | #define CONFIG_NETCONSOLE | |
d67b0d97 EN |
25 | |
26 | #define CONFIG_MXC_UART | |
27 | #define CONFIG_MXC_UART_BASE UART2_BASE | |
28 | ||
d67b0d97 | 29 | #ifdef CONFIG_CMD_SF |
d67b0d97 EN |
30 | #define CONFIG_MXC_SPI |
31 | #define CONFIG_SF_DEFAULT_BUS 0 | |
155fa9af | 32 | #define CONFIG_SF_DEFAULT_CS 0 |
d67b0d97 EN |
33 | #define CONFIG_SF_DEFAULT_SPEED 25000000 |
34 | #define CONFIG_SF_DEFAULT_MODE (SPI_MODE_0) | |
35 | #endif | |
36 | ||
37 | /* I2C Configs */ | |
b089d039 | 38 | #define CONFIG_SYS_I2C |
39 | #define CONFIG_SYS_I2C_MXC | |
03544c66 AA |
40 | #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ |
41 | #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ | |
f8cb101e | 42 | #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ |
d67b0d97 | 43 | #define CONFIG_SYS_I2C_SPEED 100000 |
5dbdc3cf | 44 | #define CONFIG_I2C_EDID |
d67b0d97 | 45 | |
d67b0d97 | 46 | /* MMC Configs */ |
d67b0d97 EN |
47 | #define CONFIG_SYS_FSL_ESDHC_ADDR 0 |
48 | #define CONFIG_SYS_FSL_USDHC_NUM 2 | |
49 | ||
d67b0d97 EN |
50 | #ifdef CONFIG_MX6Q |
51 | #define CONFIG_CMD_SATA | |
52 | #endif | |
53 | ||
54 | /* | |
55 | * SATA Configs | |
56 | */ | |
57 | #ifdef CONFIG_CMD_SATA | |
58 | #define CONFIG_DWC_AHSATA | |
59 | #define CONFIG_SYS_SATA_MAX_DEVICE 1 | |
60 | #define CONFIG_DWC_AHSATA_PORT_ID 0 | |
61 | #define CONFIG_DWC_AHSATA_BASE_ADDR SATA_ARB_BASE_ADDR | |
62 | #define CONFIG_LBA48 | |
63 | #define CONFIG_LIBATA | |
64 | #endif | |
65 | ||
d67b0d97 EN |
66 | #define CONFIG_FEC_MXC |
67 | #define CONFIG_MII | |
68 | #define IMX_FEC_BASE ENET_BASE_ADDR | |
69 | #define CONFIG_FEC_XCV_TYPE RGMII | |
70 | #define CONFIG_ETHPRIME "FEC" | |
71 | #define CONFIG_FEC_MXC_PHYADDR 6 | |
72 | #define CONFIG_PHYLIB | |
73 | #define CONFIG_PHY_MICREL | |
74 | #define CONFIG_PHY_MICREL_KSZ9021 | |
75 | ||
76 | /* USB Configs */ | |
d67b0d97 EN |
77 | #define CONFIG_USB_HOST_ETHER |
78 | #define CONFIG_USB_ETHER_ASIX | |
a743415f | 79 | #define CONFIG_USB_ETHER_MCS7830 |
d67b0d97 | 80 | #define CONFIG_USB_ETHER_SMSC95XX |
d1a52860 TK |
81 | #define CONFIG_USB_MAX_CONTROLLER_COUNT 2 |
82 | #define CONFIG_EHCI_HCD_INIT_AFTER_RESET /* For OTG port */ | |
d67b0d97 EN |
83 | #define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW) |
84 | #define CONFIG_MXC_USB_FLAGS 0 | |
c36c0008 | 85 | #define CONFIG_SYS_USB_EVENT_POLL_VIA_CONTROL_EP |
d67b0d97 | 86 | |
d67b0d97 | 87 | /* Framebuffer and LCD */ |
d67b0d97 | 88 | #define CONFIG_VIDEO_IPUV3 |
d67b0d97 EN |
89 | #define CONFIG_VIDEO_BMP_RLE8 |
90 | #define CONFIG_SPLASH_SCREEN | |
761bc195 EN |
91 | #define CONFIG_SPLASH_SCREEN_ALIGN |
92 | #define CONFIG_VIDEO_BMP_GZIP | |
93 | #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (6 * 1024 * 1024) | |
d67b0d97 | 94 | #define CONFIG_BMP_16BPP |
d67b0d97 | 95 | #define CONFIG_IPUV3_CLK 260000000 |
5ea7f0e3 | 96 | #define CONFIG_IMX_HDMI |
a47e4495 | 97 | #define CONFIG_IMX_VIDEO_SKIP |
d67b0d97 | 98 | |
d67b0d97 EN |
99 | #define CONFIG_PREBOOT "" |
100 | ||
d67b0d97 EN |
101 | #ifdef CONFIG_CMD_SATA |
102 | #define CONFIG_DRIVE_SATA "sata " | |
103 | #else | |
104 | #define CONFIG_DRIVE_SATA | |
105 | #endif | |
106 | ||
107 | #ifdef CONFIG_CMD_MMC | |
108 | #define CONFIG_DRIVE_MMC "mmc " | |
109 | #else | |
110 | #define CONFIG_DRIVE_MMC | |
111 | #endif | |
112 | ||
5b7103e0 DR |
113 | #ifdef CONFIG_USB_STORAGE |
114 | #define CONFIG_DRIVE_USB "usb " | |
115 | #else | |
116 | #define CONFIG_DRIVE_USB | |
117 | #endif | |
118 | ||
119 | #define CONFIG_DRIVE_TYPES CONFIG_DRIVE_SATA CONFIG_DRIVE_MMC CONFIG_DRIVE_USB | |
8d97b3ad | 120 | #define CONFIG_UMSDEVS CONFIG_DRIVE_SATA CONFIG_DRIVE_MMC |
d67b0d97 | 121 | |
f8b1e86d FE |
122 | #if defined(CONFIG_SABRELITE) |
123 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
124 | "script=boot.scr\0" \ | |
125 | "uimage=uImage\0" \ | |
126 | "console=ttymxc1\0" \ | |
127 | "fdt_high=0xffffffff\0" \ | |
128 | "initrd_high=0xffffffff\0" \ | |
129 | "fdt_file=imx6q-sabrelite.dtb\0" \ | |
6584a1b5 | 130 | "fdt_addr=0x18000000\0" \ |
f8b1e86d FE |
131 | "boot_fdt=try\0" \ |
132 | "ip_dyn=yes\0" \ | |
1c3e62d6 | 133 | "usb_pgood_delay=2000\0" \ |
05d1c245 | 134 | "mmcdevs=0 1\0" \ |
f8b1e86d FE |
135 | "mmcpart=1\0" \ |
136 | "mmcroot=/dev/mmcblk0p2 rootwait rw\0" \ | |
137 | "mmcargs=setenv bootargs console=${console},${baudrate} " \ | |
138 | "root=${mmcroot}\0" \ | |
139 | "loadbootscript=" \ | |
3ee96c7d | 140 | "load mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \ |
f8b1e86d FE |
141 | "bootscript=echo Running bootscript from mmc ...; " \ |
142 | "source\0" \ | |
3ee96c7d GG |
143 | "loaduimage=load mmc ${mmcdev}:${mmcpart} ${loadaddr} ${uimage}\0" \ |
144 | "loadfdt=load mmc ${mmcdev}:${mmcpart} ${fdt_addr} ${fdt_file}\0" \ | |
f8b1e86d FE |
145 | "mmcboot=echo Booting from mmc ...; " \ |
146 | "run mmcargs; " \ | |
147 | "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \ | |
148 | "if run loadfdt; then " \ | |
149 | "bootm ${loadaddr} - ${fdt_addr}; " \ | |
150 | "else " \ | |
151 | "if test ${boot_fdt} = try; then " \ | |
152 | "bootm; " \ | |
153 | "else " \ | |
154 | "echo WARN: Cannot load the DT; " \ | |
155 | "fi; " \ | |
156 | "fi; " \ | |
157 | "else " \ | |
158 | "bootm; " \ | |
159 | "fi;\0" \ | |
160 | "netargs=setenv bootargs console=${console},${baudrate} " \ | |
161 | "root=/dev/nfs " \ | |
162 | "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \ | |
163 | "netboot=echo Booting from net ...; " \ | |
164 | "run netargs; " \ | |
165 | "if test ${ip_dyn} = yes; then " \ | |
166 | "setenv get_cmd dhcp; " \ | |
167 | "else " \ | |
168 | "setenv get_cmd tftp; " \ | |
169 | "fi; " \ | |
170 | "${get_cmd} ${uimage}; " \ | |
171 | "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \ | |
172 | "if ${get_cmd} ${fdt_addr} ${fdt_file}; then " \ | |
173 | "bootm ${loadaddr} - ${fdt_addr}; " \ | |
174 | "else " \ | |
175 | "if test ${boot_fdt} = try; then " \ | |
176 | "bootm; " \ | |
177 | "else " \ | |
178 | "echo WARN: Cannot load the DT; " \ | |
179 | "fi; " \ | |
180 | "fi; " \ | |
181 | "else " \ | |
182 | "bootm; " \ | |
183 | "fi;\0" | |
184 | ||
185 | #define CONFIG_BOOTCOMMAND \ | |
05d1c245 GG |
186 | "for mmcdev in ${mmcdevs}; do " \ |
187 | "mmc dev ${mmcdev}; " \ | |
188 | "if mmc rescan; then " \ | |
189 | "if run loadbootscript; then " \ | |
190 | "run bootscript; " \ | |
191 | "else " \ | |
192 | "if run loaduimage; then " \ | |
193 | "run mmcboot; " \ | |
194 | "fi; " \ | |
195 | "fi; " \ | |
196 | "fi; " \ | |
197 | "done; " \ | |
198 | "run netboot; " | |
f8b1e86d | 199 | #else |
d67b0d97 | 200 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
5b7103e0 | 201 | "bootdevs=" CONFIG_DRIVE_TYPES "\0" \ |
8d97b3ad | 202 | "umsdevs=" CONFIG_UMSDEVS "\0" \ |
1c3e62d6 | 203 | "usb_pgood_delay=2000\0" \ |
d67b0d97 EN |
204 | "console=ttymxc1\0" \ |
205 | "clearenv=if sf probe || sf probe || sf probe 1 ; then " \ | |
206 | "sf erase 0xc0000 0x2000 && " \ | |
207 | "echo restored environment to factory default ; fi\0" \ | |
5b7103e0 | 208 | "bootcmd=for dtype in ${bootdevs}" \ |
d67b0d97 | 209 | "; do " \ |
5b7103e0 DR |
210 | "if itest.s \"xusb\" == \"x${dtype}\" ; then " \ |
211 | "usb start ;" \ | |
212 | "fi; " \ | |
d67b0d97 | 213 | "for disk in 0 1 ; do ${dtype} dev ${disk} ;" \ |
43a3431c KM |
214 | "load " \ |
215 | "${dtype} ${disk}:1 " \ | |
216 | "10008000 " \ | |
217 | "/6x_bootscript" \ | |
218 | "&& source 10008000 ; " \ | |
d67b0d97 EN |
219 | "done ; " \ |
220 | "done; " \ | |
221 | "setenv stdout serial,vga ; " \ | |
222 | "echo ; echo 6x_bootscript not found ; " \ | |
223 | "echo ; echo serial console at 115200, 8N1 ; echo ; " \ | |
224 | "echo details at http://boundarydevices.com/6q_bootscript ; " \ | |
8d97b3ad EN |
225 | "setenv stdout serial;" \ |
226 | "setenv stdin serial,usbkbd;" \ | |
227 | "for dtype in ${umsdevs} ; do " \ | |
228 | "if itest.s sata == ${dtype}; then " \ | |
229 | "initcmd='sata init' ;" \ | |
230 | "else " \ | |
231 | "initcmd='mmc rescan' ;" \ | |
232 | "fi; " \ | |
233 | "for disk in 0 1 ; do " \ | |
234 | "if $initcmd && $dtype dev $disk ; then " \ | |
235 | "setenv stdout serial,vga; " \ | |
236 | "echo expose ${dtype} ${disk} " \ | |
237 | "over USB; " \ | |
238 | "ums 0 $dtype $disk ;" \ | |
239 | "fi; " \ | |
240 | " done; " \ | |
241 | "done ;" \ | |
242 | "setenv stdout serial,vga; " \ | |
243 | "echo no block devices found;" \ | |
244 | "\0" \ | |
8145ccc3 | 245 | "initrd_high=0xffffffff\0" \ |
5b7103e0 | 246 | "upgradeu=for dtype in ${bootdevs}" \ |
d67b0d97 EN |
247 | "; do " \ |
248 | "for disk in 0 1 ; do ${dtype} dev ${disk} ;" \ | |
43a3431c KM |
249 | "load ${dtype} ${disk}:1 10008000 " \ |
250 | "/6x_upgrade " \ | |
251 | "&& source 10008000 ; " \ | |
d67b0d97 EN |
252 | "done ; " \ |
253 | "done\0" \ | |
254 | ||
f8b1e86d | 255 | #endif |
d67b0d97 | 256 | /* Miscellaneous configurable options */ |
d67b0d97 EN |
257 | #define CONFIG_SYS_MEMTEST_START 0x10000000 |
258 | #define CONFIG_SYS_MEMTEST_END 0x10010000 | |
259 | #define CONFIG_SYS_MEMTEST_SCRATCH 0x10800000 | |
260 | ||
d67b0d97 EN |
261 | /* Physical Memory Map */ |
262 | #define CONFIG_NR_DRAM_BANKS 1 | |
263 | #define PHYS_SDRAM MMDC0_ARB_BASE_ADDR | |
264 | ||
265 | #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM | |
266 | #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR | |
267 | #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE | |
268 | ||
269 | #define CONFIG_SYS_INIT_SP_OFFSET \ | |
270 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) | |
271 | #define CONFIG_SYS_INIT_SP_ADDR \ | |
272 | (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) | |
273 | ||
056845c2 | 274 | /* Environment organization */ |
d67b0d97 EN |
275 | #define CONFIG_ENV_SIZE (8 * 1024) |
276 | ||
f8b1e86d FE |
277 | #if defined(CONFIG_SABRELITE) |
278 | #define CONFIG_ENV_IS_IN_MMC | |
279 | #else | |
d67b0d97 | 280 | #define CONFIG_ENV_IS_IN_SPI_FLASH |
f8b1e86d | 281 | #endif |
d67b0d97 EN |
282 | |
283 | #if defined(CONFIG_ENV_IS_IN_MMC) | |
284 | #define CONFIG_ENV_OFFSET (6 * 64 * 1024) | |
285 | #define CONFIG_SYS_MMC_ENV_DEV 0 | |
286 | #elif defined(CONFIG_ENV_IS_IN_SPI_FLASH) | |
287 | #define CONFIG_ENV_OFFSET (768 * 1024) | |
288 | #define CONFIG_ENV_SECT_SIZE (8 * 1024) | |
289 | #define CONFIG_ENV_SPI_BUS CONFIG_SF_DEFAULT_BUS | |
290 | #define CONFIG_ENV_SPI_CS CONFIG_SF_DEFAULT_CS | |
291 | #define CONFIG_ENV_SPI_MODE CONFIG_SF_DEFAULT_MODE | |
292 | #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED | |
293 | #endif | |
294 | ||
d67b0d97 EN |
295 | #define CONFIG_SYS_ALT_MEMTEST |
296 | ||
147f8fa3 MV |
297 | /* |
298 | * PCI express | |
299 | */ | |
147f8fa3 | 300 | #ifdef CONFIG_CMD_PCI |
147f8fa3 MV |
301 | #define CONFIG_PCI_SCAN_SHOW |
302 | #define CONFIG_PCIE_IMX | |
303 | #endif | |
304 | ||
01acd6ab | 305 | #define CONFIG_USB_FUNCTION_MASS_STORAGE |
84e2dc0c | 306 | |
17da3c0c | 307 | #define CONFIG_USB_FUNCTION_FASTBOOT |
e9feee63 EN |
308 | #define CONFIG_CMD_FASTBOOT |
309 | #define CONFIG_ANDROID_BOOT_IMAGE | |
a588d99a PK |
310 | #define CONFIG_FASTBOOT_BUF_ADDR CONFIG_SYS_LOAD_ADDR |
311 | #define CONFIG_FASTBOOT_BUF_SIZE 0x07000000 | |
e9feee63 | 312 | |
d67b0d97 | 313 | #endif /* __CONFIG_H */ |