]> Git Repo - u-boot.git/blame - board/renesas/silk/silk.c
common: Move hang() to the same header as panic()
[u-boot.git] / board / renesas / silk / silk.c
CommitLineData
83d290c5 1// SPDX-License-Identifier: GPL-2.0
3b7f0e10
VB
2/*
3 * board/renesas/silk/silk.c
4 *
5 * Copyright (C) 2015 Renesas Electronics Corporation
6 * Copyright (C) 2015 Cogent Embedded, Inc.
3b7f0e10
VB
7 */
8
9#include <common.h>
657afb14 10#include <cpu_func.h>
7b51b576 11#include <env.h>
29a4a9f1 12#include <hang.h>
3b7f0e10 13#include <malloc.h>
3cfab108
NI
14#include <dm.h>
15#include <dm/platform_data/serial_sh.h>
f3998fdc 16#include <env_internal.h>
3b7f0e10
VB
17#include <asm/processor.h>
18#include <asm/mach-types.h>
19#include <asm/io.h>
1221ce45 20#include <linux/errno.h>
3b7f0e10
VB
21#include <asm/arch/sys_proto.h>
22#include <asm/gpio.h>
23#include <asm/arch/rmobile.h>
24#include <asm/arch/rcar-mstp.h>
25#include <asm/arch/mmc.h>
275ec28e 26#include <asm/arch/sh_sdhi.h>
3b7f0e10
VB
27#include <netdev.h>
28#include <miiphy.h>
29#include <i2c.h>
30#include <div64.h>
31#include "qos.h"
32
33DECLARE_GLOBAL_DATA_PTR;
34
3b7f0e10
VB
35void s_init(void)
36{
37 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
38 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
39
40 /* Watchdog init */
41 writel(0xA5A5A500, &rwdt->rwtcsra);
42 writel(0xA5A5A500, &swdt->swtcsra);
43
44 /* QoS */
45 qos_init();
3b7f0e10
VB
46}
47
f7aa3cd4
MV
48#define TMU0_MSTP125 BIT(25)
49#define MMC0_MSTP315 BIT(15)
275ec28e
VB
50
51#define SD1CKCR 0xE6150078
f7aa3cd4 52#define SD_97500KHZ 0x7
3b7f0e10
VB
53
54int board_early_init_f(void)
55{
56 /* TMU */
57 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
58
f7aa3cd4
MV
59 /* Set SD1 to the 97.5MHz */
60 writel(SD_97500KHZ, SD1CKCR);
3b7f0e10 61
3b7f0e10
VB
62 return 0;
63}
64
f7aa3cd4
MV
65#define ETHERNET_PHY_RESET 56 /* GPIO 1 24 */
66
3b7f0e10
VB
67int board_init(void)
68{
69 /* adress of boot parameters */
70 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
71
f7aa3cd4
MV
72 /* Force ethernet PHY out of reset */
73 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
74 gpio_direction_output(ETHERNET_PHY_RESET, 0);
3b7f0e10 75 mdelay(20);
f7aa3cd4 76 gpio_direction_output(ETHERNET_PHY_RESET, 1);
3b7f0e10
VB
77 udelay(1);
78
79 return 0;
80}
81
f7aa3cd4 82int dram_init(void)
3b7f0e10 83{
12308b12 84 if (fdtdec_setup_mem_size_base() != 0)
f7aa3cd4 85 return -EINVAL;
3b7f0e10 86
3b7f0e10 87 return 0;
3b7f0e10
VB
88}
89
f7aa3cd4 90int dram_init_banksize(void)
3b7f0e10 91{
f7aa3cd4
MV
92 fdtdec_setup_memory_banksize();
93
94 return 0;
3b7f0e10
VB
95}
96
f7aa3cd4
MV
97/* porter has KSZ8041RNLI */
98#define PHY_CONTROL1 0x1E
4bbd4642 99#define PHY_LED_MODE 0xC000
f7aa3cd4
MV
100#define PHY_LED_MODE_ACK 0x4000
101int board_phy_config(struct phy_device *phydev)
3b7f0e10 102{
f7aa3cd4
MV
103 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
104 ret &= ~PHY_LED_MODE;
105 ret |= PHY_LED_MODE_ACK;
106 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
3b7f0e10
VB
107
108 return 0;
109}
110
3b7f0e10
VB
111void reset_cpu(ulong addr)
112{
f7aa3cd4
MV
113 struct udevice *dev;
114 const u8 pmic_bus = 1;
fe537802 115 const u8 pmic_addr = 0x5a;
f7aa3cd4
MV
116 u8 data;
117 int ret;
118
119 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
120 if (ret)
121 hang();
122
123 ret = dm_i2c_read(dev, 0x13, &data, 1);
124 if (ret)
125 hang();
3b7f0e10 126
f7aa3cd4
MV
127 data |= BIT(1);
128
129 ret = dm_i2c_write(dev, 0x13, &data, 1);
130 if (ret)
131 hang();
3b7f0e10 132}
3cfab108 133
f7aa3cd4
MV
134enum env_location env_get_location(enum env_operation op, int prio)
135{
136 const u32 load_magic = 0xb33fc0de;
3cfab108 137
f7aa3cd4
MV
138 /* Block environment access if loaded using JTAG */
139 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
140 (op != ENVOP_INIT))
141 return ENVL_UNKNOWN;
142
143 if (prio)
144 return ENVL_UNKNOWN;
145
146 return ENVL_SPI_FLASH;
147}
This page took 0.202124 seconds and 4 git commands to generate.