]> Git Repo - u-boot.git/blame - include/configs/microblaze-generic.h
microblaze: Enable MICREL_KSZ9021
[u-boot.git] / include / configs / microblaze-generic.h
CommitLineData
76316a31 1/*
4aecfb16 2 * (C) Copyright 2007-2010 Michal Simek
76316a31 3 *
cb1bc63b 4 * Michal SIMEK <[email protected]>
76316a31 5 *
1a459660 6 * SPDX-License-Identifier: GPL-2.0+
76316a31
MS
7 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
52a822ed 12#include "../board/xilinx/microblaze-generic/xparameters.h"
76316a31 13
4aecfb16 14/* MicroBlaze CPU */
1a50f164 15#define MICROBLAZE_V5 1
76316a31 16
bcec8f49 17/* linear and spi flash memory */
1fe7e8fa
SL
18#ifdef XILINX_FLASH_START
19#define FLASH
bcec8f49 20#undef SPIFLASH
1fe7e8fa
SL
21#undef RAMENV /* hold environment in flash */
22#else
bcec8f49 23#ifdef XILINX_SPI_FLASH_BASEADDR
1fe7e8fa 24#undef FLASH
bcec8f49
SL
25#define SPIFLASH
26#undef RAMENV /* hold environment in flash */
27#else
28#undef FLASH
29#undef SPIFLASH
1fe7e8fa
SL
30#define RAMENV /* hold environment in RAM */
31#endif
bcec8f49 32#endif
1fe7e8fa 33
76316a31 34/* uart */
67659e2e
MS
35# define CONFIG_BAUDRATE 115200
36/* The following table includes the supported baudrates */
37# define CONFIG_SYS_BAUDRATE_TABLE \
38 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400}
39
76316a31 40/* setting reset address */
14d0a02a 41/*#define CONFIG_SYS_RESET_ADDRESS CONFIG_SYS_TEXT_BASE*/
76316a31 42
17980495 43/* ethernet */
1252df06 44#undef CONFIG_SYS_ENET
d1d37b5c 45#if defined(XILINX_EMACLITE_BASEADDR) || defined(CONFIG_OF_CONTROL)
8422a35e 46# define CONFIG_XILINX_EMACLITE 1
4aecfb16 47# define CONFIG_SYS_ENET
8422a35e 48#endif
e634138e
MS
49#if defined(XILINX_AXIEMAC_BASEADDR)
50# define CONFIG_XILINX_AXIEMAC 1
51# define CONFIG_SYS_ENET
52#endif
330e5545 53
e5845e21 54#undef ET_DEBUG
17980495 55
76316a31 56/* gpio */
4c6a6f02 57#ifdef XILINX_GPIO_BASEADDR
4e779ad2 58# define CONFIG_XILINX_GPIO
4aecfb16 59# define CONFIG_SYS_GPIO_0_ADDR XILINX_GPIO_BASEADDR
4c6a6f02 60#endif
76316a31
MS
61
62/* interrupt controller */
4d49b280 63#ifdef XILINX_INTC_BASEADDR
4aecfb16
MS
64# define CONFIG_SYS_INTC_0_ADDR XILINX_INTC_BASEADDR
65# define CONFIG_SYS_INTC_0_NUM XILINX_INTC_NUM_INTR_INPUTS
4d49b280 66#endif
76316a31
MS
67
68/* timer */
bcbb046b 69#if defined(XILINX_TIMER_BASEADDR) && defined(XILINX_TIMER_IRQ)
4aecfb16
MS
70# define CONFIG_SYS_TIMER_0_ADDR XILINX_TIMER_BASEADDR
71# define CONFIG_SYS_TIMER_0_IRQ XILINX_TIMER_IRQ
4d49b280 72#endif
bcbb046b 73
0f21f98d
MS
74/* watchdog */
75#if defined(XILINX_WATCHDOG_BASEADDR) && defined(XILINX_WATCHDOG_IRQ)
76# define CONFIG_WATCHDOG_BASEADDR XILINX_WATCHDOG_BASEADDR
77# define CONFIG_WATCHDOG_IRQ XILINX_WATCHDOG_IRQ
b5e9b9a9
MS
78# ifndef CONFIG_SPL_BUILD
79# define CONFIG_HW_WATCHDOG
80# define CONFIG_XILINX_TB_WATCHDOG
81# endif
0f21f98d
MS
82#endif
83
0f925822
MY
84#if !defined(CONFIG_OF_CONTROL) || \
85 (defined(CONFIG_SPL_BUILD) && !defined(CONFIG_SPL_OF_CONTROL))
76316a31 86/* ddr sdram - main memory */
e945f6dc
MS
87# define CONFIG_SYS_SDRAM_BASE XILINX_RAM_START
88# define CONFIG_SYS_SDRAM_SIZE XILINX_RAM_SIZE
89#endif
90
91#define CONFIG_SYS_MALLOC_LEN 0xC0000
92
93/* Stack location before relocation */
4fcd0b33
MS
94#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_TEXT_BASE - \
95 CONFIG_SYS_MALLOC_F_LEN)
76316a31 96
8f371b18
SL
97/*
98 * CFI flash memory layout - Example
99 * CONFIG_SYS_FLASH_BASE = 0x2200_0000;
100 * CONFIG_SYS_FLASH_SIZE = 0x0080_0000; 8MB
101 *
102 * SECT_SIZE = 0x20000; 128kB is one sector
103 * CONFIG_ENV_SIZE = SECT_SIZE; 128kB environment store
104 *
105 * 0x2200_0000 CONFIG_SYS_FLASH_BASE
106 * FREE 256kB
107 * 0x2204_0000 CONFIG_ENV_ADDR
108 * ENV_AREA 128kB
109 * 0x2206_0000
110 * FREE
111 * 0x2280_0000 CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_SIZE
112 *
113 */
114
76316a31 115#ifdef FLASH
4aecfb16
MS
116# define CONFIG_SYS_FLASH_BASE XILINX_FLASH_START
117# define CONFIG_SYS_FLASH_SIZE XILINX_FLASH_SIZE
118# define CONFIG_SYS_FLASH_CFI 1
119# define CONFIG_FLASH_CFI_DRIVER 1
120/* ?empty sector */
121# define CONFIG_SYS_FLASH_EMPTY_INFO 1
122/* max number of memory banks */
123# define CONFIG_SYS_MAX_FLASH_BANKS 1
124/* max number of sectors on one chip */
125# define CONFIG_SYS_MAX_FLASH_SECT 512
126/* hardware flash protection */
127# define CONFIG_SYS_FLASH_PROTECTION
22ff7f4d
MS
128/* use buffered writes (20x faster) */
129# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
4aecfb16
MS
130# ifdef RAMENV
131# define CONFIG_ENV_IS_NOWHERE 1
132# define CONFIG_ENV_SIZE 0x1000
133# define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SIZE)
134
bcec8f49 135# else /* FLASH && !RAMENV */
4aecfb16
MS
136# define CONFIG_ENV_IS_IN_FLASH 1
137/* 128K(one sector) for env */
138# define CONFIG_ENV_SECT_SIZE 0x20000
139# define CONFIG_ENV_ADDR \
140 (CONFIG_SYS_FLASH_BASE + (2 * CONFIG_ENV_SECT_SIZE))
141# define CONFIG_ENV_SIZE 0x20000
bcec8f49 142# endif /* FLASH && !RAMBOOT */
76316a31 143#else /* !FLASH */
bcec8f49
SL
144
145#ifdef SPIFLASH
146# define CONFIG_SYS_NO_FLASH 1
147# define CONFIG_SYS_SPI_BASE XILINX_SPI_FLASH_BASEADDR
bcec8f49 148# define CONFIG_SPI 1
bcec8f49
SL
149# define CONFIG_SF_DEFAULT_MODE SPI_MODE_3
150# define CONFIG_SF_DEFAULT_SPEED XILINX_SPI_FLASH_MAX_FREQ
151# define CONFIG_SF_DEFAULT_CS XILINX_SPI_FLASH_CS
152
153# ifdef RAMENV
154# define CONFIG_ENV_IS_NOWHERE 1
155# define CONFIG_ENV_SIZE 0x1000
156# define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SIZE)
157
158# else /* SPIFLASH && !RAMENV */
159# define CONFIG_ENV_IS_IN_SPI_FLASH 1
160# define CONFIG_ENV_SPI_MODE SPI_MODE_3
161# define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
162# define CONFIG_ENV_SPI_CS CONFIG_SF_DEFAULT_CS
163/* 128K(two sectors) for env */
164# define CONFIG_ENV_SECT_SIZE 0x10000
165# define CONFIG_ENV_SIZE (2 * CONFIG_ENV_SECT_SIZE)
166/* Warning: adjust the offset in respect of other flash content and size */
167# define CONFIG_ENV_OFFSET (128 * CONFIG_ENV_SECT_SIZE) /* at 8MB */
168# endif /* SPIFLASH && !RAMBOOT */
169#else /* !SPIFLASH */
170
4aecfb16
MS
171/* ENV in RAM */
172# define CONFIG_SYS_NO_FLASH 1
173# define CONFIG_ENV_IS_NOWHERE 1
174# define CONFIG_ENV_SIZE 0x1000
175# define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SIZE)
bcec8f49 176#endif /* !SPIFLASH */
76316a31
MS
177#endif /* !FLASH */
178
853643d8
MS
179/* system ace */
180#ifdef XILINX_SYSACE_BASEADDR
4aecfb16
MS
181# define CONFIG_SYSTEMACE
182/* #define DEBUG_SYSTEMACE */
183# define SYSTEMACE_CONFIG_FPGA
184# define CONFIG_SYS_SYSTEMACE_BASE XILINX_SYSACE_BASEADDR
185# define CONFIG_SYS_SYSTEMACE_WIDTH XILINX_SYSACE_MEM_WIDTH
186# define CONFIG_DOS_PARTITION
853643d8
MS
187#endif
188
e9b737de 189#if defined(XILINX_USE_ICACHE)
4aecfb16 190# define CONFIG_ICACHE
e9b737de 191#else
4aecfb16 192# undef CONFIG_ICACHE
e9b737de
MS
193#endif
194
195#if defined(XILINX_USE_DCACHE)
4aecfb16 196# define CONFIG_DCACHE
e9b737de 197#else
4aecfb16 198# undef CONFIG_DCACHE
e9b737de
MS
199#endif
200
5811830f
MS
201#ifndef XILINX_DCACHE_BYTE_SIZE
202#define XILINX_DCACHE_BYTE_SIZE 32768
203#endif
204
079a136c
JL
205/*
206 * BOOTP options
207 */
208#define CONFIG_BOOTP_BOOTFILESIZE
209#define CONFIG_BOOTP_BOOTPATH
210#define CONFIG_BOOTP_GATEWAY
211#define CONFIG_BOOTP_HOSTNAME
76316a31 212
5dc11a51
JL
213/*
214 * Command line configuration.
215 */
5dc11a51 216#define CONFIG_CMD_ASKENV
5dc11a51 217#define CONFIG_CMD_IRQ
5dc11a51 218#define CONFIG_CMD_MFSL
4d49b280 219
e9b737de 220#if defined(CONFIG_DCACHE) || defined(CONFIG_ICACHE)
4aecfb16 221# define CONFIG_CMD_CACHE
e9b737de 222#else
4aecfb16 223# undef CONFIG_CMD_CACHE
e9b737de
MS
224#endif
225
ef0f2f57 226#ifdef CONFIG_SYS_ENET
4aecfb16
MS
227# define CONFIG_CMD_PING
228# define CONFIG_CMD_DHCP
4eb29cf0 229# define CONFIG_CMD_TFTPPUT
4d49b280 230#endif
853643d8
MS
231
232#if defined(CONFIG_SYSTEMACE)
4aecfb16
MS
233# define CONFIG_CMD_EXT2
234# define CONFIG_CMD_FAT
853643d8 235#endif
5dc11a51
JL
236
237#if defined(FLASH)
4aecfb16 238# define CONFIG_CMD_JFFS2
7cfb13a7
SL
239# define CONFIG_CMD_UBI
240# undef CONFIG_CMD_UBIFS
4aecfb16 241
bcec8f49 242# if !defined(RAMENV)
bcec8f49
SL
243# define CONFIG_CMD_SAVES
244# endif
245
246#else
247#if defined(SPIFLASH)
248# define CONFIG_CMD_SF
249
4aecfb16 250# if !defined(RAMENV)
4aecfb16
MS
251# define CONFIG_CMD_SAVES
252# endif
853643d8 253#else
4aecfb16 254# undef CONFIG_CMD_JFFS2
2cce2d32
SL
255# undef CONFIG_CMD_UBI
256# undef CONFIG_CMD_UBIFS
5dc11a51 257#endif
bcec8f49 258#endif
76316a31 259
5dc11a51 260#if defined(CONFIG_CMD_JFFS2)
7cfb13a7
SL
261# define CONFIG_MTD_PARTITIONS
262#endif
263
264#if defined(CONFIG_CMD_UBIFS)
265# define CONFIG_CMD_UBI
266# define CONFIG_LZO
267#endif
268
269#if defined(CONFIG_CMD_UBI)
270# define CONFIG_MTD_PARTITIONS
271# define CONFIG_RBTREE
272#endif
273
274#if defined(CONFIG_MTD_PARTITIONS)
275/* MTD partitions */
68d7d651 276#define CONFIG_CMD_MTDPARTS /* mtdparts command line support */
942556a9
SR
277#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
278#define CONFIG_FLASH_CFI_MTD
c82a541d 279#define MTDIDS_DEFAULT "nor0=flash-0"
144876a3
MS
280
281/* default mtd partition table */
c82a541d 282#define MTDPARTS_DEFAULT "mtdparts=flash-0:256k(u-boot),"\
144876a3
MS
283 "256k(env),3m(kernel),1m(romfs),"\
284 "1m(cramfs),-(jffs2)"
285#endif
286
4aecfb16
MS
287/* size of console buffer */
288#define CONFIG_SYS_CBSIZE 512
289 /* print buffer size */
290#define CONFIG_SYS_PBSIZE \
291 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
292/* max number of command args */
293#define CONFIG_SYS_MAXARGS 15
6d0f6bcf 294#define CONFIG_SYS_LONGHELP
4aecfb16
MS
295/* default load address */
296#define CONFIG_SYS_LOAD_ADDR XILINX_RAM_START
76316a31 297
330e5545 298#define CONFIG_BOOTDELAY -1 /* -1 disables auto-boot */
76316a31 299#define CONFIG_BOOTARGS "root=romfs"
330e5545 300#define CONFIG_HOSTNAME XILINX_BOARD_NAME
853643d8 301#define CONFIG_BOOTCOMMAND "base 0;tftp 11000000 image.img;bootm"
76316a31 302#define CONFIG_IPADDR 192.168.0.3
853643d8
MS
303#define CONFIG_SERVERIP 192.168.0.5
304#define CONFIG_GATEWAYIP 192.168.0.1
76316a31
MS
305
306/* architecture dependent code */
6d0f6bcf 307#define CONFIG_SYS_USR_EXCEP /* user exception */
76316a31 308
0900bee9 309#define CONFIG_PREBOOT "echo U-BOOT for ${hostname};setenv preboot;echo"
144876a3 310
4aecfb16 311#define CONFIG_EXTRA_ENV_SETTINGS "unlock=yes\0" \
c82a541d
SL
312 "nor0=flash-0\0"\
313 "mtdparts=mtdparts=flash-0:"\
144876a3 314 "256k(u-boot),256k(env),3m(kernel),"\
78376452
MS
315 "1m(romfs),1m(cramfs),-(jffs2)\0"\
316 "nc=setenv stdout nc;"\
317 "setenv stdin nc\0" \
318 "serial=setenv stdout serial;"\
319 "setenv stdin serial\0"
144876a3 320
188dc16b 321#define CONFIG_CMDLINE_EDITING
188dc16b 322
78376452
MS
323#define CONFIG_NETCONSOLE
324#define CONFIG_SYS_CONSOLE_IS_IN_ENV
325
0900bee9
MS
326/* Use the HUSH parser */
327#define CONFIG_SYS_HUSH_PARSER
0900bee9 328
37e892d9
MS
329/* Enable flat device tree support */
330#define CONFIG_LMB 1
331#define CONFIG_FIT 1
332#define CONFIG_OF_LIBFDT 1
333
4632b1ea 334#if defined(CONFIG_XILINX_AXIEMAC)
f5e5e1ff
SL
335# define CONFIG_MII 1
336# define CONFIG_CMD_MII 1
337# define CONFIG_PHY_GIGE 1
338# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN 1
f5e5e1ff
SL
339# define CONFIG_PHY_ATHEROS 1
340# define CONFIG_PHY_BROADCOM 1
341# define CONFIG_PHY_DAVICOM 1
342# define CONFIG_PHY_LXT 1
343# define CONFIG_PHY_MARVELL 1
344# define CONFIG_PHY_MICREL 1
2014a3de 345# define CONFIG_PHY_MICREL_KSZ9021
f5e5e1ff
SL
346# define CONFIG_PHY_NATSEMI 1
347# define CONFIG_PHY_REALTEK 1
348# define CONFIG_PHY_VITESSE 1
349#else
350# undef CONFIG_MII
351# undef CONFIG_CMD_MII
f5e5e1ff
SL
352#endif
353
9d242745 354/* SPL part */
9d242745
MS
355#define CONFIG_CMD_SPL
356#define CONFIG_SPL_FRAMEWORK
357#define CONFIG_SPL_LIBCOMMON_SUPPORT
358#define CONFIG_SPL_LIBGENERIC_SUPPORT
359#define CONFIG_SPL_SERIAL_SUPPORT
360#define CONFIG_SPL_BOARD_INIT
361
362#define CONFIG_SPL_LDSCRIPT "arch/microblaze/cpu/u-boot-spl.lds"
363
364#define CONFIG_SPL_RAM_DEVICE
4dd09742
MS
365#ifdef CONFIG_SYS_FLASH_BASE
366# define CONFIG_SPL_NOR_SUPPORT
367# define CONFIG_SYS_UBOOT_BASE CONFIG_SYS_FLASH_BASE
368#endif
9d242745
MS
369
370/* for booting directly linux */
371#define CONFIG_SPL_OS_BOOT
372
373#define CONFIG_SYS_OS_BASE (CONFIG_SYS_FLASH_BASE + \
374 0x60000)
375#define CONFIG_SYS_FDT_BASE (CONFIG_SYS_FLASH_BASE + \
376 0x40000)
377#define CONFIG_SYS_SPL_ARGS_ADDR (CONFIG_SYS_TEXT_BASE + \
378 0x1000000)
379
380/* SP location before relocation, must use scratch RAM */
381/* BRAM start */
382#define CONFIG_SYS_INIT_RAM_ADDR 0x0
383/* BRAM size - will be generated */
ca7d2266 384#define CONFIG_SYS_INIT_RAM_SIZE 0x100000
9d242745 385
ca7d2266
MS
386# define CONFIG_SPL_STACK_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
387 CONFIG_SYS_INIT_RAM_SIZE - \
388 CONFIG_SYS_MALLOC_F_LEN)
9d242745
MS
389
390/* Just for sure that there is a space for stack */
391#define CONFIG_SPL_STACK_SIZE 0x100
392
9d242745
MS
393#define CONFIG_SYS_UBOOT_START CONFIG_SYS_TEXT_BASE
394
395#define CONFIG_SPL_MAX_FOOTPRINT (CONFIG_SYS_INIT_RAM_SIZE - \
396 CONFIG_SYS_INIT_RAM_ADDR - \
ca7d2266 397 CONFIG_SYS_MALLOC_F_LEN - \
9d242745
MS
398 CONFIG_SPL_STACK_SIZE)
399
76316a31 400#endif /* __CONFIG_H */
This page took 0.568249 seconds and 4 git commands to generate.